blob: c5dba687f288341977e85bf90577d7a5f45b75e2 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300139#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100140
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000141#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100142#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
143#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
144
Thomas Daniele981e7b2014-07-24 17:04:39 +0100145#define RING_EXECLIST_QFULL (1 << 0x2)
146#define RING_EXECLIST1_VALID (1 << 0x3)
147#define RING_EXECLIST0_VALID (1 << 0x4)
148#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
149#define RING_EXECLIST1_ACTIVE (1 << 0x11)
150#define RING_EXECLIST0_ACTIVE (1 << 0x12)
151
152#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
153#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
154#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
155#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
156#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
157#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100158
159#define CTX_LRI_HEADER_0 0x01
160#define CTX_CONTEXT_CONTROL 0x02
161#define CTX_RING_HEAD 0x04
162#define CTX_RING_TAIL 0x06
163#define CTX_RING_BUFFER_START 0x08
164#define CTX_RING_BUFFER_CONTROL 0x0a
165#define CTX_BB_HEAD_U 0x0c
166#define CTX_BB_HEAD_L 0x0e
167#define CTX_BB_STATE 0x10
168#define CTX_SECOND_BB_HEAD_U 0x12
169#define CTX_SECOND_BB_HEAD_L 0x14
170#define CTX_SECOND_BB_STATE 0x16
171#define CTX_BB_PER_CTX_PTR 0x18
172#define CTX_RCS_INDIRECT_CTX 0x1a
173#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
174#define CTX_LRI_HEADER_1 0x21
175#define CTX_CTX_TIMESTAMP 0x22
176#define CTX_PDP3_UDW 0x24
177#define CTX_PDP3_LDW 0x26
178#define CTX_PDP2_UDW 0x28
179#define CTX_PDP2_LDW 0x2a
180#define CTX_PDP1_UDW 0x2c
181#define CTX_PDP1_LDW 0x2e
182#define CTX_PDP0_UDW 0x30
183#define CTX_PDP0_LDW 0x32
184#define CTX_LRI_HEADER_2 0x41
185#define CTX_R_PWR_CLK_STATE 0x42
186#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
187
Ben Widawsky84b790f2014-07-24 17:04:36 +0100188#define GEN8_CTX_VALID (1<<0)
189#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
190#define GEN8_CTX_FORCE_RESTORE (1<<2)
191#define GEN8_CTX_L3LLC_COHERENT (1<<5)
192#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100193
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200194#define ASSIGN_CTX_REG(reg_state, pos, reg, val) do { \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200195 (reg_state)[(pos)+0] = i915_mmio_reg_offset(reg); \
Ville Syrjälä0d925ea2015-11-04 23:20:11 +0200196 (reg_state)[(pos)+1] = (val); \
197} while (0)
198
199#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) do { \
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300200 const u64 _addr = i915_page_dir_dma_addr((ppgtt), (n)); \
Michel Thierrye5815a22015-04-08 12:13:32 +0100201 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
202 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200203} while (0)
Michel Thierrye5815a22015-04-08 12:13:32 +0100204
Ville Syrjälä9244a812015-11-04 23:20:09 +0200205#define ASSIGN_CTX_PML4(ppgtt, reg_state) do { \
Michel Thierry2dba3232015-07-30 11:06:23 +0100206 reg_state[CTX_PDP0_UDW + 1] = upper_32_bits(px_dma(&ppgtt->pml4)); \
207 reg_state[CTX_PDP0_LDW + 1] = lower_32_bits(px_dma(&ppgtt->pml4)); \
Ville Syrjälä9244a812015-11-04 23:20:09 +0200208} while (0)
Michel Thierry2dba3232015-07-30 11:06:23 +0100209
Ben Widawsky84b790f2014-07-24 17:04:36 +0100210enum {
211 ADVANCED_CONTEXT = 0,
Michel Thierry2dba3232015-07-30 11:06:23 +0100212 LEGACY_32B_CONTEXT,
Ben Widawsky84b790f2014-07-24 17:04:36 +0100213 ADVANCED_AD_CONTEXT,
214 LEGACY_64B_CONTEXT
215};
Michel Thierry2dba3232015-07-30 11:06:23 +0100216#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
217#define GEN8_CTX_ADDRESSING_MODE(dev) (USES_FULL_48BIT_PPGTT(dev) ?\
218 LEGACY_64B_CONTEXT :\
219 LEGACY_32B_CONTEXT)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100220enum {
221 FAULT_AND_HANG = 0,
222 FAULT_AND_HALT, /* Debug only */
223 FAULT_AND_STREAM,
224 FAULT_AND_CONTINUE /* Unsupported */
225};
226#define GEN8_CTX_ID_SHIFT 32
Michel Thierry71562912016-02-23 10:31:49 +0000227#define GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
228#define GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x26
Ben Widawsky84b790f2014-07-24 17:04:36 +0100229
Tvrtko Ursuline52928232016-01-28 10:29:54 +0000230static int intel_lr_context_pin(struct intel_context *ctx,
231 struct intel_engine_cs *engine);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000232
Oscar Mateo73e4d072014-07-24 17:04:48 +0100233/**
234 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
235 * @dev: DRM device.
236 * @enable_execlists: value of i915.enable_execlists module parameter.
237 *
238 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000239 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100240 *
241 * Return: 1 if Execlists is supported and has to be enabled.
242 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100243int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
244{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200245 WARN_ON(i915.enable_ppgtt == -1);
246
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800247 /* On platforms with execlist available, vGPU will only
248 * support execlist mode, no ring buffer mode.
249 */
250 if (HAS_LOGICAL_RING_CONTEXTS(dev) && intel_vgpu_active(dev))
251 return 1;
252
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000253 if (INTEL_INFO(dev)->gen >= 9)
254 return 1;
255
Oscar Mateo127f1002014-07-24 17:04:11 +0100256 if (enable_execlists == 0)
257 return 0;
258
Oscar Mateo14bf9932014-07-24 17:04:34 +0100259 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
260 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100261 return 1;
262
263 return 0;
264}
Oscar Mateoede7d422014-07-24 17:04:12 +0100265
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000266static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000267logical_ring_init_platform_invariants(struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000268{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000269 struct drm_device *dev = engine->dev;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000270
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000271 if (IS_GEN8(dev) || IS_GEN9(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000272 engine->idle_lite_restore_wa = ~0;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000273
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000274 engine->disable_lite_restore_wa = (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000275 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) &&
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000276 (engine->id == VCS || engine->id == VCS2);
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000277
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000278 engine->ctx_desc_template = GEN8_CTX_VALID;
279 engine->ctx_desc_template |= GEN8_CTX_ADDRESSING_MODE(dev) <<
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000280 GEN8_CTX_ADDRESSING_MODE_SHIFT;
281 if (IS_GEN8(dev))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000282 engine->ctx_desc_template |= GEN8_CTX_L3LLC_COHERENT;
283 engine->ctx_desc_template |= GEN8_CTX_PRIVILEGE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000284
285 /* TODO: WaDisableLiteRestore when we start using semaphore
286 * signalling between Command Streamers */
287 /* ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE; */
288
289 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
290 /* WaEnableForceRestoreInCtxtDescForVCS:bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000291 if (engine->disable_lite_restore_wa)
292 engine->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000293}
294
295/**
296 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
297 * descriptor for a pinned context
298 *
299 * @ctx: Context to work on
300 * @ring: Engine the descriptor will be used with
301 *
302 * The context descriptor encodes various attributes of a context,
303 * including its GTT address and some flags. Because it's fairly
304 * expensive to calculate, we'll just do it once and cache the result,
305 * which remains valid until the context is unpinned.
306 *
307 * This is what a descriptor looks like, from LSB to MSB:
308 * bits 0-11: flags, GEN8_CTX_* (cached in ctx_desc_template)
309 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
310 * bits 32-51: ctx ID, a globally unique tag (the LRCA again!)
311 * bits 52-63: reserved, may encode the engine ID (for GuC)
312 */
313static void
314intel_lr_context_descriptor_update(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000315 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000316{
317 uint64_t lrca, desc;
318
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000319 lrca = ctx->engine[engine->id].lrc_vma->node.start +
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000320 LRC_PPHWSP_PN * PAGE_SIZE;
321
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000322 desc = engine->ctx_desc_template; /* bits 0-11 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000323 desc |= lrca; /* bits 12-31 */
324 desc |= (lrca >> PAGE_SHIFT) << GEN8_CTX_ID_SHIFT; /* bits 32-51 */
325
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000326 ctx->engine[engine->id].lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000327}
328
329uint64_t intel_lr_context_descriptor(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000330 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000331{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000332 return ctx->engine[engine->id].lrc_desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000333}
334
Oscar Mateo73e4d072014-07-24 17:04:48 +0100335/**
336 * intel_execlists_ctx_id() - get the Execlists Context ID
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000337 * @ctx: Context to get the ID for
338 * @ring: Engine to get the ID for
Oscar Mateo73e4d072014-07-24 17:04:48 +0100339 *
340 * Do not confuse with ctx->id! Unfortunately we have a name overload
341 * here: the old context ID we pass to userspace as a handler so that
342 * they can refer to a context, and the new context ID we pass to the
343 * ELSP so that the GPU can inform us of the context status via
344 * interrupts.
345 *
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000346 * The context ID is a portion of the context descriptor, so we can
347 * just extract the required part from the cached descriptor.
348 *
Oscar Mateo73e4d072014-07-24 17:04:48 +0100349 * Return: 20-bits globally unique context ID.
350 */
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000351u32 intel_execlists_ctx_id(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000352 struct intel_engine_cs *engine)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100353{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000354 return intel_lr_context_descriptor(ctx, engine) >> GEN8_CTX_ID_SHIFT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100355}
356
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300357static void execlists_elsp_write(struct drm_i915_gem_request *rq0,
358 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100359{
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300360
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000361 struct intel_engine_cs *engine = rq0->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000362 struct drm_device *dev = engine->dev;
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000363 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300364 uint64_t desc[2];
Ben Widawsky84b790f2014-07-24 17:04:36 +0100365
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300366 if (rq1) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000367 desc[1] = intel_lr_context_descriptor(rq1->ctx, rq1->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300368 rq1->elsp_submitted++;
369 } else {
370 desc[1] = 0;
371 }
Ben Widawsky84b790f2014-07-24 17:04:36 +0100372
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000373 desc[0] = intel_lr_context_descriptor(rq0->ctx, rq0->engine);
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300374 rq0->elsp_submitted++;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100375
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300376 /* You must always write both descriptors in the order below. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000377 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[1]));
378 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[1]));
Chris Wilson6daccb02015-01-16 11:34:35 +0200379
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000380 I915_WRITE_FW(RING_ELSP(engine), upper_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100381 /* The context is automatically loaded after the following */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000382 I915_WRITE_FW(RING_ELSP(engine), lower_32_bits(desc[0]));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100383
Mika Kuoppala1cff8cc2015-07-06 11:09:25 +0300384 /* ELSP is a wo register, use another nearby reg for posting */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000385 POSTING_READ_FW(RING_EXECLIST_STATUS_LO(engine));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100386}
387
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000388static void
389execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
390{
391 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
392 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
393 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
394 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
395}
396
397static void execlists_update_context(struct drm_i915_gem_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100398{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000399 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppala05d98242015-07-03 17:09:33 +0300400 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000401 uint32_t *reg_state = rq->ctx->engine[engine->id].lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100402
Mika Kuoppala05d98242015-07-03 17:09:33 +0300403 reg_state[CTX_RING_TAIL+1] = rq->tail;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100404
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000405 /* True 32b PPGTT with dynamic page allocation: update PDP
406 * registers and point the unallocated PDPs to scratch page.
407 * PML4 is allocated during ppgtt init, so this is not needed
408 * in 48-bit mode.
409 */
410 if (ppgtt && !USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
411 execlists_update_context_pdps(ppgtt, reg_state);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100412}
413
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300414static void execlists_submit_requests(struct drm_i915_gem_request *rq0,
415 struct drm_i915_gem_request *rq1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100416{
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000417 struct drm_i915_private *dev_priv = rq0->i915;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100418 unsigned int fw_domains = rq0->engine->fw_domains;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000419
Mika Kuoppala05d98242015-07-03 17:09:33 +0300420 execlists_update_context(rq0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100421
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300422 if (rq1)
Mika Kuoppala05d98242015-07-03 17:09:33 +0300423 execlists_update_context(rq1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100424
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100425 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100426 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000427
Mika Kuoppalacc3c4252015-07-03 17:09:36 +0300428 execlists_elsp_write(rq0, rq1);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000429
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100430 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100431 spin_unlock_irq(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100432}
433
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000434static void execlists_context_unqueue(struct intel_engine_cs *engine)
Michel Thierryacdd8842014-07-24 17:04:38 +0100435{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000436 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000437 struct drm_i915_gem_request *cursor, *tmp;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100438
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000439 assert_spin_locked(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100440
Peter Antoine779949f2015-05-11 16:03:27 +0100441 /*
442 * If irqs are not active generate a warning as batches that finish
443 * without the irqs may get lost and a GPU Hang may occur.
444 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000445 WARN_ON(!intel_irqs_enabled(engine->dev->dev_private));
Peter Antoine779949f2015-05-11 16:03:27 +0100446
Michel Thierryacdd8842014-07-24 17:04:38 +0100447 /* Try to read in pairs */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000448 list_for_each_entry_safe(cursor, tmp, &engine->execlist_queue,
Michel Thierryacdd8842014-07-24 17:04:38 +0100449 execlist_link) {
450 if (!req0) {
451 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000452 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100453 /* Same ctx: ignore first request, as second request
454 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100455 cursor->elsp_submitted = req0->elsp_submitted;
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000456 list_move_tail(&req0->execlist_link,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000457 &engine->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100458 req0 = cursor;
459 } else {
460 req1 = cursor;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000461 WARN_ON(req1->elsp_submitted);
Michel Thierryacdd8842014-07-24 17:04:38 +0100462 break;
463 }
464 }
465
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000466 if (unlikely(!req0))
467 return;
468
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000469 if (req0->elsp_submitted & engine->idle_lite_restore_wa) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100470 /*
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000471 * WaIdleLiteRestore: make sure we never cause a lite restore
472 * with HEAD==TAIL.
473 *
474 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL as we
475 * resubmit the request. See gen8_emit_request() for where we
476 * prepare the padding after the end of the request.
Michel Thierry53292cd2015-04-15 18:11:33 +0100477 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000478 struct intel_ringbuffer *ringbuf;
Michel Thierry53292cd2015-04-15 18:11:33 +0100479
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000480 ringbuf = req0->ctx->engine[engine->id].ringbuf;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000481 req0->tail += 8;
482 req0->tail &= ringbuf->size - 1;
Michel Thierry53292cd2015-04-15 18:11:33 +0100483 }
484
Mika Kuoppalad8cb8872015-07-03 17:09:32 +0300485 execlists_submit_requests(req0, req1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100486}
487
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000488static unsigned int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000489execlists_check_remove_request(struct intel_engine_cs *engine, u32 request_id)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100490{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000491 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100492
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000493 assert_spin_locked(&engine->execlist_lock);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100494
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000495 head_req = list_first_entry_or_null(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000496 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100497 execlist_link);
498
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000499 if (!head_req)
500 return 0;
Oscar Mateoe1fee722014-07-24 17:04:40 +0100501
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000502 if (unlikely(intel_execlists_ctx_id(head_req->ctx, engine) != request_id))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000503 return 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100504
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000505 WARN(head_req->elsp_submitted == 0, "Never submitted head request\n");
506
507 if (--head_req->elsp_submitted > 0)
508 return 0;
509
510 list_move_tail(&head_req->execlist_link,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000511 &engine->execlist_retired_req_list);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000512
513 return 1;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100514}
515
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000516static u32
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000517get_context_status(struct intel_engine_cs *engine, unsigned int read_pointer,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000518 u32 *context_id)
Ben Widawsky91a41032016-01-05 10:30:07 -0800519{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000520 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000521 u32 status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800522
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000523 read_pointer %= GEN8_CSB_ENTRIES;
Ben Widawsky91a41032016-01-05 10:30:07 -0800524
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000525 status = I915_READ_FW(RING_CONTEXT_STATUS_BUF_LO(engine, read_pointer));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000526
527 if (status & GEN8_CTX_STATUS_IDLE_ACTIVE)
528 return 0;
529
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000530 *context_id = I915_READ_FW(RING_CONTEXT_STATUS_BUF_HI(engine,
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000531 read_pointer));
532
533 return status;
Ben Widawsky91a41032016-01-05 10:30:07 -0800534}
535
Oscar Mateo73e4d072014-07-24 17:04:48 +0100536/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100537 * intel_lrc_irq_handler() - handle Context Switch interrupts
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100538 * @engine: Engine Command Streamer to handle.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100539 *
540 * Check the unread Context Status Buffers and manage the submission of new
541 * contexts to the ELSP accordingly.
542 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100543static void intel_lrc_irq_handler(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100544{
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100545 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000546 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100547 u32 status_pointer;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000548 unsigned int read_pointer, write_pointer;
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000549 u32 csb[GEN8_CSB_ENTRIES][2];
550 unsigned int csb_read = 0, i;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000551 unsigned int submit_contexts = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100552
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100553 intel_uncore_forcewake_get(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000554
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000555 status_pointer = I915_READ_FW(RING_CONTEXT_STATUS_PTR(engine));
Thomas Daniele981e7b2014-07-24 17:04:39 +0100556
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000557 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800558 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Thomas Daniele981e7b2014-07-24 17:04:39 +0100559 if (read_pointer > write_pointer)
Michel Thierrydfc53c52015-09-28 13:25:12 +0100560 write_pointer += GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100561
Thomas Daniele981e7b2014-07-24 17:04:39 +0100562 while (read_pointer < write_pointer) {
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000563 if (WARN_ON_ONCE(csb_read == GEN8_CSB_ENTRIES))
564 break;
565 csb[csb_read][0] = get_context_status(engine, ++read_pointer,
566 &csb[csb_read][1]);
567 csb_read++;
Michel Thierry5af05fe2015-09-04 12:59:15 +0100568 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100569
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000570 engine->next_context_status_buffer = write_pointer % GEN8_CSB_ENTRIES;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100571
Ben Widawsky5590a5f2016-01-05 10:30:05 -0800572 /* Update the read pointer to the old write pointer. Manual ringbuffer
573 * management ftw </sarcasm> */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000574 I915_WRITE_FW(RING_CONTEXT_STATUS_PTR(engine),
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000575 _MASKED_FIELD(GEN8_CSB_READ_PTR_MASK,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000576 engine->next_context_status_buffer << 8));
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000577
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100578 intel_uncore_forcewake_put(dev_priv, engine->fw_domains);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000579
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +0000580 spin_lock(&engine->execlist_lock);
581
582 for (i = 0; i < csb_read; i++) {
583 if (unlikely(csb[i][0] & GEN8_CTX_STATUS_PREEMPTED)) {
584 if (csb[i][0] & GEN8_CTX_STATUS_LITE_RESTORE) {
585 if (execlists_check_remove_request(engine, csb[i][1]))
586 WARN(1, "Lite Restored request removed from queue\n");
587 } else
588 WARN(1, "Preemption without Lite Restore\n");
589 }
590
591 if (csb[i][0] & (GEN8_CTX_STATUS_ACTIVE_IDLE |
592 GEN8_CTX_STATUS_ELEMENT_SWITCH))
593 submit_contexts +=
594 execlists_check_remove_request(engine, csb[i][1]);
595 }
596
597 if (submit_contexts) {
598 if (!engine->disable_lite_restore_wa ||
599 (csb[i][0] & GEN8_CTX_STATUS_ACTIVE_IDLE))
600 execlists_context_unqueue(engine);
601 }
602
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000603 spin_unlock(&engine->execlist_lock);
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000604
605 if (unlikely(submit_contexts > 2))
606 DRM_ERROR("More than two context complete events?\n");
Thomas Daniele981e7b2014-07-24 17:04:39 +0100607}
608
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000609static void execlists_context_queue(struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100610{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000611 struct intel_engine_cs *engine = request->engine;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000612 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100613 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100614
Dave Gordoned54c1a2016-01-19 19:02:54 +0000615 if (request->ctx != request->i915->kernel_context)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000616 intel_lr_context_pin(request->ctx, engine);
Daniel Vetteraf3302b2015-12-04 17:27:15 +0100617
John Harrison9bb1af42015-05-29 17:44:13 +0100618 i915_gem_request_reference(request);
619
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100620 spin_lock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100621
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000622 list_for_each_entry(cursor, &engine->execlist_queue, execlist_link)
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100623 if (++num_elements > 2)
624 break;
625
626 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000627 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100628
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000629 tail_req = list_last_entry(&engine->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000630 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100631 execlist_link);
632
John Harrisonae707972015-05-29 17:44:14 +0100633 if (request->ctx == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100634 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000635 "More than 2 already-submitted reqs queued\n");
Tvrtko Ursulin7eb08a22016-01-11 14:08:35 +0000636 list_move_tail(&tail_req->execlist_link,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000637 &engine->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100638 }
639 }
640
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000641 list_add_tail(&request->execlist_link, &engine->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100642 if (num_elements == 0)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000643 execlists_context_unqueue(engine);
Michel Thierryacdd8842014-07-24 17:04:38 +0100644
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100645 spin_unlock_bh(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100646}
647
John Harrison2f200552015-05-29 17:43:53 +0100648static int logical_ring_invalidate_all_caches(struct drm_i915_gem_request *req)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100649{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000650 struct intel_engine_cs *engine = req->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100651 uint32_t flush_domains;
652 int ret;
653
654 flush_domains = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000655 if (engine->gpu_caches_dirty)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100656 flush_domains = I915_GEM_GPU_DOMAINS;
657
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000658 ret = engine->emit_flush(req, I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100659 if (ret)
660 return ret;
661
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000662 engine->gpu_caches_dirty = false;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100663 return 0;
664}
665
John Harrison535fbe82015-05-29 17:43:32 +0100666static int execlists_move_to_gpu(struct drm_i915_gem_request *req,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100667 struct list_head *vmas)
668{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000669 const unsigned other_rings = ~intel_engine_flag(req->engine);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100670 struct i915_vma *vma;
671 uint32_t flush_domains = 0;
672 bool flush_chipset = false;
673 int ret;
674
675 list_for_each_entry(vma, vmas, exec_list) {
676 struct drm_i915_gem_object *obj = vma->obj;
677
Chris Wilson03ade512015-04-27 13:41:18 +0100678 if (obj->active & other_rings) {
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000679 ret = i915_gem_object_sync(obj, req->engine, &req);
Chris Wilson03ade512015-04-27 13:41:18 +0100680 if (ret)
681 return ret;
682 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100683
684 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
685 flush_chipset |= i915_gem_clflush_object(obj, false);
686
687 flush_domains |= obj->base.write_domain;
688 }
689
690 if (flush_domains & I915_GEM_DOMAIN_GTT)
691 wmb();
692
693 /* Unconditionally invalidate gpu caches and ensure that we do flush
694 * any residual writes from the previous batch.
695 */
John Harrison2f200552015-05-29 17:43:53 +0100696 return logical_ring_invalidate_all_caches(req);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100697}
698
John Harrison40e895c2015-05-29 17:43:26 +0100699int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000700{
Dave Gordone28e4042016-01-19 19:02:55 +0000701 int ret = 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000702
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000703 request->ringbuf = request->ctx->engine[request->engine->id].ringbuf;
Mika Kuoppalaf3cc01f2015-07-06 11:08:30 +0300704
Alex Daia7e02192015-12-16 11:45:55 -0800705 if (i915.enable_guc_submission) {
706 /*
707 * Check that the GuC has space for the request before
708 * going any further, as the i915_add_request() call
709 * later on mustn't fail ...
710 */
711 struct intel_guc *guc = &request->i915->guc;
712
713 ret = i915_guc_wq_check_space(guc->execbuf_client);
714 if (ret)
715 return ret;
716 }
717
Dave Gordone28e4042016-01-19 19:02:55 +0000718 if (request->ctx != request->i915->kernel_context)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000719 ret = intel_lr_context_pin(request->ctx, request->engine);
Dave Gordone28e4042016-01-19 19:02:55 +0000720
721 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000722}
723
John Harrisonae707972015-05-29 17:44:14 +0100724static int logical_ring_wait_for_space(struct drm_i915_gem_request *req,
Chris Wilson595e1ee2015-04-07 16:20:51 +0100725 int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000726{
John Harrisonae707972015-05-29 17:44:14 +0100727 struct intel_ringbuffer *ringbuf = req->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000728 struct intel_engine_cs *engine = req->engine;
John Harrisonae707972015-05-29 17:44:14 +0100729 struct drm_i915_gem_request *target;
Chris Wilsonb4716182015-04-27 13:41:17 +0100730 unsigned space;
731 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000732
733 if (intel_ring_space(ringbuf) >= bytes)
734 return 0;
735
John Harrison79bbcc22015-06-30 12:40:55 +0100736 /* The whole point of reserving space is to not wait! */
737 WARN_ON(ringbuf->reserved_in_use);
738
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000739 list_for_each_entry(target, &engine->request_list, list) {
John Harrisonbc0dce32015-03-19 12:30:07 +0000740 /*
741 * The request queue is per-engine, so can contain requests
742 * from multiple ringbuffers. Here, we must ignore any that
743 * aren't from the ringbuffer we're considering.
744 */
John Harrisonae707972015-05-29 17:44:14 +0100745 if (target->ringbuf != ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000746 continue;
747
748 /* Would completion of this request free enough space? */
John Harrisonae707972015-05-29 17:44:14 +0100749 space = __intel_ring_space(target->postfix, ringbuf->tail,
Chris Wilsonb4716182015-04-27 13:41:17 +0100750 ringbuf->size);
751 if (space >= bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000752 break;
John Harrisonbc0dce32015-03-19 12:30:07 +0000753 }
754
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000755 if (WARN_ON(&target->list == &engine->request_list))
John Harrisonbc0dce32015-03-19 12:30:07 +0000756 return -ENOSPC;
757
John Harrisonae707972015-05-29 17:44:14 +0100758 ret = i915_wait_request(target);
John Harrisonbc0dce32015-03-19 12:30:07 +0000759 if (ret)
760 return ret;
761
Chris Wilsonb4716182015-04-27 13:41:17 +0100762 ringbuf->space = space;
763 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000764}
765
766/*
767 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
John Harrisonae707972015-05-29 17:44:14 +0100768 * @request: Request to advance the logical ringbuffer of.
John Harrisonbc0dce32015-03-19 12:30:07 +0000769 *
770 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
771 * really happens during submission is that the context and current tail will be placed
772 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
773 * point, the tail *inside* the context is updated and the ELSP written to.
774 */
Chris Wilson7c17d372016-01-20 15:43:35 +0200775static int
John Harrisonae707972015-05-29 17:44:14 +0100776intel_logical_ring_advance_and_submit(struct drm_i915_gem_request *request)
John Harrisonbc0dce32015-03-19 12:30:07 +0000777{
Chris Wilson7c17d372016-01-20 15:43:35 +0200778 struct intel_ringbuffer *ringbuf = request->ringbuf;
Alex Daid1675192015-08-12 15:43:43 +0100779 struct drm_i915_private *dev_priv = request->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000780 struct intel_engine_cs *engine = request->engine;
John Harrisonbc0dce32015-03-19 12:30:07 +0000781
Chris Wilson7c17d372016-01-20 15:43:35 +0200782 intel_logical_ring_advance(ringbuf);
783 request->tail = ringbuf->tail;
John Harrisonbc0dce32015-03-19 12:30:07 +0000784
Chris Wilson7c17d372016-01-20 15:43:35 +0200785 /*
786 * Here we add two extra NOOPs as padding to avoid
787 * lite restore of a context with HEAD==TAIL.
788 *
789 * Caller must reserve WA_TAIL_DWORDS for us!
790 */
791 intel_logical_ring_emit(ringbuf, MI_NOOP);
792 intel_logical_ring_emit(ringbuf, MI_NOOP);
793 intel_logical_ring_advance(ringbuf);
Alex Daid1675192015-08-12 15:43:43 +0100794
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000795 if (intel_engine_stopped(engine))
Chris Wilson7c17d372016-01-20 15:43:35 +0200796 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000797
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000798 if (engine->last_context != request->ctx) {
799 if (engine->last_context)
800 intel_lr_context_unpin(engine->last_context, engine);
801 if (request->ctx != request->i915->kernel_context) {
802 intel_lr_context_pin(request->ctx, engine);
803 engine->last_context = request->ctx;
804 } else {
805 engine->last_context = NULL;
806 }
807 }
808
Alex Daid1675192015-08-12 15:43:43 +0100809 if (dev_priv->guc.execbuf_client)
810 i915_guc_submit(dev_priv->guc.execbuf_client, request);
811 else
812 execlists_context_queue(request);
Chris Wilson7c17d372016-01-20 15:43:35 +0200813
814 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000815}
816
John Harrison79bbcc22015-06-30 12:40:55 +0100817static void __wrap_ring_buffer(struct intel_ringbuffer *ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000818{
819 uint32_t __iomem *virt;
820 int rem = ringbuf->size - ringbuf->tail;
821
John Harrisonbc0dce32015-03-19 12:30:07 +0000822 virt = ringbuf->virtual_start + ringbuf->tail;
823 rem /= 4;
824 while (rem--)
825 iowrite32(MI_NOOP, virt++);
826
827 ringbuf->tail = 0;
828 intel_ring_update_space(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000829}
830
John Harrisonae707972015-05-29 17:44:14 +0100831static int logical_ring_prepare(struct drm_i915_gem_request *req, int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000832{
John Harrisonae707972015-05-29 17:44:14 +0100833 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison79bbcc22015-06-30 12:40:55 +0100834 int remain_usable = ringbuf->effective_size - ringbuf->tail;
835 int remain_actual = ringbuf->size - ringbuf->tail;
836 int ret, total_bytes, wait_bytes = 0;
837 bool need_wrap = false;
John Harrisonbc0dce32015-03-19 12:30:07 +0000838
John Harrison79bbcc22015-06-30 12:40:55 +0100839 if (ringbuf->reserved_in_use)
840 total_bytes = bytes;
841 else
842 total_bytes = bytes + ringbuf->reserved_size;
John Harrison29b1b412015-06-18 13:10:09 +0100843
John Harrison79bbcc22015-06-30 12:40:55 +0100844 if (unlikely(bytes > remain_usable)) {
845 /*
846 * Not enough space for the basic request. So need to flush
847 * out the remainder and then wait for base + reserved.
848 */
849 wait_bytes = remain_actual + total_bytes;
850 need_wrap = true;
851 } else {
852 if (unlikely(total_bytes > remain_usable)) {
853 /*
854 * The base request will fit but the reserved space
Akash Goel782f6bc2016-03-11 14:56:42 +0530855 * falls off the end. So don't need an immediate wrap
856 * and only need to effectively wait for the reserved
857 * size space from the start of ringbuffer.
John Harrison79bbcc22015-06-30 12:40:55 +0100858 */
859 wait_bytes = remain_actual + ringbuf->reserved_size;
John Harrison79bbcc22015-06-30 12:40:55 +0100860 } else if (total_bytes > ringbuf->space) {
861 /* No wrapping required, just waiting. */
862 wait_bytes = total_bytes;
John Harrison29b1b412015-06-18 13:10:09 +0100863 }
John Harrisonbc0dce32015-03-19 12:30:07 +0000864 }
865
John Harrison79bbcc22015-06-30 12:40:55 +0100866 if (wait_bytes) {
867 ret = logical_ring_wait_for_space(req, wait_bytes);
John Harrisonbc0dce32015-03-19 12:30:07 +0000868 if (unlikely(ret))
869 return ret;
John Harrison79bbcc22015-06-30 12:40:55 +0100870
871 if (need_wrap)
872 __wrap_ring_buffer(ringbuf);
John Harrisonbc0dce32015-03-19 12:30:07 +0000873 }
874
875 return 0;
876}
877
878/**
879 * intel_logical_ring_begin() - prepare the logical ringbuffer to accept some commands
880 *
Masanari Iida374887b2015-09-13 21:08:31 +0900881 * @req: The request to start some new work for
John Harrisonbc0dce32015-03-19 12:30:07 +0000882 * @num_dwords: number of DWORDs that we plan to write to the ringbuffer.
883 *
884 * The ringbuffer might not be ready to accept the commands right away (maybe it needs to
885 * be wrapped, or wait a bit for the tail to be updated). This function takes care of that
886 * and also preallocates a request (every workload submission is still mediated through
887 * requests, same as it did with legacy ringbuffer submission).
888 *
889 * Return: non-zero if the ringbuffer is not ready to be written to.
890 */
Peter Antoine3bbaba02015-07-10 20:13:11 +0300891int intel_logical_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
John Harrisonbc0dce32015-03-19 12:30:07 +0000892{
John Harrisonbc0dce32015-03-19 12:30:07 +0000893 int ret;
894
John Harrison4d616a22015-05-29 17:44:08 +0100895 WARN_ON(req == NULL);
John Harrisonbc0dce32015-03-19 12:30:07 +0000896
John Harrisonae707972015-05-29 17:44:14 +0100897 ret = logical_ring_prepare(req, num_dwords * sizeof(uint32_t));
John Harrisonbc0dce32015-03-19 12:30:07 +0000898 if (ret)
899 return ret;
900
John Harrison4d616a22015-05-29 17:44:08 +0100901 req->ringbuf->space -= num_dwords * sizeof(uint32_t);
John Harrisonbc0dce32015-03-19 12:30:07 +0000902 return 0;
903}
904
John Harrisonccd98fe2015-05-29 17:44:09 +0100905int intel_logical_ring_reserve_space(struct drm_i915_gem_request *request)
906{
907 /*
908 * The first call merely notes the reserve request and is common for
909 * all back ends. The subsequent localised _begin() call actually
910 * ensures that the reservation is available. Without the begin, if
911 * the request creator immediately submitted the request without
912 * adding any commands to it then there might not actually be
913 * sufficient room for the submission commands.
914 */
915 intel_ring_reserved_space_reserve(request->ringbuf, MIN_SPACE_FOR_ADD_REQUEST);
916
917 return intel_logical_ring_begin(request, 0);
918}
919
Oscar Mateo73e4d072014-07-24 17:04:48 +0100920/**
921 * execlists_submission() - submit a batchbuffer for execution, Execlists style
922 * @dev: DRM device.
923 * @file: DRM file.
924 * @ring: Engine Command Streamer to submit to.
925 * @ctx: Context to employ for this submission.
926 * @args: execbuffer call arguments.
927 * @vmas: list of vmas.
928 * @batch_obj: the batchbuffer to submit.
929 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000930 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100931 *
932 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
933 * away the submission details of the execbuffer ioctl call.
934 *
935 * Return: non-zero if the submission fails.
936 */
John Harrison5f19e2b2015-05-29 17:43:27 +0100937int intel_execlists_submission(struct i915_execbuffer_params *params,
Oscar Mateo454afeb2014-07-24 17:04:22 +0100938 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +0100939 struct list_head *vmas)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100940{
John Harrison5f19e2b2015-05-29 17:43:27 +0100941 struct drm_device *dev = params->dev;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000942 struct intel_engine_cs *engine = params->engine;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100943 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000944 struct intel_ringbuffer *ringbuf = params->ctx->engine[engine->id].ringbuf;
John Harrison5f19e2b2015-05-29 17:43:27 +0100945 u64 exec_start;
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100946 int instp_mode;
947 u32 instp_mask;
948 int ret;
949
950 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
951 instp_mask = I915_EXEC_CONSTANTS_MASK;
952 switch (instp_mode) {
953 case I915_EXEC_CONSTANTS_REL_GENERAL:
954 case I915_EXEC_CONSTANTS_ABSOLUTE:
955 case I915_EXEC_CONSTANTS_REL_SURFACE:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000956 if (instp_mode != 0 && engine != &dev_priv->engine[RCS]) {
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100957 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
958 return -EINVAL;
959 }
960
961 if (instp_mode != dev_priv->relative_constants_mode) {
962 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
963 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
964 return -EINVAL;
965 }
966
967 /* The HW changed the meaning on this bit on gen6 */
968 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
969 }
970 break;
971 default:
972 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
973 return -EINVAL;
974 }
975
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100976 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
977 DRM_DEBUG("sol reset is gen7 only\n");
978 return -EINVAL;
979 }
980
John Harrison535fbe82015-05-29 17:43:32 +0100981 ret = execlists_move_to_gpu(params->request, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100982 if (ret)
983 return ret;
984
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000985 if (engine == &dev_priv->engine[RCS] &&
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100986 instp_mode != dev_priv->relative_constants_mode) {
John Harrison4d616a22015-05-29 17:44:08 +0100987 ret = intel_logical_ring_begin(params->request, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100988 if (ret)
989 return ret;
990
991 intel_logical_ring_emit(ringbuf, MI_NOOP);
992 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +0200993 intel_logical_ring_emit_reg(ringbuf, INSTPM);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100994 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
995 intel_logical_ring_advance(ringbuf);
996
997 dev_priv->relative_constants_mode = instp_mode;
998 }
999
John Harrison5f19e2b2015-05-29 17:43:27 +01001000 exec_start = params->batch_obj_vm_offset +
1001 args->batch_start_offset;
1002
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001003 ret = engine->emit_bb_start(params->request, exec_start, params->dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001004 if (ret)
1005 return ret;
1006
John Harrison95c24162015-05-29 17:43:31 +01001007 trace_i915_gem_ring_dispatch(params->request, params->dispatch_flags);
John Harrison5e4be7b2015-02-13 11:48:11 +00001008
John Harrison8a8edb52015-05-29 17:43:33 +01001009 i915_gem_execbuffer_move_to_active(vmas, params->request);
John Harrisonadeca762015-05-29 17:43:28 +01001010 i915_gem_execbuffer_retire_commands(params);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001011
Oscar Mateo454afeb2014-07-24 17:04:22 +01001012 return 0;
1013}
1014
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001015void intel_execlists_retire_requests(struct intel_engine_cs *engine)
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001016{
Nick Hoath6d3d8272015-01-15 13:10:39 +00001017 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001018 struct list_head retired_list;
1019
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001020 WARN_ON(!mutex_is_locked(&engine->dev->struct_mutex));
1021 if (list_empty(&engine->execlist_retired_req_list))
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001022 return;
1023
1024 INIT_LIST_HEAD(&retired_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001025 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001026 list_replace_init(&engine->execlist_retired_req_list, &retired_list);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001027 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001028
1029 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001030 struct intel_context *ctx = req->ctx;
1031 struct drm_i915_gem_object *ctx_obj =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001032 ctx->engine[engine->id].state;
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001033
Dave Gordoned54c1a2016-01-19 19:02:54 +00001034 if (ctx_obj && (ctx != req->i915->kernel_context))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001035 intel_lr_context_unpin(ctx, engine);
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001036
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001037 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +00001038 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001039 }
1040}
1041
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001042void intel_logical_ring_stop(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01001043{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001044 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001045 int ret;
1046
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001047 if (!intel_engine_initialized(engine))
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001048 return;
1049
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001050 ret = intel_engine_idle(engine);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001051 if (ret)
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001052 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001053 engine->name, ret);
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001054
1055 /* TODO: Is this correct with Execlists enabled? */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001056 I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
1057 if (wait_for((I915_READ_MODE(engine) & MODE_IDLE) != 0, 1000)) {
1058 DRM_ERROR("%s :timed out trying to stop ring\n", engine->name);
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001059 return;
1060 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001061 I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +01001062}
1063
John Harrison4866d722015-05-29 17:43:55 +01001064int logical_ring_flush_all_caches(struct drm_i915_gem_request *req)
Oscar Mateo48e29f52014-07-24 17:04:29 +01001065{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001066 struct intel_engine_cs *engine = req->engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +01001067 int ret;
1068
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001069 if (!engine->gpu_caches_dirty)
Oscar Mateo48e29f52014-07-24 17:04:29 +01001070 return 0;
1071
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001072 ret = engine->emit_flush(req, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +01001073 if (ret)
1074 return ret;
1075
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001076 engine->gpu_caches_dirty = false;
Oscar Mateo48e29f52014-07-24 17:04:29 +01001077 return 0;
1078}
1079
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001080static int intel_lr_context_do_pin(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001081 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001082{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001083 struct drm_device *dev = engine->dev;
Nick Hoathe84fe802015-09-11 12:53:46 +01001084 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001085 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
1086 struct intel_ringbuffer *ringbuf = ctx->engine[engine->id].ringbuf;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001087 void *vaddr;
1088 u32 *lrc_reg_state;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001089 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001090
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001091 WARN_ON(!mutex_is_locked(&engine->dev->struct_mutex));
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001092
Nick Hoathe84fe802015-09-11 12:53:46 +01001093 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN,
1094 PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
1095 if (ret)
1096 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001097
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001098 vaddr = i915_gem_object_pin_map(ctx_obj);
1099 if (IS_ERR(vaddr)) {
1100 ret = PTR_ERR(vaddr);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001101 goto unpin_ctx_obj;
1102 }
1103
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001104 lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
1105
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001106 ret = intel_pin_and_map_ringbuffer_obj(engine->dev, ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01001107 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001108 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001109
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001110 ctx->engine[engine->id].lrc_vma = i915_gem_obj_to_ggtt(ctx_obj);
1111 intel_lr_context_descriptor_update(ctx, engine);
Tvrtko Ursulin77b04a02016-01-22 12:42:47 +00001112 lrc_reg_state[CTX_RING_BUFFER_START+1] = ringbuf->vma->node.start;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001113 ctx->engine[engine->id].lrc_reg_state = lrc_reg_state;
Nick Hoathe84fe802015-09-11 12:53:46 +01001114 ctx_obj->dirty = true;
Daniel Vettere93c28f2015-09-02 14:33:42 +02001115
Nick Hoathe84fe802015-09-11 12:53:46 +01001116 /* Invalidate GuC TLB. */
1117 if (i915.enable_guc_submission)
1118 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001119
1120 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001121
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001122unpin_map:
1123 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001124unpin_ctx_obj:
1125 i915_gem_object_ggtt_unpin(ctx_obj);
Nick Hoathe84fe802015-09-11 12:53:46 +01001126
1127 return ret;
1128}
1129
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001130static int intel_lr_context_pin(struct intel_context *ctx,
1131 struct intel_engine_cs *engine)
Nick Hoathe84fe802015-09-11 12:53:46 +01001132{
1133 int ret = 0;
Nick Hoathe84fe802015-09-11 12:53:46 +01001134
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001135 if (ctx->engine[engine->id].pin_count++ == 0) {
1136 ret = intel_lr_context_do_pin(ctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001137 if (ret)
1138 goto reset_pin_count;
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001139
1140 i915_gem_context_reference(ctx);
Nick Hoathe84fe802015-09-11 12:53:46 +01001141 }
1142 return ret;
1143
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001144reset_pin_count:
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001145 ctx->engine[engine->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001146 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001147}
1148
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001149void intel_lr_context_unpin(struct intel_context *ctx,
1150 struct intel_engine_cs *engine)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001151{
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001152 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001153
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +00001154 WARN_ON(!mutex_is_locked(&ctx->i915->dev->struct_mutex));
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001155 if (--ctx->engine[engine->id].pin_count == 0) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001156 i915_gem_object_unpin_map(ctx_obj);
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001157 intel_unpin_ringbuffer_obj(ctx->engine[engine->id].ringbuf);
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001158 i915_gem_object_ggtt_unpin(ctx_obj);
Tvrtko Ursuline52928232016-01-28 10:29:54 +00001159 ctx->engine[engine->id].lrc_vma = NULL;
1160 ctx->engine[engine->id].lrc_desc = 0;
1161 ctx->engine[engine->id].lrc_reg_state = NULL;
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001162
1163 i915_gem_context_unreference(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001164 }
1165}
1166
John Harrisone2be4fa2015-05-29 17:43:54 +01001167static int intel_logical_ring_workarounds_emit(struct drm_i915_gem_request *req)
Michel Thierry771b9a52014-11-11 16:47:33 +00001168{
1169 int ret, i;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001170 struct intel_engine_cs *engine = req->engine;
John Harrisone2be4fa2015-05-29 17:43:54 +01001171 struct intel_ringbuffer *ringbuf = req->ringbuf;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001172 struct drm_device *dev = engine->dev;
Michel Thierry771b9a52014-11-11 16:47:33 +00001173 struct drm_i915_private *dev_priv = dev->dev_private;
1174 struct i915_workarounds *w = &dev_priv->workarounds;
1175
Boyer, Waynecd7feaa2016-01-06 17:15:29 -08001176 if (w->count == 0)
Michel Thierry771b9a52014-11-11 16:47:33 +00001177 return 0;
1178
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001179 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001180 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001181 if (ret)
1182 return ret;
1183
John Harrison4d616a22015-05-29 17:44:08 +01001184 ret = intel_logical_ring_begin(req, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001185 if (ret)
1186 return ret;
1187
1188 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1189 for (i = 0; i < w->count; i++) {
Ville Syrjäläf92a9162015-11-04 23:20:07 +02001190 intel_logical_ring_emit_reg(ringbuf, w->reg[i].addr);
Michel Thierry771b9a52014-11-11 16:47:33 +00001191 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1192 }
1193 intel_logical_ring_emit(ringbuf, MI_NOOP);
1194
1195 intel_logical_ring_advance(ringbuf);
1196
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001197 engine->gpu_caches_dirty = true;
John Harrison4866d722015-05-29 17:43:55 +01001198 ret = logical_ring_flush_all_caches(req);
Michel Thierry771b9a52014-11-11 16:47:33 +00001199 if (ret)
1200 return ret;
1201
1202 return 0;
1203}
1204
Arun Siluvery83b8a982015-07-08 10:27:05 +01001205#define wa_ctx_emit(batch, index, cmd) \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001206 do { \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001207 int __index = (index)++; \
1208 if (WARN_ON(__index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001209 return -ENOSPC; \
1210 } \
Arun Siluvery83b8a982015-07-08 10:27:05 +01001211 batch[__index] = (cmd); \
Arun Siluvery17ee9502015-06-19 19:07:01 +01001212 } while (0)
1213
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001214#define wa_ctx_emit_reg(batch, index, reg) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001215 wa_ctx_emit((batch), (index), i915_mmio_reg_offset(reg))
Arun Siluvery9e000842015-07-03 14:27:31 +01001216
1217/*
1218 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1219 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1220 * but there is a slight complication as this is applied in WA batch where the
1221 * values are only initialized once so we cannot take register value at the
1222 * beginning and reuse it further; hence we save its value to memory, upload a
1223 * constant value with bit21 set and then we restore it back with the saved value.
1224 * To simplify the WA, a constant value is formed by using the default value
1225 * of this register. This shouldn't be a problem because we are only modifying
1226 * it for a short period and this batch in non-premptible. We can ofcourse
1227 * use additional instructions that read the actual value of the register
1228 * at that time and set our bit of interest but it makes the WA complicated.
1229 *
1230 * This WA is also required for Gen9 so extracting as a function avoids
1231 * code duplication.
1232 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001233static inline int gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine,
Arun Siluvery9e000842015-07-03 14:27:31 +01001234 uint32_t *const batch,
1235 uint32_t index)
1236{
1237 uint32_t l3sqc4_flush = (0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES);
1238
Arun Siluverya4106a72015-07-14 15:01:29 +01001239 /*
1240 * WaDisableLSQCROPERFforOCL:skl
1241 * This WA is implemented in skl_init_clock_gating() but since
1242 * this batch updates GEN8_L3SQCREG4 with default value we need to
1243 * set this bit here to retain the WA during flush.
1244 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001245 if (IS_SKL_REVID(engine->dev, 0, SKL_REVID_E0))
Arun Siluverya4106a72015-07-14 15:01:29 +01001246 l3sqc4_flush |= GEN8_LQSC_RO_PERF_DIS;
1247
Arun Siluveryf1afe242015-08-04 16:22:20 +01001248 wa_ctx_emit(batch, index, (MI_STORE_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001249 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001250 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001251 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001252 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001253
Arun Siluvery83b8a982015-07-08 10:27:05 +01001254 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001255 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001256 wa_ctx_emit(batch, index, l3sqc4_flush);
Arun Siluvery9e000842015-07-03 14:27:31 +01001257
Arun Siluvery83b8a982015-07-08 10:27:05 +01001258 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1259 wa_ctx_emit(batch, index, (PIPE_CONTROL_CS_STALL |
1260 PIPE_CONTROL_DC_FLUSH_ENABLE));
1261 wa_ctx_emit(batch, index, 0);
1262 wa_ctx_emit(batch, index, 0);
1263 wa_ctx_emit(batch, index, 0);
1264 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001265
Arun Siluveryf1afe242015-08-04 16:22:20 +01001266 wa_ctx_emit(batch, index, (MI_LOAD_REGISTER_MEM_GEN8 |
Arun Siluvery83b8a982015-07-08 10:27:05 +01001267 MI_SRM_LRM_GLOBAL_GTT));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001268 wa_ctx_emit_reg(batch, index, GEN8_L3SQCREG4);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001269 wa_ctx_emit(batch, index, engine->scratch.gtt_offset + 256);
Arun Siluvery83b8a982015-07-08 10:27:05 +01001270 wa_ctx_emit(batch, index, 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001271
1272 return index;
1273}
1274
Arun Siluvery17ee9502015-06-19 19:07:01 +01001275static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1276 uint32_t offset,
1277 uint32_t start_alignment)
1278{
1279 return wa_ctx->offset = ALIGN(offset, start_alignment);
1280}
1281
1282static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1283 uint32_t offset,
1284 uint32_t size_alignment)
1285{
1286 wa_ctx->size = offset - wa_ctx->offset;
1287
1288 WARN(wa_ctx->size % size_alignment,
1289 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1290 wa_ctx->size, size_alignment);
1291 return 0;
1292}
1293
1294/**
1295 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1296 *
1297 * @ring: only applicable for RCS
1298 * @wa_ctx: structure representing wa_ctx
1299 * offset: specifies start of the batch, should be cache-aligned. This is updated
1300 * with the offset value received as input.
1301 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1302 * @batch: page in which WA are loaded
1303 * @offset: This field specifies the start of the batch, it should be
1304 * cache-aligned otherwise it is adjusted accordingly.
1305 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1306 * initialized at the beginning and shared across all contexts but this field
1307 * helps us to have multiple batches at different offsets and select them based
1308 * on a criteria. At the moment this batch always start at the beginning of the page
1309 * and at this point we don't have multiple wa_ctx batch buffers.
1310 *
1311 * The number of WA applied are not known at the beginning; we use this field
1312 * to return the no of DWORDS written.
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001313 *
Arun Siluvery17ee9502015-06-19 19:07:01 +01001314 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1315 * so it adds NOOPs as padding to make it cacheline aligned.
1316 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1317 * makes a complete batch buffer.
1318 *
1319 * Return: non-zero if we exceed the PAGE_SIZE limit.
1320 */
1321
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001322static int gen8_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001323 struct i915_wa_ctx_bb *wa_ctx,
1324 uint32_t *const batch,
1325 uint32_t *offset)
1326{
Arun Siluvery0160f052015-06-23 15:46:57 +01001327 uint32_t scratch_addr;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001328 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1329
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001330 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001331 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001332
Arun Siluveryc82435b2015-06-19 18:37:13 +01001333 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001334 if (IS_BROADWELL(engine->dev)) {
1335 int rc = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Andrzej Hajda604ef732015-09-21 15:33:35 +02001336 if (rc < 0)
1337 return rc;
1338 index = rc;
Arun Siluveryc82435b2015-06-19 18:37:13 +01001339 }
1340
Arun Siluvery0160f052015-06-23 15:46:57 +01001341 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1342 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001343 scratch_addr = engine->scratch.gtt_offset + 2*CACHELINE_BYTES;
Arun Siluvery0160f052015-06-23 15:46:57 +01001344
Arun Siluvery83b8a982015-07-08 10:27:05 +01001345 wa_ctx_emit(batch, index, GFX_OP_PIPE_CONTROL(6));
1346 wa_ctx_emit(batch, index, (PIPE_CONTROL_FLUSH_L3 |
1347 PIPE_CONTROL_GLOBAL_GTT_IVB |
1348 PIPE_CONTROL_CS_STALL |
1349 PIPE_CONTROL_QW_WRITE));
1350 wa_ctx_emit(batch, index, scratch_addr);
1351 wa_ctx_emit(batch, index, 0);
1352 wa_ctx_emit(batch, index, 0);
1353 wa_ctx_emit(batch, index, 0);
Arun Siluvery0160f052015-06-23 15:46:57 +01001354
Arun Siluvery17ee9502015-06-19 19:07:01 +01001355 /* Pad to end of cacheline */
1356 while (index % CACHELINE_DWORDS)
Arun Siluvery83b8a982015-07-08 10:27:05 +01001357 wa_ctx_emit(batch, index, MI_NOOP);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001358
1359 /*
1360 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1361 * execution depends on the length specified in terms of cache lines
1362 * in the register CTX_RCS_INDIRECT_CTX
1363 */
1364
1365 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1366}
1367
1368/**
1369 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1370 *
1371 * @ring: only applicable for RCS
1372 * @wa_ctx: structure representing wa_ctx
1373 * offset: specifies start of the batch, should be cache-aligned.
1374 * size: size of the batch in DWORDS but HW expects in terms of cachelines
Arun Siluvery4d78c8d2015-06-23 15:50:43 +01001375 * @batch: page in which WA are loaded
Arun Siluvery17ee9502015-06-19 19:07:01 +01001376 * @offset: This field specifies the start of this batch.
1377 * This batch is started immediately after indirect_ctx batch. Since we ensure
1378 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1379 *
1380 * The number of DWORDS written are returned using this field.
1381 *
1382 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1383 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1384 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001385static int gen8_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001386 struct i915_wa_ctx_bb *wa_ctx,
1387 uint32_t *const batch,
1388 uint32_t *offset)
1389{
1390 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1391
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001392 /* WaDisableCtxRestoreArbitration:bdw,chv */
Arun Siluvery83b8a982015-07-08 10:27:05 +01001393 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001394
Arun Siluvery83b8a982015-07-08 10:27:05 +01001395 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001396
1397 return wa_ctx_end(wa_ctx, *offset = index, 1);
1398}
1399
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001400static int gen9_init_indirectctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001401 struct i915_wa_ctx_bb *wa_ctx,
1402 uint32_t *const batch,
1403 uint32_t *offset)
1404{
Arun Siluverya4106a72015-07-14 15:01:29 +01001405 int ret;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001406 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001407 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1408
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001409 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001410 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001411 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001412 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Arun Siluvery0504cff2015-07-14 15:01:27 +01001413
Arun Siluverya4106a72015-07-14 15:01:29 +01001414 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001415 ret = gen8_emit_flush_coherentl3_wa(engine, batch, index);
Arun Siluverya4106a72015-07-14 15:01:29 +01001416 if (ret < 0)
1417 return ret;
1418 index = ret;
1419
Arun Siluvery0504cff2015-07-14 15:01:27 +01001420 /* Pad to end of cacheline */
1421 while (index % CACHELINE_DWORDS)
1422 wa_ctx_emit(batch, index, MI_NOOP);
1423
1424 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1425}
1426
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001427static int gen9_init_perctx_bb(struct intel_engine_cs *engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001428 struct i915_wa_ctx_bb *wa_ctx,
1429 uint32_t *const batch,
1430 uint32_t *offset)
1431{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001432 struct drm_device *dev = engine->dev;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001433 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1434
Arun Siluvery9b014352015-07-14 15:01:30 +01001435 /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001436 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001437 IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Arun Siluvery9b014352015-07-14 15:01:30 +01001438 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(1));
Ville Syrjälä8f40db72015-11-04 23:20:08 +02001439 wa_ctx_emit_reg(batch, index, GEN9_SLICE_COMMON_ECO_CHICKEN0);
Arun Siluvery9b014352015-07-14 15:01:30 +01001440 wa_ctx_emit(batch, index,
1441 _MASKED_BIT_ENABLE(DISABLE_PIXEL_MASK_CAMMING));
1442 wa_ctx_emit(batch, index, MI_NOOP);
1443 }
1444
Tim Goreb1e429f2016-03-21 14:37:29 +00001445 /* WaClearTdlStateAckDirtyBits:bxt */
1446 if (IS_BXT_REVID(dev, 0, BXT_REVID_B0)) {
1447 wa_ctx_emit(batch, index, MI_LOAD_REGISTER_IMM(4));
1448
1449 wa_ctx_emit_reg(batch, index, GEN8_STATE_ACK);
1450 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1451
1452 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE1);
1453 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1454
1455 wa_ctx_emit_reg(batch, index, GEN9_STATE_ACK_SLICE2);
1456 wa_ctx_emit(batch, index, _MASKED_BIT_DISABLE(GEN9_SUBSLICE_TDL_ACK_BITS));
1457
1458 wa_ctx_emit_reg(batch, index, GEN7_ROW_CHICKEN2);
1459 /* dummy write to CS, mask bits are 0 to ensure the register is not modified */
1460 wa_ctx_emit(batch, index, 0x0);
1461 wa_ctx_emit(batch, index, MI_NOOP);
1462 }
1463
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001464 /* WaDisableCtxRestoreArbitration:skl,bxt */
Jani Nikulae87a0052015-10-20 15:22:02 +03001465 if (IS_SKL_REVID(dev, 0, SKL_REVID_D0) ||
Tim Gorecbdc12a2015-10-26 10:48:58 +00001466 IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Arun Siluvery0907c8f2015-07-14 15:01:28 +01001467 wa_ctx_emit(batch, index, MI_ARB_ON_OFF | MI_ARB_ENABLE);
1468
Arun Siluvery0504cff2015-07-14 15:01:27 +01001469 wa_ctx_emit(batch, index, MI_BATCH_BUFFER_END);
1470
1471 return wa_ctx_end(wa_ctx, *offset = index, 1);
1472}
1473
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001474static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *engine, u32 size)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001475{
1476 int ret;
1477
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001478 engine->wa_ctx.obj = i915_gem_alloc_object(engine->dev,
1479 PAGE_ALIGN(size));
1480 if (!engine->wa_ctx.obj) {
Arun Siluvery17ee9502015-06-19 19:07:01 +01001481 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
1482 return -ENOMEM;
1483 }
1484
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001485 ret = i915_gem_obj_ggtt_pin(engine->wa_ctx.obj, PAGE_SIZE, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001486 if (ret) {
1487 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1488 ret);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001489 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001490 return ret;
1491 }
1492
1493 return 0;
1494}
1495
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001496static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001497{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001498 if (engine->wa_ctx.obj) {
1499 i915_gem_object_ggtt_unpin(engine->wa_ctx.obj);
1500 drm_gem_object_unreference(&engine->wa_ctx.obj->base);
1501 engine->wa_ctx.obj = NULL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001502 }
1503}
1504
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001505static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001506{
1507 int ret;
1508 uint32_t *batch;
1509 uint32_t offset;
1510 struct page *page;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001511 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001512
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001513 WARN_ON(engine->id != RCS);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001514
Arun Siluvery5e60d792015-06-23 15:50:44 +01001515 /* update this when WA for higher Gen are added */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001516 if (INTEL_INFO(engine->dev)->gen > 9) {
Arun Siluvery0504cff2015-07-14 15:01:27 +01001517 DRM_ERROR("WA batch buffer is not initialized for Gen%d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001518 INTEL_INFO(engine->dev)->gen);
Arun Siluvery5e60d792015-06-23 15:50:44 +01001519 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001520 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001521
Arun Siluveryc4db7592015-06-19 18:37:11 +01001522 /* some WA perform writes to scratch page, ensure it is valid */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001523 if (engine->scratch.obj == NULL) {
1524 DRM_ERROR("scratch page not allocated for %s\n", engine->name);
Arun Siluveryc4db7592015-06-19 18:37:11 +01001525 return -EINVAL;
1526 }
1527
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001528 ret = lrc_setup_wa_ctx_obj(engine, PAGE_SIZE);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001529 if (ret) {
1530 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1531 return ret;
1532 }
1533
Dave Gordon033908a2015-12-10 18:51:23 +00001534 page = i915_gem_object_get_dirty_page(wa_ctx->obj, 0);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001535 batch = kmap_atomic(page);
1536 offset = 0;
1537
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001538 if (INTEL_INFO(engine->dev)->gen == 8) {
1539 ret = gen8_init_indirectctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001540 &wa_ctx->indirect_ctx,
1541 batch,
1542 &offset);
1543 if (ret)
1544 goto out;
1545
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001546 ret = gen8_init_perctx_bb(engine,
Arun Siluvery17ee9502015-06-19 19:07:01 +01001547 &wa_ctx->per_ctx,
1548 batch,
1549 &offset);
1550 if (ret)
1551 goto out;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001552 } else if (INTEL_INFO(engine->dev)->gen == 9) {
1553 ret = gen9_init_indirectctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001554 &wa_ctx->indirect_ctx,
1555 batch,
1556 &offset);
1557 if (ret)
1558 goto out;
1559
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001560 ret = gen9_init_perctx_bb(engine,
Arun Siluvery0504cff2015-07-14 15:01:27 +01001561 &wa_ctx->per_ctx,
1562 batch,
1563 &offset);
1564 if (ret)
1565 goto out;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001566 }
1567
1568out:
1569 kunmap_atomic(batch);
1570 if (ret)
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001571 lrc_destroy_wa_ctx_obj(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001572
1573 return ret;
1574}
1575
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001576static void lrc_init_hws(struct intel_engine_cs *engine)
1577{
1578 struct drm_i915_private *dev_priv = engine->dev->dev_private;
1579
1580 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1581 (u32)engine->status_page.gfx_addr);
1582 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1583}
1584
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001585static int gen8_init_common_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001586{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001587 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001588 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001589 unsigned int next_context_status_buffer_hw;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001590
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01001591 lrc_init_hws(engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01001592
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001593 I915_WRITE_IMR(engine,
1594 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1595 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001596
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001597 I915_WRITE(RING_MODE_GEN7(engine),
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001598 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1599 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001600 POSTING_READ(RING_MODE_GEN7(engine));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001601
1602 /*
1603 * Instead of resetting the Context Status Buffer (CSB) read pointer to
1604 * zero, we need to read the write pointer from hardware and use its
1605 * value because "this register is power context save restored".
1606 * Effectively, these states have been observed:
1607 *
1608 * | Suspend-to-idle (freeze) | Suspend-to-RAM (mem) |
1609 * BDW | CSB regs not reset | CSB regs reset |
1610 * CHT | CSB regs not reset | CSB regs not reset |
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001611 * SKL | ? | ? |
1612 * BXT | ? | ? |
Michel Thierrydfc53c52015-09-28 13:25:12 +01001613 */
Ben Widawsky5590a5f2016-01-05 10:30:05 -08001614 next_context_status_buffer_hw =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001615 GEN8_CSB_WRITE_PTR(I915_READ(RING_CONTEXT_STATUS_PTR(engine)));
Michel Thierrydfc53c52015-09-28 13:25:12 +01001616
1617 /*
1618 * When the CSB registers are reset (also after power-up / gpu reset),
1619 * CSB write pointer is set to all 1's, which is not valid, use '5' in
1620 * this special case, so the first element read is CSB[0].
1621 */
1622 if (next_context_status_buffer_hw == GEN8_CSB_PTR_MASK)
1623 next_context_status_buffer_hw = (GEN8_CSB_ENTRIES - 1);
1624
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001625 engine->next_context_status_buffer = next_context_status_buffer_hw;
1626 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", engine->name);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001627
Tomas Elffc0768c2016-03-21 16:26:59 +00001628 intel_engine_init_hangcheck(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001629
1630 return 0;
1631}
1632
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001633static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001634{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001635 struct drm_device *dev = engine->dev;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001636 struct drm_i915_private *dev_priv = dev->dev_private;
1637 int ret;
1638
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001639 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001640 if (ret)
1641 return ret;
1642
1643 /* We need to disable the AsyncFlip performance optimisations in order
1644 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1645 * programmed to '1' on all products.
1646 *
1647 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1648 */
1649 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1650
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001651 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1652
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001653 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001654}
1655
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001656static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001657{
1658 int ret;
1659
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001660 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001661 if (ret)
1662 return ret;
1663
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001664 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001665}
1666
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001667static int intel_logical_ring_emit_pdps(struct drm_i915_gem_request *req)
1668{
1669 struct i915_hw_ppgtt *ppgtt = req->ctx->ppgtt;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001670 struct intel_engine_cs *engine = req->engine;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001671 struct intel_ringbuffer *ringbuf = req->ringbuf;
1672 const int num_lri_cmds = GEN8_LEGACY_PDPES * 2;
1673 int i, ret;
1674
1675 ret = intel_logical_ring_begin(req, num_lri_cmds * 2 + 2);
1676 if (ret)
1677 return ret;
1678
1679 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(num_lri_cmds));
1680 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
1681 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1682
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001683 intel_logical_ring_emit_reg(ringbuf,
1684 GEN8_RING_PDP_UDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001685 intel_logical_ring_emit(ringbuf, upper_32_bits(pd_daddr));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001686 intel_logical_ring_emit_reg(ringbuf,
1687 GEN8_RING_PDP_LDW(engine, i));
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001688 intel_logical_ring_emit(ringbuf, lower_32_bits(pd_daddr));
1689 }
1690
1691 intel_logical_ring_emit(ringbuf, MI_NOOP);
1692 intel_logical_ring_advance(ringbuf);
1693
1694 return 0;
1695}
1696
John Harrisonbe795fc2015-05-29 17:44:03 +01001697static int gen8_emit_bb_start(struct drm_i915_gem_request *req,
John Harrison8e004ef2015-02-13 11:48:10 +00001698 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001699{
John Harrisonbe795fc2015-05-29 17:44:03 +01001700 struct intel_ringbuffer *ringbuf = req->ringbuf;
John Harrison8e004ef2015-02-13 11:48:10 +00001701 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001702 int ret;
1703
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001704 /* Don't rely in hw updating PDPs, specially in lite-restore.
1705 * Ideally, we should set Force PD Restore in ctx descriptor,
1706 * but we can't. Force Restore would be a second option, but
1707 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001708 * not idle). PML4 is allocated during ppgtt init so this is
1709 * not needed in 48-bit.*/
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001710 if (req->ctx->ppgtt &&
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001711 (intel_engine_flag(req->engine) & req->ctx->ppgtt->pd_dirty_rings)) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001712 if (!USES_FULL_48BIT_PPGTT(req->i915) &&
1713 !intel_vgpu_active(req->i915->dev)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001714 ret = intel_logical_ring_emit_pdps(req);
1715 if (ret)
1716 return ret;
1717 }
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001718
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001719 req->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(req->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001720 }
1721
John Harrison4d616a22015-05-29 17:44:08 +01001722 ret = intel_logical_ring_begin(req, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001723 if (ret)
1724 return ret;
1725
1726 /* FIXME(BDW): Address space and security selectors. */
Abdiel Janulgue69225282015-06-16 13:39:42 +03001727 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 |
1728 (ppgtt<<8) |
1729 (dispatch_flags & I915_DISPATCH_RS ?
1730 MI_BATCH_RESOURCE_STREAMER : 0));
Oscar Mateo15648582014-07-24 17:04:32 +01001731 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1732 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1733 intel_logical_ring_emit(ringbuf, MI_NOOP);
1734 intel_logical_ring_advance(ringbuf);
1735
1736 return 0;
1737}
1738
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001739static bool gen8_logical_ring_get_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001740{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001741 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001742 struct drm_i915_private *dev_priv = dev->dev_private;
1743 unsigned long flags;
1744
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001745 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001746 return false;
1747
1748 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001749 if (engine->irq_refcount++ == 0) {
1750 I915_WRITE_IMR(engine,
1751 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1752 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001753 }
1754 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1755
1756 return true;
1757}
1758
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001759static void gen8_logical_ring_put_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001760{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001761 struct drm_device *dev = engine->dev;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001762 struct drm_i915_private *dev_priv = dev->dev_private;
1763 unsigned long flags;
1764
1765 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001766 if (--engine->irq_refcount == 0) {
1767 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
1768 POSTING_READ(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001769 }
1770 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1771}
1772
John Harrison7deb4d32015-05-29 17:43:59 +01001773static int gen8_emit_flush(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001774 u32 invalidate_domains,
1775 u32 unused)
1776{
John Harrison7deb4d32015-05-29 17:43:59 +01001777 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001778 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001779 struct drm_device *dev = engine->dev;
Oscar Mateo47122742014-07-24 17:04:28 +01001780 struct drm_i915_private *dev_priv = dev->dev_private;
1781 uint32_t cmd;
1782 int ret;
1783
John Harrison4d616a22015-05-29 17:44:08 +01001784 ret = intel_logical_ring_begin(request, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001785 if (ret)
1786 return ret;
1787
1788 cmd = MI_FLUSH_DW + 1;
1789
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001790 /* We always require a command barrier so that subsequent
1791 * commands, such as breadcrumb interrupts, are strictly ordered
1792 * wrt the contents of the write cache being flushed to memory
1793 * (and thus being coherent from the CPU).
1794 */
1795 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1796
1797 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1798 cmd |= MI_INVALIDATE_TLB;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001799 if (engine == &dev_priv->engine[VCS])
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001800 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001801 }
1802
1803 intel_logical_ring_emit(ringbuf, cmd);
1804 intel_logical_ring_emit(ringbuf,
1805 I915_GEM_HWS_SCRATCH_ADDR |
1806 MI_FLUSH_DW_USE_GTT);
1807 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1808 intel_logical_ring_emit(ringbuf, 0); /* value */
1809 intel_logical_ring_advance(ringbuf);
1810
1811 return 0;
1812}
1813
John Harrison7deb4d32015-05-29 17:43:59 +01001814static int gen8_emit_flush_render(struct drm_i915_gem_request *request,
Oscar Mateo47122742014-07-24 17:04:28 +01001815 u32 invalidate_domains,
1816 u32 flush_domains)
1817{
John Harrison7deb4d32015-05-29 17:43:59 +01001818 struct intel_ringbuffer *ringbuf = request->ringbuf;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001819 struct intel_engine_cs *engine = ringbuf->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001820 u32 scratch_addr = engine->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001821 bool vf_flush_wa = false;
Oscar Mateo47122742014-07-24 17:04:28 +01001822 u32 flags = 0;
1823 int ret;
1824
1825 flags |= PIPE_CONTROL_CS_STALL;
1826
1827 if (flush_domains) {
1828 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1829 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001830 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001831 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001832 }
1833
1834 if (invalidate_domains) {
1835 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1836 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1837 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1838 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1839 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1840 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1841 flags |= PIPE_CONTROL_QW_WRITE;
1842 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001843
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001844 /*
1845 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1846 * pipe control.
1847 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001848 if (IS_GEN9(engine->dev))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001849 vf_flush_wa = true;
1850 }
Imre Deak9647ff32015-01-25 13:27:11 -08001851
John Harrison4d616a22015-05-29 17:44:08 +01001852 ret = intel_logical_ring_begin(request, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001853 if (ret)
1854 return ret;
1855
Imre Deak9647ff32015-01-25 13:27:11 -08001856 if (vf_flush_wa) {
1857 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1858 intel_logical_ring_emit(ringbuf, 0);
1859 intel_logical_ring_emit(ringbuf, 0);
1860 intel_logical_ring_emit(ringbuf, 0);
1861 intel_logical_ring_emit(ringbuf, 0);
1862 intel_logical_ring_emit(ringbuf, 0);
1863 }
1864
Oscar Mateo47122742014-07-24 17:04:28 +01001865 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1866 intel_logical_ring_emit(ringbuf, flags);
1867 intel_logical_ring_emit(ringbuf, scratch_addr);
1868 intel_logical_ring_emit(ringbuf, 0);
1869 intel_logical_ring_emit(ringbuf, 0);
1870 intel_logical_ring_emit(ringbuf, 0);
1871 intel_logical_ring_advance(ringbuf);
1872
1873 return 0;
1874}
1875
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001876static u32 gen8_get_seqno(struct intel_engine_cs *engine)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001877{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001878 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001879}
1880
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001881static void gen8_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001882{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001883 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001884}
1885
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001886static void bxt_a_seqno_barrier(struct intel_engine_cs *engine)
Imre Deak319404d2015-08-14 18:35:27 +03001887{
Imre Deak319404d2015-08-14 18:35:27 +03001888 /*
1889 * On BXT A steppings there is a HW coherency issue whereby the
1890 * MI_STORE_DATA_IMM storing the completed request's seqno
1891 * occasionally doesn't invalidate the CPU cache. Work around this by
1892 * clflushing the corresponding cacheline whenever the caller wants
1893 * the coherency to be guaranteed. Note that this cacheline is known
1894 * to be clean at this point, since we only write it in
1895 * bxt_a_set_seqno(), where we also do a clflush after the write. So
1896 * this clflush in practice becomes an invalidate operation.
1897 */
Chris Wilsonc04e0f32016-04-09 10:57:54 +01001898 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001899}
1900
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001901static void bxt_a_set_seqno(struct intel_engine_cs *engine, u32 seqno)
Imre Deak319404d2015-08-14 18:35:27 +03001902{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001903 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Imre Deak319404d2015-08-14 18:35:27 +03001904
1905 /* See bxt_a_get_seqno() explaining the reason for the clflush. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001906 intel_flush_status_page(engine, I915_GEM_HWS_INDEX);
Imre Deak319404d2015-08-14 18:35:27 +03001907}
1908
Chris Wilson7c17d372016-01-20 15:43:35 +02001909/*
1910 * Reserve space for 2 NOOPs at the end of each request to be
1911 * used as a workaround for not being allowed to do lite
1912 * restore with HEAD==TAIL (WaIdleLiteRestore).
1913 */
1914#define WA_TAIL_DWORDS 2
1915
1916static inline u32 hws_seqno_address(struct intel_engine_cs *engine)
1917{
1918 return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR;
1919}
1920
John Harrisonc4e76632015-05-29 17:44:01 +01001921static int gen8_emit_request(struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001922{
John Harrisonc4e76632015-05-29 17:44:01 +01001923 struct intel_ringbuffer *ringbuf = request->ringbuf;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001924 int ret;
1925
Chris Wilson7c17d372016-01-20 15:43:35 +02001926 ret = intel_logical_ring_begin(request, 6 + WA_TAIL_DWORDS);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001927 if (ret)
1928 return ret;
1929
Chris Wilson7c17d372016-01-20 15:43:35 +02001930 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1931 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001932
Oscar Mateo4da46e12014-07-24 17:04:27 +01001933 intel_logical_ring_emit(ringbuf,
Chris Wilson7c17d372016-01-20 15:43:35 +02001934 (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
1935 intel_logical_ring_emit(ringbuf,
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001936 hws_seqno_address(request->engine) |
Chris Wilson7c17d372016-01-20 15:43:35 +02001937 MI_FLUSH_DW_USE_GTT);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001938 intel_logical_ring_emit(ringbuf, 0);
John Harrisonc4e76632015-05-29 17:44:01 +01001939 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001940 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1941 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001942 return intel_logical_ring_advance_and_submit(request);
1943}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001944
Chris Wilson7c17d372016-01-20 15:43:35 +02001945static int gen8_emit_request_render(struct drm_i915_gem_request *request)
1946{
1947 struct intel_ringbuffer *ringbuf = request->ringbuf;
1948 int ret;
1949
Michał Winiarskice81a652016-04-12 15:51:55 +02001950 ret = intel_logical_ring_begin(request, 8 + WA_TAIL_DWORDS);
Chris Wilson7c17d372016-01-20 15:43:35 +02001951 if (ret)
1952 return ret;
1953
Michał Winiarskice81a652016-04-12 15:51:55 +02001954 /* We're using qword write, seqno should be aligned to 8 bytes. */
1955 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
1956
Chris Wilson7c17d372016-01-20 15:43:35 +02001957 /* w/a for post sync ops following a GPGPU operation we
1958 * need a prior CS_STALL, which is emitted by the flush
1959 * following the batch.
Michel Thierry53292cd2015-04-15 18:11:33 +01001960 */
Michał Winiarskice81a652016-04-12 15:51:55 +02001961 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
Chris Wilson7c17d372016-01-20 15:43:35 +02001962 intel_logical_ring_emit(ringbuf,
1963 (PIPE_CONTROL_GLOBAL_GTT_IVB |
1964 PIPE_CONTROL_CS_STALL |
1965 PIPE_CONTROL_QW_WRITE));
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001966 intel_logical_ring_emit(ringbuf, hws_seqno_address(request->engine));
Chris Wilson7c17d372016-01-20 15:43:35 +02001967 intel_logical_ring_emit(ringbuf, 0);
1968 intel_logical_ring_emit(ringbuf, i915_gem_request_get_seqno(request));
Michał Winiarskice81a652016-04-12 15:51:55 +02001969 /* We're thrashing one dword of HWS. */
1970 intel_logical_ring_emit(ringbuf, 0);
Chris Wilson7c17d372016-01-20 15:43:35 +02001971 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
Michał Winiarskice81a652016-04-12 15:51:55 +02001972 intel_logical_ring_emit(ringbuf, MI_NOOP);
Chris Wilson7c17d372016-01-20 15:43:35 +02001973 return intel_logical_ring_advance_and_submit(request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001974}
1975
John Harrisonbe013632015-05-29 17:43:45 +01001976static int intel_lr_context_render_state_init(struct drm_i915_gem_request *req)
Damien Lespiaucef437a2015-02-10 19:32:19 +00001977{
Damien Lespiaucef437a2015-02-10 19:32:19 +00001978 struct render_state so;
Damien Lespiaucef437a2015-02-10 19:32:19 +00001979 int ret;
1980
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001981 ret = i915_gem_render_state_prepare(req->engine, &so);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001982 if (ret)
1983 return ret;
1984
1985 if (so.rodata == NULL)
1986 return 0;
1987
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001988 ret = req->engine->emit_bb_start(req, so.ggtt_offset,
John Harrisonbe013632015-05-29 17:43:45 +01001989 I915_DISPATCH_SECURE);
Damien Lespiaucef437a2015-02-10 19:32:19 +00001990 if (ret)
1991 goto out;
1992
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001993 ret = req->engine->emit_bb_start(req,
Arun Siluvery84e81022015-07-20 10:46:10 +01001994 (so.ggtt_offset + so.aux_batch_offset),
1995 I915_DISPATCH_SECURE);
1996 if (ret)
1997 goto out;
1998
John Harrisonb2af0372015-05-29 17:43:50 +01001999 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), req);
Damien Lespiaucef437a2015-02-10 19:32:19 +00002000
Damien Lespiaucef437a2015-02-10 19:32:19 +00002001out:
2002 i915_gem_render_state_fini(&so);
2003 return ret;
2004}
2005
John Harrison87531812015-05-29 17:43:44 +01002006static int gen8_init_rcs_context(struct drm_i915_gem_request *req)
Thomas Daniele7778be2014-12-02 12:50:48 +00002007{
2008 int ret;
2009
John Harrisone2be4fa2015-05-29 17:43:54 +01002010 ret = intel_logical_ring_workarounds_emit(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00002011 if (ret)
2012 return ret;
2013
Peter Antoine3bbaba02015-07-10 20:13:11 +03002014 ret = intel_rcs_context_init_mocs(req);
2015 /*
2016 * Failing to program the MOCS is non-fatal.The system will not
2017 * run at peak performance. So generate an error and carry on.
2018 */
2019 if (ret)
2020 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2021
John Harrisonbe013632015-05-29 17:43:45 +01002022 return intel_lr_context_render_state_init(req);
Thomas Daniele7778be2014-12-02 12:50:48 +00002023}
2024
Oscar Mateo73e4d072014-07-24 17:04:48 +01002025/**
2026 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
2027 *
2028 * @ring: Engine Command Streamer.
2029 *
2030 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002031void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002032{
John Harrison6402c332014-10-31 12:00:26 +00002033 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002034
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002035 if (!intel_engine_initialized(engine))
Oscar Mateo48d82382014-07-24 17:04:23 +01002036 return;
2037
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002038 /*
2039 * Tasklet cannot be active at this point due intel_mark_active/idle
2040 * so this is just for documentation.
2041 */
2042 if (WARN_ON(test_bit(TASKLET_STATE_SCHED, &engine->irq_tasklet.state)))
2043 tasklet_kill(&engine->irq_tasklet);
2044
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002045 dev_priv = engine->dev->dev_private;
John Harrison6402c332014-10-31 12:00:26 +00002046
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002047 if (engine->buffer) {
2048 intel_logical_ring_stop(engine);
2049 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002050 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002051
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002052 if (engine->cleanup)
2053 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002054
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002055 i915_cmd_parser_fini_ring(engine);
2056 i915_gem_batch_pool_fini(&engine->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01002057
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002058 if (engine->status_page.obj) {
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002059 i915_gem_object_unpin_map(engine->status_page.obj);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002060 engine->status_page.obj = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01002061 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002062
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002063 engine->idle_lite_restore_wa = 0;
2064 engine->disable_lite_restore_wa = false;
2065 engine->ctx_desc_template = 0;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002066
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002067 lrc_destroy_wa_ctx_obj(engine);
2068 engine->dev = NULL;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002069}
2070
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002071static void
2072logical_ring_default_vfuncs(struct drm_device *dev,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002073 struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002074{
2075 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002076 engine->init_hw = gen8_init_common_ring;
2077 engine->emit_request = gen8_emit_request;
2078 engine->emit_flush = gen8_emit_flush;
2079 engine->irq_get = gen8_logical_ring_get_irq;
2080 engine->irq_put = gen8_logical_ring_put_irq;
2081 engine->emit_bb_start = gen8_emit_bb_start;
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002082 engine->get_seqno = gen8_get_seqno;
2083 engine->set_seqno = gen8_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002084 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) {
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002085 engine->irq_seqno_barrier = bxt_a_seqno_barrier;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002086 engine->set_seqno = bxt_a_set_seqno;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002087 }
2088}
2089
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002090static inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002091logical_ring_default_irqs(struct intel_engine_cs *engine, unsigned shift)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002092{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002093 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2094 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002095}
2096
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002097static int
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002098lrc_setup_hws(struct intel_engine_cs *engine,
2099 struct drm_i915_gem_object *dctx_obj)
2100{
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002101 void *hws;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002102
2103 /* The HWSP is part of the default context object in LRC mode. */
2104 engine->status_page.gfx_addr = i915_gem_obj_ggtt_offset(dctx_obj) +
2105 LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002106 hws = i915_gem_object_pin_map(dctx_obj);
2107 if (IS_ERR(hws))
2108 return PTR_ERR(hws);
2109 engine->status_page.page_addr = hws + LRC_PPHWSP_PN * PAGE_SIZE;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002110 engine->status_page.obj = dctx_obj;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002111
2112 return 0;
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002113}
2114
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002115static int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002116logical_ring_init(struct drm_device *dev, struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002117{
Tvrtko Ursulin37566852016-04-12 14:37:31 +01002118 struct drm_i915_private *dev_priv = to_i915(dev);
2119 struct intel_context *dctx = dev_priv->kernel_context;
2120 enum forcewake_domains fw_domains;
Oscar Mateo48d82382014-07-24 17:04:23 +01002121 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01002122
2123 /* Intentionally left blank. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002124 engine->buffer = NULL;
Oscar Mateo48d82382014-07-24 17:04:23 +01002125
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002126 engine->dev = dev;
2127 INIT_LIST_HEAD(&engine->active_list);
2128 INIT_LIST_HEAD(&engine->request_list);
2129 i915_gem_batch_pool_init(dev, &engine->batch_pool);
2130 init_waitqueue_head(&engine->irq_queue);
Oscar Mateo48d82382014-07-24 17:04:23 +01002131
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002132 INIT_LIST_HEAD(&engine->buffers);
2133 INIT_LIST_HEAD(&engine->execlist_queue);
2134 INIT_LIST_HEAD(&engine->execlist_retired_req_list);
2135 spin_lock_init(&engine->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +01002136
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002137 tasklet_init(&engine->irq_tasklet,
2138 intel_lrc_irq_handler, (unsigned long)engine);
2139
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002140 logical_ring_init_platform_invariants(engine);
Tvrtko Ursulinca825802016-01-15 15:10:27 +00002141
Tvrtko Ursulin37566852016-04-12 14:37:31 +01002142 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
2143 RING_ELSP(engine),
2144 FW_REG_WRITE);
2145
2146 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2147 RING_CONTEXT_STATUS_PTR(engine),
2148 FW_REG_READ | FW_REG_WRITE);
2149
2150 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2151 RING_CONTEXT_STATUS_BUF_BASE(engine),
2152 FW_REG_READ);
2153
2154 engine->fw_domains = fw_domains;
2155
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002156 ret = i915_cmd_parser_init_ring(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002157 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002158 goto error;
Oscar Mateo48d82382014-07-24 17:04:23 +01002159
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002160 ret = intel_lr_context_deferred_alloc(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002161 if (ret)
Dave Gordonb0366a52015-12-08 15:02:36 +00002162 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002163
2164 /* As this is the default context, always pin it */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002165 ret = intel_lr_context_do_pin(dctx, engine);
Nick Hoathe84fe802015-09-11 12:53:46 +01002166 if (ret) {
2167 DRM_ERROR(
2168 "Failed to pin and map ringbuffer %s: %d\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002169 engine->name, ret);
Dave Gordonb0366a52015-12-08 15:02:36 +00002170 goto error;
Nick Hoathe84fe802015-09-11 12:53:46 +01002171 }
Oscar Mateo564ddb22014-08-21 11:40:54 +01002172
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002173 /* And setup the hardware status page. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002174 ret = lrc_setup_hws(engine, dctx->engine[engine->id].state);
2175 if (ret) {
2176 DRM_ERROR("Failed to set up hws %s: %d\n", engine->name, ret);
2177 goto error;
2178 }
Tvrtko Ursulin04794ad2016-04-12 15:40:41 +01002179
Dave Gordonb0366a52015-12-08 15:02:36 +00002180 return 0;
2181
2182error:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002183 intel_logical_ring_cleanup(engine);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002184 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002185}
2186
2187static int logical_render_ring_init(struct drm_device *dev)
2188{
2189 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002190 struct intel_engine_cs *engine = &dev_priv->engine[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01002191 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002192
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002193 engine->name = "render ring";
2194 engine->id = RCS;
2195 engine->exec_id = I915_EXEC_RENDER;
2196 engine->guc_id = GUC_RENDER_ENGINE;
2197 engine->mmio_base = RENDER_RING_BASE;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002198
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002199 logical_ring_default_irqs(engine, GEN8_RCS_IRQ_SHIFT);
Oscar Mateo73d477f2014-07-24 17:04:31 +01002200 if (HAS_L3_DPF(dev))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002201 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002202
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002203 logical_ring_default_vfuncs(dev, engine);
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002204
2205 /* Override some for render ring. */
Damien Lespiau82ef8222015-02-09 19:33:08 +00002206 if (INTEL_INFO(dev)->gen >= 9)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002207 engine->init_hw = gen9_init_render_ring;
Damien Lespiau82ef8222015-02-09 19:33:08 +00002208 else
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002209 engine->init_hw = gen8_init_render_ring;
2210 engine->init_context = gen8_init_rcs_context;
2211 engine->cleanup = intel_fini_pipe_control;
2212 engine->emit_flush = gen8_emit_flush_render;
2213 engine->emit_request = gen8_emit_request_render;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002214
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002215 engine->dev = dev;
Arun Siluveryc4db7592015-06-19 18:37:11 +01002216
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002217 ret = intel_init_pipe_control(engine);
Daniel Vetter99be1df2014-11-20 00:33:06 +01002218 if (ret)
2219 return ret;
2220
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002221 ret = intel_init_workaround_bb(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002222 if (ret) {
2223 /*
2224 * We continue even if we fail to initialize WA batch
2225 * because we only expect rare glitches but nothing
2226 * critical to prevent us from using GPU
2227 */
2228 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2229 ret);
2230 }
2231
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002232 ret = logical_ring_init(dev, engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002233 if (ret) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002234 lrc_destroy_wa_ctx_obj(engine);
Arun Siluveryc4db7592015-06-19 18:37:11 +01002235 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01002236
2237 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002238}
2239
2240static int logical_bsd_ring_init(struct drm_device *dev)
2241{
2242 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002243 struct intel_engine_cs *engine = &dev_priv->engine[VCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002244
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002245 engine->name = "bsd ring";
2246 engine->id = VCS;
2247 engine->exec_id = I915_EXEC_BSD;
2248 engine->guc_id = GUC_VIDEO_ENGINE;
2249 engine->mmio_base = GEN6_BSD_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002250
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002251 logical_ring_default_irqs(engine, GEN8_VCS1_IRQ_SHIFT);
2252 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002253
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002254 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002255}
2256
2257static int logical_bsd2_ring_init(struct drm_device *dev)
2258{
2259 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002260 struct intel_engine_cs *engine = &dev_priv->engine[VCS2];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002261
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002262 engine->name = "bsd2 ring";
2263 engine->id = VCS2;
2264 engine->exec_id = I915_EXEC_BSD;
2265 engine->guc_id = GUC_VIDEO_ENGINE2;
2266 engine->mmio_base = GEN8_BSD2_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002267
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002268 logical_ring_default_irqs(engine, GEN8_VCS2_IRQ_SHIFT);
2269 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002270
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002271 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002272}
2273
2274static int logical_blt_ring_init(struct drm_device *dev)
2275{
2276 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002277 struct intel_engine_cs *engine = &dev_priv->engine[BCS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002278
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002279 engine->name = "blitter ring";
2280 engine->id = BCS;
2281 engine->exec_id = I915_EXEC_BLT;
2282 engine->guc_id = GUC_BLITTER_ENGINE;
2283 engine->mmio_base = BLT_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002284
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002285 logical_ring_default_irqs(engine, GEN8_BCS_IRQ_SHIFT);
2286 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002287
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002288 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002289}
2290
2291static int logical_vebox_ring_init(struct drm_device *dev)
2292{
2293 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002294 struct intel_engine_cs *engine = &dev_priv->engine[VECS];
Oscar Mateo454afeb2014-07-24 17:04:22 +01002295
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002296 engine->name = "video enhancement ring";
2297 engine->id = VECS;
2298 engine->exec_id = I915_EXEC_VEBOX;
2299 engine->guc_id = GUC_VIDEOENHANCE_ENGINE;
2300 engine->mmio_base = VEBOX_RING_BASE;
Oscar Mateo454afeb2014-07-24 17:04:22 +01002301
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002302 logical_ring_default_irqs(engine, GEN8_VECS_IRQ_SHIFT);
2303 logical_ring_default_vfuncs(dev, engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01002304
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002305 return logical_ring_init(dev, engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002306}
2307
Oscar Mateo73e4d072014-07-24 17:04:48 +01002308/**
2309 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
2310 * @dev: DRM device.
2311 *
2312 * This function inits the engines for an Execlists submission style (the equivalent in the
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002313 * legacy ringbuffer submission world would be i915_gem_init_engines). It does it only for
Oscar Mateo73e4d072014-07-24 17:04:48 +01002314 * those engines that are present in the hardware.
2315 *
2316 * Return: non-zero if the initialization failed.
2317 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01002318int intel_logical_rings_init(struct drm_device *dev)
2319{
2320 struct drm_i915_private *dev_priv = dev->dev_private;
2321 int ret;
2322
2323 ret = logical_render_ring_init(dev);
2324 if (ret)
2325 return ret;
2326
2327 if (HAS_BSD(dev)) {
2328 ret = logical_bsd_ring_init(dev);
2329 if (ret)
2330 goto cleanup_render_ring;
2331 }
2332
2333 if (HAS_BLT(dev)) {
2334 ret = logical_blt_ring_init(dev);
2335 if (ret)
2336 goto cleanup_bsd_ring;
2337 }
2338
2339 if (HAS_VEBOX(dev)) {
2340 ret = logical_vebox_ring_init(dev);
2341 if (ret)
2342 goto cleanup_blt_ring;
2343 }
2344
2345 if (HAS_BSD2(dev)) {
2346 ret = logical_bsd2_ring_init(dev);
2347 if (ret)
2348 goto cleanup_vebox_ring;
2349 }
2350
Oscar Mateo454afeb2014-07-24 17:04:22 +01002351 return 0;
2352
Oscar Mateo454afeb2014-07-24 17:04:22 +01002353cleanup_vebox_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002354 intel_logical_ring_cleanup(&dev_priv->engine[VECS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002355cleanup_blt_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002356 intel_logical_ring_cleanup(&dev_priv->engine[BCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002357cleanup_bsd_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002358 intel_logical_ring_cleanup(&dev_priv->engine[VCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002359cleanup_render_ring:
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002360 intel_logical_ring_cleanup(&dev_priv->engine[RCS]);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002361
2362 return ret;
2363}
2364
Jeff McGee0cea6502015-02-13 10:27:56 -06002365static u32
2366make_rpcs(struct drm_device *dev)
2367{
2368 u32 rpcs = 0;
2369
2370 /*
2371 * No explicit RPCS request is needed to ensure full
2372 * slice/subslice/EU enablement prior to Gen9.
2373 */
2374 if (INTEL_INFO(dev)->gen < 9)
2375 return 0;
2376
2377 /*
2378 * Starting in Gen9, render power gating can leave
2379 * slice/subslice/EU in a partially enabled state. We
2380 * must make an explicit request through RPCS for full
2381 * enablement.
2382 */
2383 if (INTEL_INFO(dev)->has_slice_pg) {
2384 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2385 rpcs |= INTEL_INFO(dev)->slice_total <<
2386 GEN8_RPCS_S_CNT_SHIFT;
2387 rpcs |= GEN8_RPCS_ENABLE;
2388 }
2389
2390 if (INTEL_INFO(dev)->has_subslice_pg) {
2391 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2392 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
2393 GEN8_RPCS_SS_CNT_SHIFT;
2394 rpcs |= GEN8_RPCS_ENABLE;
2395 }
2396
2397 if (INTEL_INFO(dev)->has_eu_pg) {
2398 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2399 GEN8_RPCS_EU_MIN_SHIFT;
2400 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
2401 GEN8_RPCS_EU_MAX_SHIFT;
2402 rpcs |= GEN8_RPCS_ENABLE;
2403 }
2404
2405 return rpcs;
2406}
2407
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002408static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002409{
2410 u32 indirect_ctx_offset;
2411
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002412 switch (INTEL_INFO(engine->dev)->gen) {
Michel Thierry71562912016-02-23 10:31:49 +00002413 default:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002414 MISSING_CASE(INTEL_INFO(engine->dev)->gen);
Michel Thierry71562912016-02-23 10:31:49 +00002415 /* fall through */
2416 case 9:
2417 indirect_ctx_offset =
2418 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2419 break;
2420 case 8:
2421 indirect_ctx_offset =
2422 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2423 break;
2424 }
2425
2426 return indirect_ctx_offset;
2427}
2428
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002429static int
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002430populate_lr_context(struct intel_context *ctx,
2431 struct drm_i915_gem_object *ctx_obj,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002432 struct intel_engine_cs *engine,
2433 struct intel_ringbuffer *ringbuf)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002434{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002435 struct drm_device *dev = engine->dev;
Thomas Daniel2d965532014-08-19 10:13:36 +01002436 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002437 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002438 void *vaddr;
2439 u32 *reg_state;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002440 int ret;
2441
Thomas Daniel2d965532014-08-19 10:13:36 +01002442 if (!ppgtt)
2443 ppgtt = dev_priv->mm.aliasing_ppgtt;
2444
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002445 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2446 if (ret) {
2447 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2448 return ret;
2449 }
2450
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002451 vaddr = i915_gem_object_pin_map(ctx_obj);
2452 if (IS_ERR(vaddr)) {
2453 ret = PTR_ERR(vaddr);
2454 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002455 return ret;
2456 }
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002457 ctx_obj->dirty = true;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002458
2459 /* The second page of the context object contains some fields which must
2460 * be set up prior to the first execution. */
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002461 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002462
2463 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
2464 * commands followed by (reg, value) pairs. The values we are setting here are
2465 * only for the first context restore: on a subsequent save, the GPU will
2466 * recreate this batchbuffer with new values (including all the missing
2467 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002468 reg_state[CTX_LRI_HEADER_0] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002469 MI_LOAD_REGISTER_IMM(engine->id == RCS ? 14 : 11) | MI_LRI_FORCE_POSTED;
2470 ASSIGN_CTX_REG(reg_state, CTX_CONTEXT_CONTROL,
2471 RING_CONTEXT_CONTROL(engine),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002472 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2473 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
Michel Thierry99cf8ea2016-02-25 09:48:58 +00002474 (HAS_RESOURCE_STREAMER(dev) ?
2475 CTX_CTRL_RS_CTX_ENABLE : 0)));
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002476 ASSIGN_CTX_REG(reg_state, CTX_RING_HEAD, RING_HEAD(engine->mmio_base),
2477 0);
2478 ASSIGN_CTX_REG(reg_state, CTX_RING_TAIL, RING_TAIL(engine->mmio_base),
2479 0);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002480 /* Ring buffer start address is not known until the buffer is pinned.
2481 * It is written to the context image in execlists_update_context()
2482 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002483 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_START,
2484 RING_START(engine->mmio_base), 0);
2485 ASSIGN_CTX_REG(reg_state, CTX_RING_BUFFER_CONTROL,
2486 RING_CTL(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002487 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002488 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_U,
2489 RING_BBADDR_UDW(engine->mmio_base), 0);
2490 ASSIGN_CTX_REG(reg_state, CTX_BB_HEAD_L,
2491 RING_BBADDR(engine->mmio_base), 0);
2492 ASSIGN_CTX_REG(reg_state, CTX_BB_STATE,
2493 RING_BBSTATE(engine->mmio_base),
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002494 RING_BB_PPGTT);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002495 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_U,
2496 RING_SBBADDR_UDW(engine->mmio_base), 0);
2497 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_HEAD_L,
2498 RING_SBBADDR(engine->mmio_base), 0);
2499 ASSIGN_CTX_REG(reg_state, CTX_SECOND_BB_STATE,
2500 RING_SBBSTATE(engine->mmio_base), 0);
2501 if (engine->id == RCS) {
2502 ASSIGN_CTX_REG(reg_state, CTX_BB_PER_CTX_PTR,
2503 RING_BB_PER_CTX_PTR(engine->mmio_base), 0);
2504 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX,
2505 RING_INDIRECT_CTX(engine->mmio_base), 0);
2506 ASSIGN_CTX_REG(reg_state, CTX_RCS_INDIRECT_CTX_OFFSET,
2507 RING_INDIRECT_CTX_OFFSET(engine->mmio_base), 0);
2508 if (engine->wa_ctx.obj) {
2509 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002510 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
2511
2512 reg_state[CTX_RCS_INDIRECT_CTX+1] =
2513 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
2514 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
2515
2516 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002517 intel_lr_indirect_ctx_offset(engine) << 6;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002518
2519 reg_state[CTX_BB_PER_CTX_PTR+1] =
2520 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
2521 0x01;
2522 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002523 }
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002524 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002525 ASSIGN_CTX_REG(reg_state, CTX_CTX_TIMESTAMP,
2526 RING_CTX_TIMESTAMP(engine->mmio_base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002527 /* PDP values well be assigned later if needed */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002528 ASSIGN_CTX_REG(reg_state, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3),
2529 0);
2530 ASSIGN_CTX_REG(reg_state, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3),
2531 0);
2532 ASSIGN_CTX_REG(reg_state, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2),
2533 0);
2534 ASSIGN_CTX_REG(reg_state, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2),
2535 0);
2536 ASSIGN_CTX_REG(reg_state, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1),
2537 0);
2538 ASSIGN_CTX_REG(reg_state, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1),
2539 0);
2540 ASSIGN_CTX_REG(reg_state, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0),
2541 0);
2542 ASSIGN_CTX_REG(reg_state, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0),
2543 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002544
Michel Thierry2dba3232015-07-30 11:06:23 +01002545 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
2546 /* 64b PPGTT (48bit canonical)
2547 * PDP0_DESCRIPTOR contains the base address to PML4 and
2548 * other PDP Descriptors are ignored.
2549 */
2550 ASSIGN_CTX_PML4(ppgtt, reg_state);
2551 } else {
2552 /* 32b PPGTT
2553 * PDP*_DESCRIPTOR contains the base address of space supported.
2554 * With dynamic page allocation, PDPs may not be allocated at
2555 * this point. Point the unallocated PDPs to the scratch page
2556 */
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00002557 execlists_update_context_pdps(ppgtt, reg_state);
Michel Thierry2dba3232015-07-30 11:06:23 +01002558 }
2559
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002560 if (engine->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002561 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002562 ASSIGN_CTX_REG(reg_state, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2563 make_rpcs(dev));
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002564 }
2565
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002566 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002567
2568 return 0;
2569}
2570
Oscar Mateo73e4d072014-07-24 17:04:48 +01002571/**
2572 * intel_lr_context_free() - free the LRC specific bits of a context
2573 * @ctx: the LR context to free.
2574 *
2575 * The real context freeing is done in i915_gem_context_free: this only
2576 * takes care of the bits that are LRC related: the per-engine backing
2577 * objects and the logical ringbuffer.
2578 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002579void intel_lr_context_free(struct intel_context *ctx)
2580{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002581 int i;
2582
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002583 for (i = I915_NUM_ENGINES; --i >= 0; ) {
Dave Gordone28e4042016-01-19 19:02:55 +00002584 struct intel_ringbuffer *ringbuf = ctx->engine[i].ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002585 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002586
Dave Gordone28e4042016-01-19 19:02:55 +00002587 if (!ctx_obj)
2588 continue;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002589
Dave Gordone28e4042016-01-19 19:02:55 +00002590 if (ctx == ctx->i915->kernel_context) {
2591 intel_unpin_ringbuffer_obj(ringbuf);
2592 i915_gem_object_ggtt_unpin(ctx_obj);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002593 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002594 }
Dave Gordone28e4042016-01-19 19:02:55 +00002595
2596 WARN_ON(ctx->engine[i].pin_count);
2597 intel_ringbuffer_free(ringbuf);
2598 drm_gem_object_unreference(&ctx_obj->base);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002599 }
2600}
2601
Dave Gordonc5d46ee2016-01-05 12:21:33 +00002602/**
2603 * intel_lr_context_size() - return the size of the context for an engine
2604 * @ring: which engine to find the context size for
2605 *
2606 * Each engine may require a different amount of space for a context image,
2607 * so when allocating (or copying) an image, this function can be used to
2608 * find the right size for the specific engine.
2609 *
2610 * Return: size (in bytes) of an engine-specific context image
2611 *
2612 * Note: this size includes the HWSP, which is part of the context image
2613 * in LRC mode, but does not include the "shared data page" used with
2614 * GuC submission. The caller should account for this if using the GuC.
2615 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002616uint32_t intel_lr_context_size(struct intel_engine_cs *engine)
Oscar Mateo8c8579172014-07-24 17:04:14 +01002617{
2618 int ret = 0;
2619
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002620 WARN_ON(INTEL_INFO(engine->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002621
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002622 switch (engine->id) {
Oscar Mateo8c8579172014-07-24 17:04:14 +01002623 case RCS:
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002624 if (INTEL_INFO(engine->dev)->gen >= 9)
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002625 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2626 else
2627 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002628 break;
2629 case VCS:
2630 case BCS:
2631 case VECS:
2632 case VCS2:
2633 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2634 break;
2635 }
2636
2637 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002638}
2639
Oscar Mateo73e4d072014-07-24 17:04:48 +01002640/**
Nick Hoathe84fe802015-09-11 12:53:46 +01002641 * intel_lr_context_deferred_alloc() - create the LRC specific bits of a context
Oscar Mateo73e4d072014-07-24 17:04:48 +01002642 * @ctx: LR context to create.
2643 * @ring: engine to be used with the context.
2644 *
2645 * This function can be called more than once, with different engines, if we plan
2646 * to use the context with them. The context backing objects and the ringbuffers
2647 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2648 * the creation is a deferred call: it's better to make sure first that we need to use
2649 * a given ring with the context.
2650 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002651 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002652 */
Nick Hoathe84fe802015-09-11 12:53:46 +01002653
2654int intel_lr_context_deferred_alloc(struct intel_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002655 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002656{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002657 struct drm_device *dev = engine->dev;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002658 struct drm_i915_gem_object *ctx_obj;
2659 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002660 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002661 int ret;
2662
Oscar Mateoede7d422014-07-24 17:04:12 +01002663 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002664 WARN_ON(ctx->engine[engine->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002665
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002666 context_size = round_up(intel_lr_context_size(engine), 4096);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002667
Alex Daid1675192015-08-12 15:43:43 +01002668 /* One extra page as the sharing data between driver and GuC */
2669 context_size += PAGE_SIZE * LRC_PPHWSP_PN;
2670
Chris Wilson149c86e2015-04-07 16:21:11 +01002671 ctx_obj = i915_gem_alloc_object(dev, context_size);
Dan Carpenter3126a662015-04-30 17:30:50 +03002672 if (!ctx_obj) {
2673 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2674 return -ENOMEM;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002675 }
2676
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002677 ringbuf = intel_engine_create_ringbuffer(engine, 4 * PAGE_SIZE);
Chris Wilson01101fa2015-09-03 13:01:39 +01002678 if (IS_ERR(ringbuf)) {
2679 ret = PTR_ERR(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002680 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002681 }
2682
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002683 ret = populate_lr_context(ctx, ctx_obj, engine, ringbuf);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002684 if (ret) {
2685 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002686 goto error_ringbuf;
Oscar Mateo84c23772014-07-24 17:04:15 +01002687 }
2688
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002689 ctx->engine[engine->id].ringbuf = ringbuf;
2690 ctx->engine[engine->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002691
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002692 if (ctx != ctx->i915->kernel_context && engine->init_context) {
Nick Hoathe84fe802015-09-11 12:53:46 +01002693 struct drm_i915_gem_request *req;
John Harrison76c39162015-05-29 17:43:43 +01002694
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002695 req = i915_gem_request_alloc(engine, ctx);
Dave Gordon26827082016-01-19 19:02:53 +00002696 if (IS_ERR(req)) {
2697 ret = PTR_ERR(req);
2698 DRM_ERROR("ring create req: %d\n", ret);
Nick Hoathe84fe802015-09-11 12:53:46 +01002699 goto error_ringbuf;
Michel Thierry771b9a52014-11-11 16:47:33 +00002700 }
2701
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002702 ret = engine->init_context(req);
Nick Hoathe84fe802015-09-11 12:53:46 +01002703 if (ret) {
2704 DRM_ERROR("ring init context: %d\n",
2705 ret);
2706 i915_gem_request_cancel(req);
2707 goto error_ringbuf;
2708 }
2709 i915_add_request_no_flush(req);
Oscar Mateo564ddb22014-08-21 11:40:54 +01002710 }
Oscar Mateoede7d422014-07-24 17:04:12 +01002711 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002712
Chris Wilson01101fa2015-09-03 13:01:39 +01002713error_ringbuf:
2714 intel_ringbuffer_free(ringbuf);
Nick Hoathe84fe802015-09-11 12:53:46 +01002715error_deref_obj:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002716 drm_gem_object_unreference(&ctx_obj->base);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002717 ctx->engine[engine->id].ringbuf = NULL;
2718 ctx->engine[engine->id].state = NULL;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002719 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002720}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002721
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002722void intel_lr_context_reset(struct drm_i915_private *dev_priv,
2723 struct intel_context *ctx)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002724{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002725 struct intel_engine_cs *engine;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002726
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002727 for_each_engine(engine, dev_priv) {
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002728 struct drm_i915_gem_object *ctx_obj =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002729 ctx->engine[engine->id].state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002730 struct intel_ringbuffer *ringbuf =
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002731 ctx->engine[engine->id].ringbuf;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002732 void *vaddr;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002733 uint32_t *reg_state;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002734
2735 if (!ctx_obj)
2736 continue;
2737
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002738 vaddr = i915_gem_object_pin_map(ctx_obj);
2739 if (WARN_ON(IS_ERR(vaddr)))
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002740 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002741
2742 reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
2743 ctx_obj->dirty = true;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002744
2745 reg_state[CTX_RING_HEAD+1] = 0;
2746 reg_state[CTX_RING_TAIL+1] = 0;
2747
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002748 i915_gem_object_unpin_map(ctx_obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002749
2750 ringbuf->head = 0;
2751 ringbuf->tail = 0;
2752 }
2753}