blob: 258ebdc174585bcc54b7a324550ae7461db69556 [file] [log] [blame]
Maxime Ripardd4da2eb2012-11-14 20:17:04 +01001/*
2 * Copyright 2012 Maxime Ripard
3 *
4 * Maxime Ripard <maxime.ripard@free-electrons.com>
5 *
6 * The code contained herein is licensed under the GNU General Public
7 * License. You may obtain a copy of the GNU General Public License
8 * Version 2 or later at the following locations:
9 *
10 * http://www.opensource.org/licenses/gpl-license.html
11 * http://www.gnu.org/copyleft/gpl.html
12 */
13
Maxime Ripard71455702014-12-16 22:59:54 +010014#include "skeleton.dtsi"
Maxime Ripardd4da2eb2012-11-14 20:17:04 +010015
Maxime Ripard1f9f6a72014-12-16 22:59:56 +010016#include <dt-bindings/dma/sun4i-a10.h>
Maxime Ripard092a0c32014-12-16 22:59:57 +010017#include <dt-bindings/pinctrl/sun4i-a10.h>
Maxime Ripard1f9f6a72014-12-16 22:59:56 +010018
Maxime Ripardd4da2eb2012-11-14 20:17:04 +010019/ {
Maxime Ripard69144e32013-03-13 20:07:37 +010020 interrupt-parent = <&intc>;
21
Maxime Ripard0cc774e2014-01-13 11:08:47 +010022 aliases {
23 serial0 = &uart1;
24 serial1 = &uart3;
25 };
26
Hans de Goedefd18c7e2015-01-19 14:05:12 +010027 chosen {
28 #address-cells = <1>;
29 #size-cells = <1>;
30 ranges;
31
32 framebuffer@0 {
33 compatible = "allwinner,simple-framebuffer",
34 "simple-framebuffer";
35 allwinner,pipeline = "de_be0-lcd0";
36 clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 44>;
37 status = "disabled";
38 };
39 };
40
Maxime Ripard69144e32013-03-13 20:07:37 +010041 cpus {
Arnd Bergmann8b2efa892013-06-10 16:48:36 +020042 #address-cells = <1>;
43 #size-cells = <0>;
Chen-Yu Tsai882facf72015-01-06 10:35:20 +080044
45 cpu0: cpu@0 {
Lorenzo Pieralisi14c44aa2013-04-18 18:41:57 +010046 device_type = "cpu";
Maxime Ripard69144e32013-03-13 20:07:37 +010047 compatible = "arm,cortex-a8";
Lorenzo Pieralisi14c44aa2013-04-18 18:41:57 +010048 reg = <0x0>;
Chen-Yu Tsai882facf72015-01-06 10:35:20 +080049 clocks = <&cpu>;
50 clock-latency = <244144>; /* 8 32k periods */
51 operating-points = <
52 /* kHz uV */
53 1104000 1500000
54 1008000 1400000
55 912000 1350000
56 864000 1300000
57 624000 1200000
58 576000 1200000
59 432000 1200000
60 >;
61 #cooling-cells = <2>;
62 cooling-min-level = <0>;
63 cooling-max-level = <6>;
Maxime Ripard69144e32013-03-13 20:07:37 +010064 };
65 };
66
Maxime Ripardd4da2eb2012-11-14 20:17:04 +010067 memory {
68 reg = <0x40000000 0x20000000>;
69 };
Maxime Ripard9e2dcb22013-01-18 22:30:36 +010070
Maxime Ripard69144e32013-03-13 20:07:37 +010071 clocks {
72 #address-cells = <1>;
73 #size-cells = <1>;
74 ranges;
75
76 /*
77 * This is a dummy clock, to be used as placeholder on
78 * other mux clocks when a specific parent clock is not
79 * yet implemented. It should be dropped when the driver
80 * is complete.
81 */
82 dummy: dummy {
83 #clock-cells = <0>;
84 compatible = "fixed-clock";
85 clock-frequency = <0>;
86 };
87
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +080088 osc24M: clk@01c20050 {
Maxime Ripard69144e32013-03-13 20:07:37 +010089 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +010090 compatible = "allwinner,sun4i-a10-osc-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +010091 reg = <0x01c20050 0x4>;
Emilio López92fd6e02013-04-09 10:48:04 -030092 clock-frequency = <24000000>;
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +080093 clock-output-names = "osc24M";
Maxime Ripard69144e32013-03-13 20:07:37 +010094 };
95
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +080096 osc32k: clk@0 {
Maxime Ripard69144e32013-03-13 20:07:37 +010097 #clock-cells = <0>;
98 compatible = "fixed-clock";
99 clock-frequency = <32768>;
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800100 clock-output-names = "osc32k";
Maxime Ripard69144e32013-03-13 20:07:37 +0100101 };
102
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800103 pll1: clk@01c20000 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100104 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100105 compatible = "allwinner,sun4i-a10-pll1-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100106 reg = <0x01c20000 0x4>;
107 clocks = <&osc24M>;
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800108 clock-output-names = "pll1";
Maxime Ripard69144e32013-03-13 20:07:37 +0100109 };
110
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800111 pll4: clk@01c20018 {
Emilio Lópezec5589f2013-12-23 00:32:35 -0300112 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100113 compatible = "allwinner,sun4i-a10-pll1-clk";
Emilio Lópezec5589f2013-12-23 00:32:35 -0300114 reg = <0x01c20018 0x4>;
115 clocks = <&osc24M>;
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800116 clock-output-names = "pll4";
Emilio Lópezec5589f2013-12-23 00:32:35 -0300117 };
118
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800119 pll5: clk@01c20020 {
Emilio Lópezc3e5e662013-12-23 00:32:38 -0300120 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100121 compatible = "allwinner,sun4i-a10-pll5-clk";
Emilio Lópezc3e5e662013-12-23 00:32:38 -0300122 reg = <0x01c20020 0x4>;
123 clocks = <&osc24M>;
124 clock-output-names = "pll5_ddr", "pll5_other";
125 };
126
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800127 pll6: clk@01c20028 {
Emilio Lópezc3e5e662013-12-23 00:32:38 -0300128 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100129 compatible = "allwinner,sun4i-a10-pll6-clk";
Emilio Lópezc3e5e662013-12-23 00:32:38 -0300130 reg = <0x01c20028 0x4>;
131 clocks = <&osc24M>;
132 clock-output-names = "pll6_sata", "pll6_other", "pll6";
133 };
134
Maxime Ripard69144e32013-03-13 20:07:37 +0100135 /* dummy is 200M */
136 cpu: cpu@01c20054 {
137 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100138 compatible = "allwinner,sun4i-a10-cpu-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100139 reg = <0x01c20054 0x4>;
140 clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800141 clock-output-names = "cpu";
Maxime Ripard69144e32013-03-13 20:07:37 +0100142 };
143
144 axi: axi@01c20054 {
145 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100146 compatible = "allwinner,sun4i-a10-axi-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100147 reg = <0x01c20054 0x4>;
148 clocks = <&cpu>;
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800149 clock-output-names = "axi";
Maxime Ripard69144e32013-03-13 20:07:37 +0100150 };
151
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800152 axi_gates: clk@01c2005c {
Maxime Ripard69144e32013-03-13 20:07:37 +0100153 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100154 compatible = "allwinner,sun4i-a10-axi-gates-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100155 reg = <0x01c2005c 0x4>;
156 clocks = <&axi>;
157 clock-output-names = "axi_dram";
158 };
159
160 ahb: ahb@01c20054 {
161 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100162 compatible = "allwinner,sun4i-a10-ahb-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100163 reg = <0x01c20054 0x4>;
164 clocks = <&axi>;
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800165 clock-output-names = "ahb";
Maxime Ripard69144e32013-03-13 20:07:37 +0100166 };
167
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800168 ahb_gates: clk@01c20060 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100169 #clock-cells = <1>;
Maxime Ripard70be4ee62013-04-19 22:14:41 +0200170 compatible = "allwinner,sun5i-a13-ahb-gates-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100171 reg = <0x01c20060 0x8>;
172 clocks = <&ahb>;
Maxime Ripard70be4ee62013-04-19 22:14:41 +0200173 clock-output-names = "ahb_usbotg", "ahb_ehci", "ahb_ohci",
174 "ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
175 "ahb_mmc1", "ahb_mmc2", "ahb_nand", "ahb_sdram",
176 "ahb_spi0", "ahb_spi1", "ahb_spi2", "ahb_stimer",
177 "ahb_ve", "ahb_lcd", "ahb_csi", "ahb_de_be",
178 "ahb_de_fe", "ahb_iep", "ahb_mali400";
Maxime Ripard69144e32013-03-13 20:07:37 +0100179 };
180
181 apb0: apb0@01c20054 {
182 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100183 compatible = "allwinner,sun4i-a10-apb0-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100184 reg = <0x01c20054 0x4>;
185 clocks = <&ahb>;
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800186 clock-output-names = "apb0";
Maxime Ripard69144e32013-03-13 20:07:37 +0100187 };
188
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800189 apb0_gates: clk@01c20068 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100190 #clock-cells = <1>;
Maxime Ripard70be4ee62013-04-19 22:14:41 +0200191 compatible = "allwinner,sun5i-a13-apb0-gates-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100192 reg = <0x01c20068 0x4>;
193 clocks = <&apb0>;
Maxime Ripard70be4ee62013-04-19 22:14:41 +0200194 clock-output-names = "apb0_codec", "apb0_pio", "apb0_ir";
Maxime Ripard69144e32013-03-13 20:07:37 +0100195 };
196
Emilio Lópezacbcc0f2014-11-06 11:40:30 +0800197 apb1: clk@01c20058 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100198 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100199 compatible = "allwinner,sun4i-a10-apb1-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100200 reg = <0x01c20058 0x4>;
Emilio Lópezacbcc0f2014-11-06 11:40:30 +0800201 clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800202 clock-output-names = "apb1";
Maxime Ripard69144e32013-03-13 20:07:37 +0100203 };
204
Chen-Yu Tsai3dce8322014-02-03 09:51:42 +0800205 apb1_gates: clk@01c2006c {
Maxime Ripard69144e32013-03-13 20:07:37 +0100206 #clock-cells = <1>;
Maxime Ripard70be4ee62013-04-19 22:14:41 +0200207 compatible = "allwinner,sun5i-a13-apb1-gates-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100208 reg = <0x01c2006c 0x4>;
209 clocks = <&apb1>;
210 clock-output-names = "apb1_i2c0", "apb1_i2c1",
Maxime Ripard70be4ee62013-04-19 22:14:41 +0200211 "apb1_i2c2", "apb1_uart1", "apb1_uart3";
Maxime Ripard69144e32013-03-13 20:07:37 +0100212 };
Emilio López8dc36bf2013-12-23 00:32:42 -0300213
214 nand_clk: clk@01c20080 {
215 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100216 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López8dc36bf2013-12-23 00:32:42 -0300217 reg = <0x01c20080 0x4>;
218 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
219 clock-output-names = "nand";
220 };
221
222 ms_clk: clk@01c20084 {
223 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100224 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López8dc36bf2013-12-23 00:32:42 -0300225 reg = <0x01c20084 0x4>;
226 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
227 clock-output-names = "ms";
228 };
229
230 mmc0_clk: clk@01c20088 {
231 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100232 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López8dc36bf2013-12-23 00:32:42 -0300233 reg = <0x01c20088 0x4>;
234 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
235 clock-output-names = "mmc0";
236 };
237
238 mmc1_clk: clk@01c2008c {
239 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100240 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López8dc36bf2013-12-23 00:32:42 -0300241 reg = <0x01c2008c 0x4>;
242 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
243 clock-output-names = "mmc1";
244 };
245
246 mmc2_clk: clk@01c20090 {
247 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100248 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López8dc36bf2013-12-23 00:32:42 -0300249 reg = <0x01c20090 0x4>;
250 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
251 clock-output-names = "mmc2";
252 };
253
254 ts_clk: clk@01c20098 {
255 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100256 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López8dc36bf2013-12-23 00:32:42 -0300257 reg = <0x01c20098 0x4>;
258 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
259 clock-output-names = "ts";
260 };
261
262 ss_clk: clk@01c2009c {
263 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100264 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López8dc36bf2013-12-23 00:32:42 -0300265 reg = <0x01c2009c 0x4>;
266 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
267 clock-output-names = "ss";
268 };
269
270 spi0_clk: clk@01c200a0 {
271 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100272 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López8dc36bf2013-12-23 00:32:42 -0300273 reg = <0x01c200a0 0x4>;
274 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
275 clock-output-names = "spi0";
276 };
277
278 spi1_clk: clk@01c200a4 {
279 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100280 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López8dc36bf2013-12-23 00:32:42 -0300281 reg = <0x01c200a4 0x4>;
282 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
283 clock-output-names = "spi1";
284 };
285
286 spi2_clk: clk@01c200a8 {
287 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100288 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López8dc36bf2013-12-23 00:32:42 -0300289 reg = <0x01c200a8 0x4>;
290 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
291 clock-output-names = "spi2";
292 };
293
294 ir0_clk: clk@01c200b0 {
295 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100296 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López8dc36bf2013-12-23 00:32:42 -0300297 reg = <0x01c200b0 0x4>;
298 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
299 clock-output-names = "ir0";
300 };
Emilio López118c07a2013-12-23 00:32:44 -0300301
Roman Byshko4c5d72f2014-02-07 16:21:52 +0100302 usb_clk: clk@01c200cc {
303 #clock-cells = <1>;
304 #reset-cells = <1>;
305 compatible = "allwinner,sun5i-a13-usb-clk";
306 reg = <0x01c200cc 0x4>;
307 clocks = <&pll6 1>;
308 clock-output-names = "usb_ohci0", "usb_phy";
309 };
310
Emilio López118c07a2013-12-23 00:32:44 -0300311 mbus_clk: clk@01c2015c {
312 #clock-cells = <0>;
Maxime Ripard7868c5e2014-07-16 23:45:48 +0200313 compatible = "allwinner,sun5i-a13-mbus-clk";
Emilio López118c07a2013-12-23 00:32:44 -0300314 reg = <0x01c2015c 0x4>;
315 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
316 clock-output-names = "mbus";
317 };
Maxime Ripard69144e32013-03-13 20:07:37 +0100318 };
319
Maxime Ripard278fe8b2013-08-03 16:07:36 +0200320 soc@01c00000 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100321 compatible = "simple-bus";
322 #address-cells = <1>;
323 #size-cells = <1>;
Maxime Ripard69144e32013-03-13 20:07:37 +0100324 ranges;
325
Emilio López6a5775e2014-08-04 17:09:58 -0300326 dma: dma-controller@01c02000 {
327 compatible = "allwinner,sun4i-a10-dma";
328 reg = <0x01c02000 0x1000>;
329 interrupts = <27>;
330 clocks = <&ahb_gates 6>;
331 #dma-cells = <2>;
332 };
333
Maxime Ripard8f8658b2014-02-22 22:35:57 +0100334 spi0: spi@01c05000 {
335 compatible = "allwinner,sun4i-a10-spi";
336 reg = <0x01c05000 0x1000>;
337 interrupts = <10>;
338 clocks = <&ahb_gates 20>, <&spi0_clk>;
339 clock-names = "ahb", "mod";
Maxime Ripard1f9f6a72014-12-16 22:59:56 +0100340 dmas = <&dma SUN4I_DMA_DEDICATED 27>,
341 <&dma SUN4I_DMA_DEDICATED 26>;
Emilio Lópezfed4c5c2014-08-04 17:10:01 -0300342 dma-names = "rx", "tx";
Maxime Ripard8f8658b2014-02-22 22:35:57 +0100343 status = "disabled";
344 #address-cells = <1>;
345 #size-cells = <0>;
346 };
347
348 spi1: spi@01c06000 {
349 compatible = "allwinner,sun4i-a10-spi";
350 reg = <0x01c06000 0x1000>;
351 interrupts = <11>;
352 clocks = <&ahb_gates 21>, <&spi1_clk>;
353 clock-names = "ahb", "mod";
Maxime Ripard1f9f6a72014-12-16 22:59:56 +0100354 dmas = <&dma SUN4I_DMA_DEDICATED 9>,
355 <&dma SUN4I_DMA_DEDICATED 8>;
Emilio Lópezfed4c5c2014-08-04 17:10:01 -0300356 dma-names = "rx", "tx";
Maxime Ripard8f8658b2014-02-22 22:35:57 +0100357 status = "disabled";
358 #address-cells = <1>;
359 #size-cells = <0>;
360 };
361
David Lanzendörferd3aed1d2014-05-02 17:57:21 +0200362 mmc0: mmc@01c0f000 {
363 compatible = "allwinner,sun5i-a13-mmc";
364 reg = <0x01c0f000 0x1000>;
365 clocks = <&ahb_gates 8>, <&mmc0_clk>;
366 clock-names = "ahb", "mmc";
367 interrupts = <32>;
368 status = "disabled";
369 };
370
371 mmc2: mmc@01c11000 {
372 compatible = "allwinner,sun5i-a13-mmc";
373 reg = <0x01c11000 0x1000>;
374 clocks = <&ahb_gates 10>, <&mmc2_clk>;
375 clock-names = "ahb", "mmc";
376 interrupts = <34>;
377 status = "disabled";
378 };
379
Roman Byshko06c7d522014-03-01 20:26:24 +0100380 usbphy: phy@01c13400 {
381 #phy-cells = <1>;
382 compatible = "allwinner,sun5i-a13-usb-phy";
383 reg = <0x01c13400 0x10 0x01c14800 0x4>;
384 reg-names = "phy_ctrl", "pmu1";
385 clocks = <&usb_clk 8>;
386 clock-names = "usb_phy";
Chen-Yu Tsai4dba4182014-12-18 19:10:35 +0800387 resets = <&usb_clk 0>, <&usb_clk 1>;
388 reset-names = "usb0_reset", "usb1_reset";
Roman Byshko06c7d522014-03-01 20:26:24 +0100389 status = "disabled";
390 };
391
392 ehci0: usb@01c14000 {
393 compatible = "allwinner,sun5i-a13-ehci", "generic-ehci";
394 reg = <0x01c14000 0x100>;
395 interrupts = <39>;
396 clocks = <&ahb_gates 1>;
397 phys = <&usbphy 1>;
398 phy-names = "usb";
399 status = "disabled";
400 };
401
402 ohci0: usb@01c14400 {
403 compatible = "allwinner,sun5i-a13-ohci", "generic-ohci";
404 reg = <0x01c14400 0x100>;
405 interrupts = <40>;
406 clocks = <&usb_clk 6>, <&ahb_gates 2>;
407 phys = <&usbphy 1>;
408 phy-names = "usb";
409 status = "disabled";
410 };
411
Maxime Ripard8f8658b2014-02-22 22:35:57 +0100412 spi2: spi@01c17000 {
413 compatible = "allwinner,sun4i-a10-spi";
414 reg = <0x01c17000 0x1000>;
415 interrupts = <12>;
416 clocks = <&ahb_gates 22>, <&spi2_clk>;
417 clock-names = "ahb", "mod";
Maxime Ripard1f9f6a72014-12-16 22:59:56 +0100418 dmas = <&dma SUN4I_DMA_DEDICATED 29>,
419 <&dma SUN4I_DMA_DEDICATED 28>;
Emilio Lópezfed4c5c2014-08-04 17:10:01 -0300420 dma-names = "rx", "tx";
Maxime Ripard8f8658b2014-02-22 22:35:57 +0100421 status = "disabled";
422 #address-cells = <1>;
423 #size-cells = <0>;
424 };
425
Maxime Ripard69144e32013-03-13 20:07:37 +0100426 intc: interrupt-controller@01c20400 {
Maxime Ripard09504a72014-02-07 21:50:26 +0100427 compatible = "allwinner,sun4i-a10-ic";
Maxime Ripard69144e32013-03-13 20:07:37 +0100428 reg = <0x01c20400 0x400>;
429 interrupt-controller;
430 #interrupt-cells = <1>;
431 };
432
Maxime Riparde10911e2013-01-27 19:26:05 +0100433 pio: pinctrl@01c20800 {
Maxime Ripard9e2dcb22013-01-18 22:30:36 +0100434 compatible = "allwinner,sun5i-a13-pinctrl";
435 reg = <0x01c20800 0x400>;
Maxime Ripard39138bc2013-04-06 15:00:48 +0200436 interrupts = <28>;
Emilio López36386d62013-03-27 18:20:41 -0300437 clocks = <&apb0_gates 5>;
Maxime Riparde10911e2013-01-27 19:26:05 +0100438 gpio-controller;
Maxime Ripard39138bc2013-04-06 15:00:48 +0200439 interrupt-controller;
Chen-Yu Tsai7d4ff962014-06-30 23:57:51 +0200440 #interrupt-cells = <2>;
Maxime Ripard9e2dcb22013-01-18 22:30:36 +0100441 #size-cells = <0>;
Maxime Riparde10911e2013-01-27 19:26:05 +0100442 #gpio-cells = <3>;
Maxime Ripard4348cc62013-01-18 22:30:37 +0100443
444 uart1_pins_a: uart1@0 {
445 allwinner,pins = "PE10", "PE11";
446 allwinner,function = "uart1";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100447 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
448 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard4348cc62013-01-18 22:30:37 +0100449 };
450
451 uart1_pins_b: uart1@1 {
452 allwinner,pins = "PG3", "PG4";
453 allwinner,function = "uart1";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100454 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
455 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard4348cc62013-01-18 22:30:37 +0100456 };
Maxime Ripardb4d7c232013-03-10 13:36:02 +0100457
458 i2c0_pins_a: i2c0@0 {
459 allwinner,pins = "PB0", "PB1";
460 allwinner,function = "i2c0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100461 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
462 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripardb4d7c232013-03-10 13:36:02 +0100463 };
464
465 i2c1_pins_a: i2c1@0 {
466 allwinner,pins = "PB15", "PB16";
467 allwinner,function = "i2c1";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100468 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
469 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripardb4d7c232013-03-10 13:36:02 +0100470 };
471
472 i2c2_pins_a: i2c2@0 {
473 allwinner,pins = "PB17", "PB18";
474 allwinner,function = "i2c2";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100475 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
476 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripardb4d7c232013-03-10 13:36:02 +0100477 };
Hans de Goede6da50f12014-04-26 12:16:12 +0200478
479 mmc0_pins_a: mmc0@0 {
480 allwinner,pins = "PF0","PF1","PF2","PF3","PF4","PF5";
481 allwinner,function = "mmc0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100482 allwinner,drive = <SUN4I_PINCTRL_30_MA>;
483 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Hans de Goede6da50f12014-04-26 12:16:12 +0200484 };
Maxime Ripard9e2dcb22013-01-18 22:30:36 +0100485 };
Maxime Ripard69144e32013-03-13 20:07:37 +0100486
487 timer@01c20c00 {
Maxime Ripardb4f26442014-02-06 10:40:32 +0100488 compatible = "allwinner,sun4i-a10-timer";
Maxime Ripard69144e32013-03-13 20:07:37 +0100489 reg = <0x01c20c00 0x90>;
490 interrupts = <22>;
491 clocks = <&osc24M>;
492 };
493
494 wdt: watchdog@01c20c90 {
Maxime Ripardca5d04d2014-02-07 22:29:26 +0100495 compatible = "allwinner,sun4i-a10-wdt";
Maxime Ripard69144e32013-03-13 20:07:37 +0100496 reg = <0x01c20c90 0x10>;
497 };
498
Hans de Goedeec011af52014-12-23 11:13:21 +0100499 lradc: lradc@01c22800 {
500 compatible = "allwinner,sun4i-a10-lradc-keys";
501 reg = <0x01c22800 0x100>;
502 interrupts = <31>;
503 status = "disabled";
504 };
505
Oliver Schinagl2bad9692013-09-03 12:33:28 +0200506 sid: eeprom@01c23800 {
Maxime Ripard043d56e2014-02-07 22:20:40 +0100507 compatible = "allwinner,sun4i-a10-sid";
Oliver Schinagl2bad9692013-09-03 12:33:28 +0200508 reg = <0x01c23800 0x10>;
509 };
510
Hans de Goedef65c93a2013-12-31 17:20:51 +0100511 rtp: rtp@01c25000 {
Maxime Ripard40dd8f32014-02-02 14:52:40 +0100512 compatible = "allwinner,sun4i-a10-ts";
Hans de Goedef65c93a2013-12-31 17:20:51 +0100513 reg = <0x01c25000 0x100>;
514 interrupts = <29>;
Chen-Yu Tsai41e7afb2015-01-06 10:35:15 +0800515 #thermal-sensor-cells = <0>;
Hans de Goedef65c93a2013-12-31 17:20:51 +0100516 };
517
Maxime Ripard69144e32013-03-13 20:07:37 +0100518 uart1: serial@01c28400 {
519 compatible = "snps,dw-apb-uart";
520 reg = <0x01c28400 0x400>;
521 interrupts = <2>;
522 reg-shift = <2>;
523 reg-io-width = <4>;
524 clocks = <&apb1_gates 17>;
525 status = "disabled";
526 };
527
528 uart3: serial@01c28c00 {
529 compatible = "snps,dw-apb-uart";
530 reg = <0x01c28c00 0x400>;
531 interrupts = <4>;
532 reg-shift = <2>;
533 reg-io-width = <4>;
534 clocks = <&apb1_gates 19>;
535 status = "disabled";
536 };
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100537
538 i2c0: i2c@01c2ac00 {
Maxime Ripardd2755452014-03-31 14:54:58 +0200539 compatible = "allwinner,sun5i-a13-i2c", "allwinner,sun4i-a10-i2c";
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100540 reg = <0x01c2ac00 0x400>;
541 interrupts = <7>;
542 clocks = <&apb1_gates 0>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100543 status = "disabled";
Hans de Goedea4703422014-04-13 13:41:04 +0200544 #address-cells = <1>;
545 #size-cells = <0>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100546 };
547
548 i2c1: i2c@01c2b000 {
Maxime Ripardd2755452014-03-31 14:54:58 +0200549 compatible = "allwinner,sun5i-a13-i2c", "allwinner,sun4i-a10-i2c";
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100550 reg = <0x01c2b000 0x400>;
551 interrupts = <8>;
552 clocks = <&apb1_gates 1>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100553 status = "disabled";
Hans de Goedea4703422014-04-13 13:41:04 +0200554 #address-cells = <1>;
555 #size-cells = <0>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100556 };
557
558 i2c2: i2c@01c2b400 {
Maxime Ripardd2755452014-03-31 14:54:58 +0200559 compatible = "allwinner,sun5i-a13-i2c", "allwinner,sun4i-a10-i2c";
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100560 reg = <0x01c2b400 0x400>;
561 interrupts = <9>;
562 clocks = <&apb1_gates 2>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100563 status = "disabled";
Hans de Goedea4703422014-04-13 13:41:04 +0200564 #address-cells = <1>;
565 #size-cells = <0>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +0100566 };
Maxime Ripard44119022013-11-07 12:01:48 +0100567
568 timer@01c60000 {
569 compatible = "allwinner,sun5i-a13-hstimer";
570 reg = <0x01c60000 0x1000>;
571 interrupts = <82>, <83>;
572 clocks = <&ahb_gates 28>;
573 };
Maxime Ripard9e2dcb22013-01-18 22:30:36 +0100574 };
Maxime Ripardd4da2eb2012-11-14 20:17:04 +0100575};