blob: ae1f0e46e481e8258f066f383492f745362272d2 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
30#include "drmP.h"
31
32#include "nouveau_drm.h"
33#include "nouveau_drv.h"
34#include "nouveau_dma.h"
Ben Skeggsf869ef82010-11-15 11:53:16 +100035#include "nouveau_mm.h"
36#include "nouveau_vm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100037
Maarten Maathuisa5106042009-12-26 21:46:36 +010038#include <linux/log2.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Maarten Maathuisa5106042009-12-26 21:46:36 +010040
Ben Skeggs6ee73862009-12-11 19:24:15 +100041static void
42nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
43{
44 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010045 struct drm_device *dev = dev_priv->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +100046 struct nouveau_bo *nvbo = nouveau_bo(bo);
47
Ben Skeggs6ee73862009-12-11 19:24:15 +100048 if (unlikely(nvbo->gem))
49 DRM_ERROR("bo %p still attached to GEM object\n", bo);
50
Francisco Jereza5cf68b2010-10-24 16:14:41 +020051 nv10_mem_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs7db26622011-02-28 14:22:12 +100052 if (nvbo->vma.node) {
53 nouveau_vm_unmap(&nvbo->vma);
54 nouveau_vm_put(&nvbo->vma);
55 }
Ben Skeggs6ee73862009-12-11 19:24:15 +100056 kfree(nvbo);
57}
58
Francisco Jereza0af9ad2009-12-11 16:51:09 +010059static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +100060nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +100061 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +010062{
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100063 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010064
Ben Skeggs573a2a32010-08-25 15:26:04 +100065 if (dev_priv->card_type < NV_50) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100066 if (nvbo->tile_mode) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +010067 if (dev_priv->chipset >= 0x40) {
68 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100069 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010070
71 } else if (dev_priv->chipset >= 0x30) {
72 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100073 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010074
75 } else if (dev_priv->chipset >= 0x20) {
76 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100077 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010078
79 } else if (dev_priv->chipset >= 0x10) {
80 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100081 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010082 }
83 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +100084 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +100085 *size = roundup(*size, (1 << nvbo->page_shift));
86 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010087 }
88
Maarten Maathuis1c7059e2009-12-25 18:51:17 +010089 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +010090}
91
Ben Skeggs6ee73862009-12-11 19:24:15 +100092int
93nouveau_bo_new(struct drm_device *dev, struct nouveau_channel *chan,
94 int size, int align, uint32_t flags, uint32_t tile_mode,
Ben Skeggsd550c412011-02-16 08:41:56 +100095 uint32_t tile_flags, struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +100096{
97 struct drm_nouveau_private *dev_priv = dev->dev_private;
98 struct nouveau_bo *nvbo;
Ben Skeggsf91bac52011-06-06 14:15:46 +100099 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000100
101 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
102 if (!nvbo)
103 return -ENOMEM;
104 INIT_LIST_HEAD(&nvbo->head);
105 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000106 nvbo->tile_mode = tile_mode;
107 nvbo->tile_flags = tile_flags;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200108 nvbo->bo.bdev = &dev_priv->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000109
Ben Skeggsf91bac52011-06-06 14:15:46 +1000110 nvbo->page_shift = 12;
111 if (dev_priv->bar1_vm) {
112 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
113 nvbo->page_shift = dev_priv->bar1_vm->lpg_shift;
114 }
115
116 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000117 align >>= PAGE_SHIFT;
118
Ben Skeggsd550c412011-02-16 08:41:56 +1000119 if (dev_priv->chan_vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000120 ret = nouveau_vm_get(dev_priv->chan_vm, size, nvbo->page_shift,
Ben Skeggs4c1361422010-11-15 11:54:21 +1000121 NV_MEM_ACCESS_RW, &nvbo->vma);
122 if (ret) {
123 kfree(nvbo);
124 return ret;
125 }
126 }
127
Francisco Jerez812f2192011-02-03 01:49:33 +0100128 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100129 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000130
131 nvbo->channel = chan;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000132 ret = ttm_bo_init(&dev_priv->ttm.bdev, &nvbo->bo, size,
133 ttm_bo_type_device, &nvbo->placement, align, 0,
134 false, NULL, size, nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135 if (ret) {
136 /* ttm will call nouveau_bo_del_ttm if it fails.. */
137 return ret;
138 }
Ben Skeggs90af89b2010-04-15 14:42:34 +1000139 nvbo->channel = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000140
Ben Skeggs6ee73862009-12-11 19:24:15 +1000141 *pnvbo = nvbo;
142 return 0;
143}
144
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100145static void
146set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000147{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100148 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000149
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100150 if (type & TTM_PL_FLAG_VRAM)
151 pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
152 if (type & TTM_PL_FLAG_TT)
153 pl[(*n)++] = TTM_PL_FLAG_TT | flags;
154 if (type & TTM_PL_FLAG_SYSTEM)
155 pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
156}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000157
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200158static void
159set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
160{
161 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
Francisco Jerez812f2192011-02-03 01:49:33 +0100162 int vram_pages = dev_priv->vram_size >> PAGE_SHIFT;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200163
164 if (dev_priv->card_type == NV_10 &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100165 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
166 nvbo->bo.mem.num_pages < vram_pages / 2) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200167 /*
168 * Make sure that the color and depth buffers are handled
169 * by independent memory controller units. Up to a 9x
170 * speed up when alpha-blending and depth-test are enabled
171 * at the same time.
172 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200173 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
174 nvbo->placement.fpfn = vram_pages / 2;
175 nvbo->placement.lpfn = ~0;
176 } else {
177 nvbo->placement.fpfn = 0;
178 nvbo->placement.lpfn = vram_pages / 2;
179 }
180 }
181}
182
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100183void
184nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
185{
186 struct ttm_placement *pl = &nvbo->placement;
187 uint32_t flags = TTM_PL_MASK_CACHING |
188 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
189
190 pl->placement = nvbo->placements;
191 set_placement_list(nvbo->placements, &pl->num_placement,
192 type, flags);
193
194 pl->busy_placement = nvbo->busy_placements;
195 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
196 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200197
198 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000199}
200
201int
202nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
203{
204 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
205 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100206 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000207
208 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
209 NV_ERROR(nouveau_bdev(bo->bdev)->dev,
210 "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
211 1 << bo->mem.mem_type, memtype);
212 return -EINVAL;
213 }
214
215 if (nvbo->pin_refcnt++)
216 return 0;
217
218 ret = ttm_bo_reserve(bo, false, false, false, 0);
219 if (ret)
220 goto out;
221
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100222 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000223
Ben Skeggs7a45d762010-11-22 08:50:27 +1000224 ret = nouveau_bo_validate(nvbo, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000225 if (ret == 0) {
226 switch (bo->mem.mem_type) {
227 case TTM_PL_VRAM:
228 dev_priv->fb_aper_free -= bo->mem.size;
229 break;
230 case TTM_PL_TT:
231 dev_priv->gart_info.aper_free -= bo->mem.size;
232 break;
233 default:
234 break;
235 }
236 }
237 ttm_bo_unreserve(bo);
238out:
239 if (unlikely(ret))
240 nvbo->pin_refcnt--;
241 return ret;
242}
243
244int
245nouveau_bo_unpin(struct nouveau_bo *nvbo)
246{
247 struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev);
248 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100249 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000250
251 if (--nvbo->pin_refcnt)
252 return 0;
253
254 ret = ttm_bo_reserve(bo, false, false, false, 0);
255 if (ret)
256 return ret;
257
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100258 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000259
Ben Skeggs7a45d762010-11-22 08:50:27 +1000260 ret = nouveau_bo_validate(nvbo, false, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000261 if (ret == 0) {
262 switch (bo->mem.mem_type) {
263 case TTM_PL_VRAM:
264 dev_priv->fb_aper_free += bo->mem.size;
265 break;
266 case TTM_PL_TT:
267 dev_priv->gart_info.aper_free += bo->mem.size;
268 break;
269 default:
270 break;
271 }
272 }
273
274 ttm_bo_unreserve(bo);
275 return ret;
276}
277
278int
279nouveau_bo_map(struct nouveau_bo *nvbo)
280{
281 int ret;
282
283 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
284 if (ret)
285 return ret;
286
287 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
288 ttm_bo_unreserve(&nvbo->bo);
289 return ret;
290}
291
292void
293nouveau_bo_unmap(struct nouveau_bo *nvbo)
294{
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000295 if (nvbo)
296 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000297}
298
Ben Skeggs7a45d762010-11-22 08:50:27 +1000299int
300nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
301 bool no_wait_reserve, bool no_wait_gpu)
302{
303 int ret;
304
305 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, interruptible,
306 no_wait_reserve, no_wait_gpu);
307 if (ret)
308 return ret;
309
310 return 0;
311}
312
Ben Skeggs6ee73862009-12-11 19:24:15 +1000313u16
314nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
315{
316 bool is_iomem;
317 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
318 mem = &mem[index];
319 if (is_iomem)
320 return ioread16_native((void __force __iomem *)mem);
321 else
322 return *mem;
323}
324
325void
326nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
327{
328 bool is_iomem;
329 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
330 mem = &mem[index];
331 if (is_iomem)
332 iowrite16_native(val, (void __force __iomem *)mem);
333 else
334 *mem = val;
335}
336
337u32
338nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
339{
340 bool is_iomem;
341 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
342 mem = &mem[index];
343 if (is_iomem)
344 return ioread32_native((void __force __iomem *)mem);
345 else
346 return *mem;
347}
348
349void
350nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
351{
352 bool is_iomem;
353 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
354 mem = &mem[index];
355 if (is_iomem)
356 iowrite32_native(val, (void __force __iomem *)mem);
357 else
358 *mem = val;
359}
360
361static struct ttm_backend *
362nouveau_bo_create_ttm_backend_entry(struct ttm_bo_device *bdev)
363{
364 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
365 struct drm_device *dev = dev_priv->dev;
366
367 switch (dev_priv->gart_info.type) {
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000368#if __OS_HAS_AGP
Ben Skeggs6ee73862009-12-11 19:24:15 +1000369 case NOUVEAU_GART_AGP:
370 return ttm_agp_backend_init(bdev, dev->agp->bridge);
Ben Skeggsb694dfb2009-12-15 10:38:32 +1000371#endif
Ben Skeggs58e6c7a2011-01-11 14:10:09 +1000372 case NOUVEAU_GART_PDMA:
373 case NOUVEAU_GART_HW:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000374 return nouveau_sgdma_init_ttm(dev);
375 default:
376 NV_ERROR(dev, "Unknown GART type %d\n",
377 dev_priv->gart_info.type);
378 break;
379 }
380
381 return NULL;
382}
383
384static int
385nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
386{
387 /* We'll do this from user space. */
388 return 0;
389}
390
391static int
392nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
393 struct ttm_mem_type_manager *man)
394{
395 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
396 struct drm_device *dev = dev_priv->dev;
397
398 switch (type) {
399 case TTM_PL_SYSTEM:
400 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
401 man->available_caching = TTM_PL_MASK_CACHING;
402 man->default_caching = TTM_PL_FLAG_CACHED;
403 break;
404 case TTM_PL_VRAM:
Ben Skeggs8984e042010-11-15 11:48:33 +1000405 if (dev_priv->card_type >= NV_50) {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000406 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000407 man->io_reserve_fastpath = false;
408 man->use_io_reserve_lru = true;
409 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000410 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000411 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000412 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glissef32f02f2010-04-09 14:39:25 +0200413 TTM_MEMTYPE_FLAG_MAPPABLE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000414 man->available_caching = TTM_PL_FLAG_UNCACHED |
415 TTM_PL_FLAG_WC;
416 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000417 break;
418 case TTM_PL_TT:
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000419 if (dev_priv->card_type >= NV_50)
420 man->func = &nouveau_gart_manager;
421 else
422 man->func = &ttm_bo_manager_func;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000423 switch (dev_priv->gart_info.type) {
424 case NOUVEAU_GART_AGP:
Jerome Glissef32f02f2010-04-09 14:39:25 +0200425 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100426 man->available_caching = TTM_PL_FLAG_UNCACHED |
427 TTM_PL_FLAG_WC;
428 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000429 break;
Ben Skeggs58e6c7a2011-01-11 14:10:09 +1000430 case NOUVEAU_GART_PDMA:
431 case NOUVEAU_GART_HW:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000432 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
433 TTM_MEMTYPE_FLAG_CMA;
434 man->available_caching = TTM_PL_MASK_CACHING;
435 man->default_caching = TTM_PL_FLAG_CACHED;
436 break;
437 default:
438 NV_ERROR(dev, "Unknown GART type: %d\n",
439 dev_priv->gart_info.type);
440 return -EINVAL;
441 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000442 break;
443 default:
444 NV_ERROR(dev, "Unsupported memory type %u\n", (unsigned)type);
445 return -EINVAL;
446 }
447 return 0;
448}
449
450static void
451nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
452{
453 struct nouveau_bo *nvbo = nouveau_bo(bo);
454
455 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100456 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100457 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
458 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100459 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000460 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100461 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000462 break;
463 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100464
465 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000466}
467
468
469/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
470 * TTM_PL_{VRAM,TT} directly.
471 */
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100472
Ben Skeggs6ee73862009-12-11 19:24:15 +1000473static int
474nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000475 struct nouveau_bo *nvbo, bool evict,
476 bool no_wait_reserve, bool no_wait_gpu,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000477 struct ttm_mem_reg *new_mem)
478{
479 struct nouveau_fence *fence = NULL;
480 int ret;
481
482 ret = nouveau_fence_new(chan, &fence, true);
483 if (ret)
484 return ret;
485
Francisco Jerez64798812010-09-21 19:02:01 +0200486 ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, NULL, evict,
Francisco Jerez311ab692010-07-04 12:54:23 +0200487 no_wait_reserve, no_wait_gpu, new_mem);
Marcin Slusarz382d62e2010-10-20 21:50:24 +0200488 nouveau_fence_unref(&fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000489 return ret;
490}
491
Ben Skeggs6ee73862009-12-11 19:24:15 +1000492static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000493nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
494 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
495{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000496 struct nouveau_mem *node = old_mem->mm_node;
497 u64 src_offset = node->vma[0].offset;
498 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000499 u32 page_count = new_mem->num_pages;
500 int ret;
501
Ben Skeggs183720b2010-12-09 15:17:10 +1000502 page_count = new_mem->num_pages;
503 while (page_count) {
504 int line_count = (page_count > 2047) ? 2047 : page_count;
505
506 ret = RING_SPACE(chan, 12);
507 if (ret)
508 return ret;
509
510 BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0238, 2);
511 OUT_RING (chan, upper_32_bits(dst_offset));
512 OUT_RING (chan, lower_32_bits(dst_offset));
513 BEGIN_NVC0(chan, 2, NvSubM2MF, 0x030c, 6);
514 OUT_RING (chan, upper_32_bits(src_offset));
515 OUT_RING (chan, lower_32_bits(src_offset));
516 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
517 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
518 OUT_RING (chan, PAGE_SIZE); /* line_length */
519 OUT_RING (chan, line_count);
520 BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0300, 1);
521 OUT_RING (chan, 0x00100110);
522
523 page_count -= line_count;
524 src_offset += (PAGE_SIZE * line_count);
525 dst_offset += (PAGE_SIZE * line_count);
526 }
527
528 return 0;
529}
530
531static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000532nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
533 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000534{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000535 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000536 struct nouveau_bo *nvbo = nouveau_bo(bo);
537 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000538 u64 src_offset = node->vma[0].offset;
539 u64 dst_offset = node->vma[1].offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000540 int ret;
541
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000542 while (length) {
543 u32 amount, stride, height;
544
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000545 amount = min(length, (u64)(4 * 1024 * 1024));
546 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000547 height = amount / stride;
548
Francisco Jerezf13b3262010-10-10 06:01:08 +0200549 if (new_mem->mem_type == TTM_PL_VRAM &&
550 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000551 ret = RING_SPACE(chan, 8);
552 if (ret)
553 return ret;
554
555 BEGIN_RING(chan, NvSubM2MF, 0x0200, 7);
556 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000557 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000558 OUT_RING (chan, stride);
559 OUT_RING (chan, height);
560 OUT_RING (chan, 1);
561 OUT_RING (chan, 0);
562 OUT_RING (chan, 0);
563 } else {
564 ret = RING_SPACE(chan, 2);
565 if (ret)
566 return ret;
567
568 BEGIN_RING(chan, NvSubM2MF, 0x0200, 1);
569 OUT_RING (chan, 1);
570 }
Francisco Jerezf13b3262010-10-10 06:01:08 +0200571 if (old_mem->mem_type == TTM_PL_VRAM &&
572 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000573 ret = RING_SPACE(chan, 8);
574 if (ret)
575 return ret;
576
577 BEGIN_RING(chan, NvSubM2MF, 0x021c, 7);
578 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000579 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000580 OUT_RING (chan, stride);
581 OUT_RING (chan, height);
582 OUT_RING (chan, 1);
583 OUT_RING (chan, 0);
584 OUT_RING (chan, 0);
585 } else {
586 ret = RING_SPACE(chan, 2);
587 if (ret)
588 return ret;
589
590 BEGIN_RING(chan, NvSubM2MF, 0x021c, 1);
591 OUT_RING (chan, 1);
592 }
593
594 ret = RING_SPACE(chan, 14);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000595 if (ret)
596 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000597
598 BEGIN_RING(chan, NvSubM2MF, 0x0238, 2);
599 OUT_RING (chan, upper_32_bits(src_offset));
600 OUT_RING (chan, upper_32_bits(dst_offset));
601 BEGIN_RING(chan, NvSubM2MF, 0x030c, 8);
602 OUT_RING (chan, lower_32_bits(src_offset));
603 OUT_RING (chan, lower_32_bits(dst_offset));
604 OUT_RING (chan, stride);
605 OUT_RING (chan, stride);
606 OUT_RING (chan, stride);
607 OUT_RING (chan, height);
608 OUT_RING (chan, 0x00000101);
609 OUT_RING (chan, 0x00000000);
610 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
611 OUT_RING (chan, 0);
612
613 length -= amount;
614 src_offset += amount;
615 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000616 }
617
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000618 return 0;
619}
620
Ben Skeggsa6704782011-02-16 09:10:20 +1000621static inline uint32_t
622nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
623 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
624{
625 if (mem->mem_type == TTM_PL_TT)
626 return chan->gart_handle;
627 return chan->vram_handle;
628}
629
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000630static int
631nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
632 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
633{
Ben Skeggsd961db72010-08-05 10:48:18 +1000634 u32 src_offset = old_mem->start << PAGE_SHIFT;
635 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000636 u32 page_count = new_mem->num_pages;
637 int ret;
638
639 ret = RING_SPACE(chan, 3);
640 if (ret)
641 return ret;
642
643 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
644 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
645 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
646
Ben Skeggs6ee73862009-12-11 19:24:15 +1000647 page_count = new_mem->num_pages;
648 while (page_count) {
649 int line_count = (page_count > 2047) ? 2047 : page_count;
650
Ben Skeggs6ee73862009-12-11 19:24:15 +1000651 ret = RING_SPACE(chan, 11);
652 if (ret)
653 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000654
Ben Skeggs6ee73862009-12-11 19:24:15 +1000655 BEGIN_RING(chan, NvSubM2MF,
656 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000657 OUT_RING (chan, src_offset);
658 OUT_RING (chan, dst_offset);
659 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
660 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
661 OUT_RING (chan, PAGE_SIZE); /* line_length */
662 OUT_RING (chan, line_count);
663 OUT_RING (chan, 0x00000101);
664 OUT_RING (chan, 0x00000000);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000665 BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000666 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000667
668 page_count -= line_count;
669 src_offset += (PAGE_SIZE * line_count);
670 dst_offset += (PAGE_SIZE * line_count);
671 }
672
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000673 return 0;
674}
675
676static int
Ben Skeggsd2f966662011-06-06 20:54:42 +1000677nouveau_vma_getmap(struct nouveau_channel *chan, struct nouveau_bo *nvbo,
678 struct ttm_mem_reg *mem, struct nouveau_vma *vma)
679{
680 struct nouveau_mem *node = mem->mm_node;
681 int ret;
682
683 ret = nouveau_vm_get(chan->vm, mem->num_pages << PAGE_SHIFT,
684 node->page_shift, NV_MEM_ACCESS_RO, vma);
685 if (ret)
686 return ret;
687
688 if (mem->mem_type == TTM_PL_VRAM)
689 nouveau_vm_map(vma, node);
690 else
691 nouveau_vm_map_sg(vma, 0, mem->num_pages << PAGE_SHIFT,
692 node, node->pages);
693
694 return 0;
695}
696
697static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000698nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
699 bool no_wait_reserve, bool no_wait_gpu,
700 struct ttm_mem_reg *new_mem)
701{
702 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
703 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs3425df42011-02-10 11:22:12 +1000704 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000705 struct nouveau_channel *chan;
706 int ret;
707
708 chan = nvbo->channel;
Ben Skeggsd550c412011-02-16 08:41:56 +1000709 if (!chan) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000710 chan = dev_priv->channel;
Francisco Jereze419cf02010-10-25 23:38:59 +0200711 mutex_lock_nested(&chan->mutex, NOUVEAU_KCHANNEL_MUTEX);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000712 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000713
Ben Skeggsd2f966662011-06-06 20:54:42 +1000714 /* create temporary vmas for the transfer and attach them to the
715 * old nouveau_mem node, these will get cleaned up after ttm has
716 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +1000717 */
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000718 if (dev_priv->card_type >= NV_50) {
Ben Skeggsd5f42392011-02-10 12:22:52 +1000719 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggs3425df42011-02-10 11:22:12 +1000720
Ben Skeggsd2f966662011-06-06 20:54:42 +1000721 ret = nouveau_vma_getmap(chan, nvbo, old_mem, &node->vma[0]);
722 if (ret)
723 goto out;
Ben Skeggs3425df42011-02-10 11:22:12 +1000724
Ben Skeggsd2f966662011-06-06 20:54:42 +1000725 ret = nouveau_vma_getmap(chan, nvbo, new_mem, &node->vma[1]);
726 if (ret)
727 goto out;
Ben Skeggs3425df42011-02-10 11:22:12 +1000728 }
729
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000730 if (dev_priv->card_type < NV_50)
731 ret = nv04_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
732 else
Ben Skeggs183720b2010-12-09 15:17:10 +1000733 if (dev_priv->card_type < NV_C0)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000734 ret = nv50_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
Ben Skeggs183720b2010-12-09 15:17:10 +1000735 else
736 ret = nvc0_bo_move_m2mf(chan, bo, &bo->mem, new_mem);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000737 if (ret == 0) {
738 ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
739 no_wait_reserve,
740 no_wait_gpu, new_mem);
741 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000742
Ben Skeggs3425df42011-02-10 11:22:12 +1000743out:
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000744 if (chan == dev_priv->channel)
745 mutex_unlock(&chan->mutex);
746 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000747}
748
749static int
750nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000751 bool no_wait_reserve, bool no_wait_gpu,
752 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000753{
754 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
755 struct ttm_placement placement;
756 struct ttm_mem_reg tmp_mem;
757 int ret;
758
759 placement.fpfn = placement.lpfn = 0;
760 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100761 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000762
763 tmp_mem = *new_mem;
764 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000765 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000766 if (ret)
767 return ret;
768
769 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
770 if (ret)
771 goto out;
772
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000773 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000774 if (ret)
775 goto out;
776
Ben Skeggsb8884da2011-02-14 13:51:28 +1000777 ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000778out:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000779 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000780 return ret;
781}
782
783static int
784nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000785 bool no_wait_reserve, bool no_wait_gpu,
786 struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000787{
788 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
789 struct ttm_placement placement;
790 struct ttm_mem_reg tmp_mem;
791 int ret;
792
793 placement.fpfn = placement.lpfn = 0;
794 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +0100795 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000796
797 tmp_mem = *new_mem;
798 tmp_mem.mm_node = NULL;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000799 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000800 if (ret)
801 return ret;
802
Ben Skeggsb8884da2011-02-14 13:51:28 +1000803 ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000804 if (ret)
805 goto out;
806
Ben Skeggsb8884da2011-02-14 13:51:28 +1000807 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000808 if (ret)
809 goto out;
810
811out:
Ben Skeggs42311ff2010-08-04 12:07:08 +1000812 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000813 return ret;
814}
815
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000816static void
817nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
818{
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000819 struct nouveau_mem *node = new_mem->mm_node;
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000820 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000821 struct nouveau_vma *vma = &nvbo->vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000822
Ben Skeggs111af5c2011-06-03 14:55:39 +1000823 if (!vma->vm)
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000824 return;
825
Ben Skeggsd2f966662011-06-06 20:54:42 +1000826 if (new_mem->mem_type == TTM_PL_VRAM) {
827 nouveau_vm_map(&nvbo->vma, new_mem->mm_node);
828 } else
829 if (new_mem->mem_type == TTM_PL_TT &&
830 nvbo->page_shift == nvbo->vma.vm->spg_shift) {
831 nouveau_vm_map_sg(&nvbo->vma, 0, new_mem->
832 num_pages << PAGE_SHIFT, node, node->pages);
833 } else {
Ben Skeggs3425df42011-02-10 11:22:12 +1000834 nouveau_vm_unmap(&nvbo->vma);
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000835 }
836}
837
Ben Skeggs6ee73862009-12-11 19:24:15 +1000838static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100839nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
840 struct nouveau_tile_reg **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000841{
842 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000843 struct drm_device *dev = dev_priv->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100844 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000845 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000846
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000847 *new_tile = NULL;
848 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100849 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000850
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000851 if (dev_priv->card_type >= NV_10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100852 *new_tile = nv10_mem_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200853 nvbo->tile_mode,
854 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000855 }
856
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100857 return 0;
858}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000859
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100860static void
861nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
862 struct nouveau_tile_reg *new_tile,
863 struct nouveau_tile_reg **old_tile)
864{
865 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
866 struct drm_device *dev = dev_priv->dev;
867
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000868 nv10_mem_put_tile_region(dev, *old_tile, bo->sync_obj);
869 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100870}
871
872static int
873nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000874 bool no_wait_reserve, bool no_wait_gpu,
875 struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100876{
877 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
878 struct nouveau_bo *nvbo = nouveau_bo(bo);
879 struct ttm_mem_reg *old_mem = &bo->mem;
880 struct nouveau_tile_reg *new_tile = NULL;
881 int ret = 0;
882
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000883 if (dev_priv->card_type < NV_50) {
884 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
885 if (ret)
886 return ret;
887 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100888
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100889 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000890 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
891 BUG_ON(bo->mem.mm_node != NULL);
892 bo->mem = *new_mem;
893 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100894 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000895 }
896
Ben Skeggsb8a6a802010-08-27 11:55:43 +1000897 /* Software copy if the card isn't up and running yet. */
Ben Skeggs183720b2010-12-09 15:17:10 +1000898 if (!dev_priv->channel) {
Ben Skeggsb8a6a802010-08-27 11:55:43 +1000899 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
900 goto out;
901 }
902
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100903 /* Hardware assisted copy. */
904 if (new_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000905 ret = nouveau_bo_move_flipd(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100906 else if (old_mem->mem_type == TTM_PL_SYSTEM)
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000907 ret = nouveau_bo_move_flips(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100908 else
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000909 ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000910
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100911 if (!ret)
912 goto out;
913
914 /* Fallback to software copy. */
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000915 ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100916
917out:
Ben Skeggsa4154bb2011-02-10 10:35:16 +1000918 if (dev_priv->card_type < NV_50) {
919 if (ret)
920 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
921 else
922 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
923 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100924
925 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000926}
927
928static int
929nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
930{
931 return 0;
932}
933
Jerome Glissef32f02f2010-04-09 14:39:25 +0200934static int
935nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
936{
937 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
938 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
939 struct drm_device *dev = dev_priv->dev;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000940 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +0200941
942 mem->bus.addr = NULL;
943 mem->bus.offset = 0;
944 mem->bus.size = mem->num_pages << PAGE_SHIFT;
945 mem->bus.base = 0;
946 mem->bus.is_iomem = false;
947 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
948 return -EINVAL;
949 switch (mem->mem_type) {
950 case TTM_PL_SYSTEM:
951 /* System memory */
952 return 0;
953 case TTM_PL_TT:
954#if __OS_HAS_AGP
955 if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) {
Ben Skeggsd961db72010-08-05 10:48:18 +1000956 mem->bus.offset = mem->start << PAGE_SHIFT;
Jerome Glissef32f02f2010-04-09 14:39:25 +0200957 mem->bus.base = dev_priv->gart_info.aper_base;
958 mem->bus.is_iomem = true;
959 }
960#endif
961 break;
962 case TTM_PL_VRAM:
Ben Skeggsf869ef82010-11-15 11:53:16 +1000963 {
Ben Skeggsd5f42392011-02-10 12:22:52 +1000964 struct nouveau_mem *node = mem->mm_node;
Ben Skeggs8984e042010-11-15 11:48:33 +1000965 u8 page_shift;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000966
967 if (!dev_priv->bar1_vm) {
968 mem->bus.offset = mem->start << PAGE_SHIFT;
969 mem->bus.base = pci_resource_start(dev->pdev, 1);
970 mem->bus.is_iomem = true;
971 break;
972 }
973
Ben Skeggs8984e042010-11-15 11:48:33 +1000974 if (dev_priv->card_type == NV_C0)
Ben Skeggsd5f42392011-02-10 12:22:52 +1000975 page_shift = node->page_shift;
Ben Skeggs8984e042010-11-15 11:48:33 +1000976 else
977 page_shift = 12;
978
Ben Skeggs4c74eb72010-11-10 14:10:04 +1000979 ret = nouveau_vm_get(dev_priv->bar1_vm, mem->bus.size,
Ben Skeggs8984e042010-11-15 11:48:33 +1000980 page_shift, NV_MEM_ACCESS_RW,
Ben Skeggsd5f42392011-02-10 12:22:52 +1000981 &node->bar_vma);
Ben Skeggsf869ef82010-11-15 11:53:16 +1000982 if (ret)
983 return ret;
984
Ben Skeggsd5f42392011-02-10 12:22:52 +1000985 nouveau_vm_map(&node->bar_vma, node);
Ben Skeggsf869ef82010-11-15 11:53:16 +1000986 if (ret) {
Ben Skeggsd5f42392011-02-10 12:22:52 +1000987 nouveau_vm_put(&node->bar_vma);
Ben Skeggsf869ef82010-11-15 11:53:16 +1000988 return ret;
989 }
990
Ben Skeggsd5f42392011-02-10 12:22:52 +1000991 mem->bus.offset = node->bar_vma.offset;
Ben Skeggs8984e042010-11-15 11:48:33 +1000992 if (dev_priv->card_type == NV_50) /*XXX*/
993 mem->bus.offset -= 0x0020000000ULL;
Jordan Crouse01d73a62010-05-27 13:40:24 -0600994 mem->bus.base = pci_resource_start(dev->pdev, 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +0200995 mem->bus.is_iomem = true;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000996 }
Jerome Glissef32f02f2010-04-09 14:39:25 +0200997 break;
998 default:
999 return -EINVAL;
1000 }
1001 return 0;
1002}
1003
1004static void
1005nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1006{
Ben Skeggsf869ef82010-11-15 11:53:16 +10001007 struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev);
Ben Skeggsd5f42392011-02-10 12:22:52 +10001008 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001009
1010 if (!dev_priv->bar1_vm || mem->mem_type != TTM_PL_VRAM)
1011 return;
1012
Ben Skeggsd5f42392011-02-10 12:22:52 +10001013 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001014 return;
1015
Ben Skeggsd5f42392011-02-10 12:22:52 +10001016 nouveau_vm_unmap(&node->bar_vma);
1017 nouveau_vm_put(&node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001018}
1019
1020static int
1021nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1022{
Ben Skeggse1429b42010-09-10 11:12:25 +10001023 struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev);
1024 struct nouveau_bo *nvbo = nouveau_bo(bo);
1025
1026 /* as long as the bo isn't in vram, and isn't tiled, we've got
1027 * nothing to do here.
1028 */
1029 if (bo->mem.mem_type != TTM_PL_VRAM) {
Francisco Jerezf13b3262010-10-10 06:01:08 +02001030 if (dev_priv->card_type < NV_50 ||
1031 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001032 return 0;
1033 }
1034
1035 /* make sure bo is in mappable vram */
Ben Skeggsd961db72010-08-05 10:48:18 +10001036 if (bo->mem.start + bo->mem.num_pages < dev_priv->fb_mappable_pages)
Ben Skeggse1429b42010-09-10 11:12:25 +10001037 return 0;
1038
1039
1040 nvbo->placement.fpfn = 0;
1041 nvbo->placement.lpfn = dev_priv->fb_mappable_pages;
1042 nouveau_bo_placement_set(nvbo, TTM_PL_VRAM, 0);
Ben Skeggs7a45d762010-11-22 08:50:27 +10001043 return nouveau_bo_validate(nvbo, false, true, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001044}
1045
Francisco Jerez332b2422010-10-20 23:35:40 +02001046void
1047nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
1048{
Francisco Jerez23c45e82010-10-28 23:10:29 +02001049 struct nouveau_fence *old_fence;
Francisco Jerez332b2422010-10-20 23:35:40 +02001050
1051 if (likely(fence))
Francisco Jerez23c45e82010-10-28 23:10:29 +02001052 nouveau_fence_ref(fence);
Francisco Jerez332b2422010-10-20 23:35:40 +02001053
Francisco Jerez23c45e82010-10-28 23:10:29 +02001054 spin_lock(&nvbo->bo.bdev->fence_lock);
1055 old_fence = nvbo->bo.sync_obj;
1056 nvbo->bo.sync_obj = fence;
Francisco Jerez332b2422010-10-20 23:35:40 +02001057 spin_unlock(&nvbo->bo.bdev->fence_lock);
Francisco Jerez23c45e82010-10-28 23:10:29 +02001058
1059 nouveau_fence_unref(&old_fence);
Francisco Jerez332b2422010-10-20 23:35:40 +02001060}
1061
Ben Skeggs6ee73862009-12-11 19:24:15 +10001062struct ttm_bo_driver nouveau_bo_driver = {
1063 .create_ttm_backend_entry = nouveau_bo_create_ttm_backend_entry,
1064 .invalidate_caches = nouveau_bo_invalidate_caches,
1065 .init_mem_type = nouveau_bo_init_mem_type,
1066 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001067 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001068 .move = nouveau_bo_move,
1069 .verify_access = nouveau_bo_verify_access,
Marcin Slusarz382d62e2010-10-20 21:50:24 +02001070 .sync_obj_signaled = __nouveau_fence_signalled,
1071 .sync_obj_wait = __nouveau_fence_wait,
1072 .sync_obj_flush = __nouveau_fence_flush,
1073 .sync_obj_unref = __nouveau_fence_unref,
1074 .sync_obj_ref = __nouveau_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001075 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1076 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1077 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001078};
1079