Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2007 Dave Airlied |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | */ |
| 24 | /* |
| 25 | * Authors: Dave Airlied <airlied@linux.ie> |
| 26 | * Ben Skeggs <darktama@iinet.net.au> |
| 27 | * Jeremy Kolb <jkolb@brandeis.edu> |
| 28 | */ |
| 29 | |
| 30 | #include "drmP.h" |
| 31 | |
| 32 | #include "nouveau_drm.h" |
| 33 | #include "nouveau_drv.h" |
| 34 | #include "nouveau_dma.h" |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 35 | #include "nouveau_mm.h" |
| 36 | #include "nouveau_vm.h" |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 37 | |
Maarten Maathuis | a510604 | 2009-12-26 21:46:36 +0100 | [diff] [blame] | 38 | #include <linux/log2.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 39 | #include <linux/slab.h> |
Maarten Maathuis | a510604 | 2009-12-26 21:46:36 +0100 | [diff] [blame] | 40 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 41 | static void |
| 42 | nouveau_bo_del_ttm(struct ttm_buffer_object *bo) |
| 43 | { |
| 44 | struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 45 | struct drm_device *dev = dev_priv->dev; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 46 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
| 47 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 48 | if (unlikely(nvbo->gem)) |
| 49 | DRM_ERROR("bo %p still attached to GEM object\n", bo); |
| 50 | |
Francisco Jerez | a5cf68b | 2010-10-24 16:14:41 +0200 | [diff] [blame] | 51 | nv10_mem_put_tile_region(dev, nvbo->tile, NULL); |
Ben Skeggs | 7db2662 | 2011-02-28 14:22:12 +1000 | [diff] [blame] | 52 | if (nvbo->vma.node) { |
| 53 | nouveau_vm_unmap(&nvbo->vma); |
| 54 | nouveau_vm_put(&nvbo->vma); |
| 55 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 56 | kfree(nvbo); |
| 57 | } |
| 58 | |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 59 | static void |
Ben Skeggs | db5c8e2 | 2011-02-10 13:41:01 +1000 | [diff] [blame] | 60 | nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags, |
Ben Skeggs | f91bac5 | 2011-06-06 14:15:46 +1000 | [diff] [blame] | 61 | int *align, int *size) |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 62 | { |
Ben Skeggs | bfd83ac | 2010-11-12 15:12:51 +1000 | [diff] [blame] | 63 | struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 64 | |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 65 | if (dev_priv->card_type < NV_50) { |
Ben Skeggs | bfd83ac | 2010-11-12 15:12:51 +1000 | [diff] [blame] | 66 | if (nvbo->tile_mode) { |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 67 | if (dev_priv->chipset >= 0x40) { |
| 68 | *align = 65536; |
Ben Skeggs | bfd83ac | 2010-11-12 15:12:51 +1000 | [diff] [blame] | 69 | *size = roundup(*size, 64 * nvbo->tile_mode); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 70 | |
| 71 | } else if (dev_priv->chipset >= 0x30) { |
| 72 | *align = 32768; |
Ben Skeggs | bfd83ac | 2010-11-12 15:12:51 +1000 | [diff] [blame] | 73 | *size = roundup(*size, 64 * nvbo->tile_mode); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 74 | |
| 75 | } else if (dev_priv->chipset >= 0x20) { |
| 76 | *align = 16384; |
Ben Skeggs | bfd83ac | 2010-11-12 15:12:51 +1000 | [diff] [blame] | 77 | *size = roundup(*size, 64 * nvbo->tile_mode); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 78 | |
| 79 | } else if (dev_priv->chipset >= 0x10) { |
| 80 | *align = 16384; |
Ben Skeggs | bfd83ac | 2010-11-12 15:12:51 +1000 | [diff] [blame] | 81 | *size = roundup(*size, 32 * nvbo->tile_mode); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 82 | } |
| 83 | } |
Ben Skeggs | bfd83ac | 2010-11-12 15:12:51 +1000 | [diff] [blame] | 84 | } else { |
Ben Skeggs | f91bac5 | 2011-06-06 14:15:46 +1000 | [diff] [blame] | 85 | *size = roundup(*size, (1 << nvbo->page_shift)); |
| 86 | *align = max((1 << nvbo->page_shift), *align); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 87 | } |
| 88 | |
Maarten Maathuis | 1c7059e | 2009-12-25 18:51:17 +0100 | [diff] [blame] | 89 | *size = roundup(*size, PAGE_SIZE); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 90 | } |
| 91 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 92 | int |
| 93 | nouveau_bo_new(struct drm_device *dev, struct nouveau_channel *chan, |
| 94 | int size, int align, uint32_t flags, uint32_t tile_mode, |
Ben Skeggs | d550c41 | 2011-02-16 08:41:56 +1000 | [diff] [blame] | 95 | uint32_t tile_flags, struct nouveau_bo **pnvbo) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 96 | { |
| 97 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 98 | struct nouveau_bo *nvbo; |
Ben Skeggs | f91bac5 | 2011-06-06 14:15:46 +1000 | [diff] [blame] | 99 | int ret; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 100 | |
| 101 | nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL); |
| 102 | if (!nvbo) |
| 103 | return -ENOMEM; |
| 104 | INIT_LIST_HEAD(&nvbo->head); |
| 105 | INIT_LIST_HEAD(&nvbo->entry); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 106 | nvbo->tile_mode = tile_mode; |
| 107 | nvbo->tile_flags = tile_flags; |
Francisco Jerez | 699ddfd | 2010-10-10 06:07:32 +0200 | [diff] [blame] | 108 | nvbo->bo.bdev = &dev_priv->ttm.bdev; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 109 | |
Ben Skeggs | f91bac5 | 2011-06-06 14:15:46 +1000 | [diff] [blame] | 110 | nvbo->page_shift = 12; |
| 111 | if (dev_priv->bar1_vm) { |
| 112 | if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024) |
| 113 | nvbo->page_shift = dev_priv->bar1_vm->lpg_shift; |
| 114 | } |
| 115 | |
| 116 | nouveau_bo_fixup_align(nvbo, flags, &align, &size); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 117 | align >>= PAGE_SHIFT; |
| 118 | |
Ben Skeggs | d550c41 | 2011-02-16 08:41:56 +1000 | [diff] [blame] | 119 | if (dev_priv->chan_vm) { |
Ben Skeggs | f91bac5 | 2011-06-06 14:15:46 +1000 | [diff] [blame] | 120 | ret = nouveau_vm_get(dev_priv->chan_vm, size, nvbo->page_shift, |
Ben Skeggs | 4c136142 | 2010-11-15 11:54:21 +1000 | [diff] [blame] | 121 | NV_MEM_ACCESS_RW, &nvbo->vma); |
| 122 | if (ret) { |
| 123 | kfree(nvbo); |
| 124 | return ret; |
| 125 | } |
| 126 | } |
| 127 | |
Francisco Jerez | 812f219 | 2011-02-03 01:49:33 +0100 | [diff] [blame] | 128 | nvbo->bo.mem.num_pages = size >> PAGE_SHIFT; |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 129 | nouveau_bo_placement_set(nvbo, flags, 0); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 130 | |
| 131 | nvbo->channel = chan; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 132 | ret = ttm_bo_init(&dev_priv->ttm.bdev, &nvbo->bo, size, |
| 133 | ttm_bo_type_device, &nvbo->placement, align, 0, |
| 134 | false, NULL, size, nouveau_bo_del_ttm); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 135 | if (ret) { |
| 136 | /* ttm will call nouveau_bo_del_ttm if it fails.. */ |
| 137 | return ret; |
| 138 | } |
Ben Skeggs | 90af89b | 2010-04-15 14:42:34 +1000 | [diff] [blame] | 139 | nvbo->channel = NULL; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 140 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 141 | *pnvbo = nvbo; |
| 142 | return 0; |
| 143 | } |
| 144 | |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 145 | static void |
| 146 | set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 147 | { |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 148 | *n = 0; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 149 | |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 150 | if (type & TTM_PL_FLAG_VRAM) |
| 151 | pl[(*n)++] = TTM_PL_FLAG_VRAM | flags; |
| 152 | if (type & TTM_PL_FLAG_TT) |
| 153 | pl[(*n)++] = TTM_PL_FLAG_TT | flags; |
| 154 | if (type & TTM_PL_FLAG_SYSTEM) |
| 155 | pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags; |
| 156 | } |
Ben Skeggs | 37cb3e08 | 2009-12-16 16:22:42 +1000 | [diff] [blame] | 157 | |
Francisco Jerez | 699ddfd | 2010-10-10 06:07:32 +0200 | [diff] [blame] | 158 | static void |
| 159 | set_placement_range(struct nouveau_bo *nvbo, uint32_t type) |
| 160 | { |
| 161 | struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev); |
Francisco Jerez | 812f219 | 2011-02-03 01:49:33 +0100 | [diff] [blame] | 162 | int vram_pages = dev_priv->vram_size >> PAGE_SHIFT; |
Francisco Jerez | 699ddfd | 2010-10-10 06:07:32 +0200 | [diff] [blame] | 163 | |
| 164 | if (dev_priv->card_type == NV_10 && |
Francisco Jerez | 812f219 | 2011-02-03 01:49:33 +0100 | [diff] [blame] | 165 | nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) && |
| 166 | nvbo->bo.mem.num_pages < vram_pages / 2) { |
Francisco Jerez | 699ddfd | 2010-10-10 06:07:32 +0200 | [diff] [blame] | 167 | /* |
| 168 | * Make sure that the color and depth buffers are handled |
| 169 | * by independent memory controller units. Up to a 9x |
| 170 | * speed up when alpha-blending and depth-test are enabled |
| 171 | * at the same time. |
| 172 | */ |
Francisco Jerez | 699ddfd | 2010-10-10 06:07:32 +0200 | [diff] [blame] | 173 | if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) { |
| 174 | nvbo->placement.fpfn = vram_pages / 2; |
| 175 | nvbo->placement.lpfn = ~0; |
| 176 | } else { |
| 177 | nvbo->placement.fpfn = 0; |
| 178 | nvbo->placement.lpfn = vram_pages / 2; |
| 179 | } |
| 180 | } |
| 181 | } |
| 182 | |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 183 | void |
| 184 | nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy) |
| 185 | { |
| 186 | struct ttm_placement *pl = &nvbo->placement; |
| 187 | uint32_t flags = TTM_PL_MASK_CACHING | |
| 188 | (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0); |
| 189 | |
| 190 | pl->placement = nvbo->placements; |
| 191 | set_placement_list(nvbo->placements, &pl->num_placement, |
| 192 | type, flags); |
| 193 | |
| 194 | pl->busy_placement = nvbo->busy_placements; |
| 195 | set_placement_list(nvbo->busy_placements, &pl->num_busy_placement, |
| 196 | type | busy, flags); |
Francisco Jerez | 699ddfd | 2010-10-10 06:07:32 +0200 | [diff] [blame] | 197 | |
| 198 | set_placement_range(nvbo, type); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 199 | } |
| 200 | |
| 201 | int |
| 202 | nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype) |
| 203 | { |
| 204 | struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev); |
| 205 | struct ttm_buffer_object *bo = &nvbo->bo; |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 206 | int ret; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 207 | |
| 208 | if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) { |
| 209 | NV_ERROR(nouveau_bdev(bo->bdev)->dev, |
| 210 | "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo, |
| 211 | 1 << bo->mem.mem_type, memtype); |
| 212 | return -EINVAL; |
| 213 | } |
| 214 | |
| 215 | if (nvbo->pin_refcnt++) |
| 216 | return 0; |
| 217 | |
| 218 | ret = ttm_bo_reserve(bo, false, false, false, 0); |
| 219 | if (ret) |
| 220 | goto out; |
| 221 | |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 222 | nouveau_bo_placement_set(nvbo, memtype, 0); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 223 | |
Ben Skeggs | 7a45d76 | 2010-11-22 08:50:27 +1000 | [diff] [blame] | 224 | ret = nouveau_bo_validate(nvbo, false, false, false); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 225 | if (ret == 0) { |
| 226 | switch (bo->mem.mem_type) { |
| 227 | case TTM_PL_VRAM: |
| 228 | dev_priv->fb_aper_free -= bo->mem.size; |
| 229 | break; |
| 230 | case TTM_PL_TT: |
| 231 | dev_priv->gart_info.aper_free -= bo->mem.size; |
| 232 | break; |
| 233 | default: |
| 234 | break; |
| 235 | } |
| 236 | } |
| 237 | ttm_bo_unreserve(bo); |
| 238 | out: |
| 239 | if (unlikely(ret)) |
| 240 | nvbo->pin_refcnt--; |
| 241 | return ret; |
| 242 | } |
| 243 | |
| 244 | int |
| 245 | nouveau_bo_unpin(struct nouveau_bo *nvbo) |
| 246 | { |
| 247 | struct drm_nouveau_private *dev_priv = nouveau_bdev(nvbo->bo.bdev); |
| 248 | struct ttm_buffer_object *bo = &nvbo->bo; |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 249 | int ret; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 250 | |
| 251 | if (--nvbo->pin_refcnt) |
| 252 | return 0; |
| 253 | |
| 254 | ret = ttm_bo_reserve(bo, false, false, false, 0); |
| 255 | if (ret) |
| 256 | return ret; |
| 257 | |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 258 | nouveau_bo_placement_set(nvbo, bo->mem.placement, 0); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 259 | |
Ben Skeggs | 7a45d76 | 2010-11-22 08:50:27 +1000 | [diff] [blame] | 260 | ret = nouveau_bo_validate(nvbo, false, false, false); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 261 | if (ret == 0) { |
| 262 | switch (bo->mem.mem_type) { |
| 263 | case TTM_PL_VRAM: |
| 264 | dev_priv->fb_aper_free += bo->mem.size; |
| 265 | break; |
| 266 | case TTM_PL_TT: |
| 267 | dev_priv->gart_info.aper_free += bo->mem.size; |
| 268 | break; |
| 269 | default: |
| 270 | break; |
| 271 | } |
| 272 | } |
| 273 | |
| 274 | ttm_bo_unreserve(bo); |
| 275 | return ret; |
| 276 | } |
| 277 | |
| 278 | int |
| 279 | nouveau_bo_map(struct nouveau_bo *nvbo) |
| 280 | { |
| 281 | int ret; |
| 282 | |
| 283 | ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0); |
| 284 | if (ret) |
| 285 | return ret; |
| 286 | |
| 287 | ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap); |
| 288 | ttm_bo_unreserve(&nvbo->bo); |
| 289 | return ret; |
| 290 | } |
| 291 | |
| 292 | void |
| 293 | nouveau_bo_unmap(struct nouveau_bo *nvbo) |
| 294 | { |
Ben Skeggs | 9d59e8a | 2010-08-27 13:04:41 +1000 | [diff] [blame] | 295 | if (nvbo) |
| 296 | ttm_bo_kunmap(&nvbo->kmap); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 297 | } |
| 298 | |
Ben Skeggs | 7a45d76 | 2010-11-22 08:50:27 +1000 | [diff] [blame] | 299 | int |
| 300 | nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible, |
| 301 | bool no_wait_reserve, bool no_wait_gpu) |
| 302 | { |
| 303 | int ret; |
| 304 | |
| 305 | ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, interruptible, |
| 306 | no_wait_reserve, no_wait_gpu); |
| 307 | if (ret) |
| 308 | return ret; |
| 309 | |
| 310 | return 0; |
| 311 | } |
| 312 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 313 | u16 |
| 314 | nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index) |
| 315 | { |
| 316 | bool is_iomem; |
| 317 | u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem); |
| 318 | mem = &mem[index]; |
| 319 | if (is_iomem) |
| 320 | return ioread16_native((void __force __iomem *)mem); |
| 321 | else |
| 322 | return *mem; |
| 323 | } |
| 324 | |
| 325 | void |
| 326 | nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val) |
| 327 | { |
| 328 | bool is_iomem; |
| 329 | u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem); |
| 330 | mem = &mem[index]; |
| 331 | if (is_iomem) |
| 332 | iowrite16_native(val, (void __force __iomem *)mem); |
| 333 | else |
| 334 | *mem = val; |
| 335 | } |
| 336 | |
| 337 | u32 |
| 338 | nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index) |
| 339 | { |
| 340 | bool is_iomem; |
| 341 | u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem); |
| 342 | mem = &mem[index]; |
| 343 | if (is_iomem) |
| 344 | return ioread32_native((void __force __iomem *)mem); |
| 345 | else |
| 346 | return *mem; |
| 347 | } |
| 348 | |
| 349 | void |
| 350 | nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val) |
| 351 | { |
| 352 | bool is_iomem; |
| 353 | u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem); |
| 354 | mem = &mem[index]; |
| 355 | if (is_iomem) |
| 356 | iowrite32_native(val, (void __force __iomem *)mem); |
| 357 | else |
| 358 | *mem = val; |
| 359 | } |
| 360 | |
| 361 | static struct ttm_backend * |
| 362 | nouveau_bo_create_ttm_backend_entry(struct ttm_bo_device *bdev) |
| 363 | { |
| 364 | struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev); |
| 365 | struct drm_device *dev = dev_priv->dev; |
| 366 | |
| 367 | switch (dev_priv->gart_info.type) { |
Ben Skeggs | b694dfb | 2009-12-15 10:38:32 +1000 | [diff] [blame] | 368 | #if __OS_HAS_AGP |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 369 | case NOUVEAU_GART_AGP: |
| 370 | return ttm_agp_backend_init(bdev, dev->agp->bridge); |
Ben Skeggs | b694dfb | 2009-12-15 10:38:32 +1000 | [diff] [blame] | 371 | #endif |
Ben Skeggs | 58e6c7a | 2011-01-11 14:10:09 +1000 | [diff] [blame] | 372 | case NOUVEAU_GART_PDMA: |
| 373 | case NOUVEAU_GART_HW: |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 374 | return nouveau_sgdma_init_ttm(dev); |
| 375 | default: |
| 376 | NV_ERROR(dev, "Unknown GART type %d\n", |
| 377 | dev_priv->gart_info.type); |
| 378 | break; |
| 379 | } |
| 380 | |
| 381 | return NULL; |
| 382 | } |
| 383 | |
| 384 | static int |
| 385 | nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags) |
| 386 | { |
| 387 | /* We'll do this from user space. */ |
| 388 | return 0; |
| 389 | } |
| 390 | |
| 391 | static int |
| 392 | nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type, |
| 393 | struct ttm_mem_type_manager *man) |
| 394 | { |
| 395 | struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev); |
| 396 | struct drm_device *dev = dev_priv->dev; |
| 397 | |
| 398 | switch (type) { |
| 399 | case TTM_PL_SYSTEM: |
| 400 | man->flags = TTM_MEMTYPE_FLAG_MAPPABLE; |
| 401 | man->available_caching = TTM_PL_MASK_CACHING; |
| 402 | man->default_caching = TTM_PL_FLAG_CACHED; |
| 403 | break; |
| 404 | case TTM_PL_VRAM: |
Ben Skeggs | 8984e04 | 2010-11-15 11:48:33 +1000 | [diff] [blame] | 405 | if (dev_priv->card_type >= NV_50) { |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 406 | man->func = &nouveau_vram_manager; |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 407 | man->io_reserve_fastpath = false; |
| 408 | man->use_io_reserve_lru = true; |
| 409 | } else { |
Ben Skeggs | 573a2a3 | 2010-08-25 15:26:04 +1000 | [diff] [blame] | 410 | man->func = &ttm_bo_manager_func; |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 411 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 412 | man->flags = TTM_MEMTYPE_FLAG_FIXED | |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 413 | TTM_MEMTYPE_FLAG_MAPPABLE; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 414 | man->available_caching = TTM_PL_FLAG_UNCACHED | |
| 415 | TTM_PL_FLAG_WC; |
| 416 | man->default_caching = TTM_PL_FLAG_WC; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 417 | break; |
| 418 | case TTM_PL_TT: |
Ben Skeggs | 26c0c9e | 2011-02-10 12:59:51 +1000 | [diff] [blame] | 419 | if (dev_priv->card_type >= NV_50) |
| 420 | man->func = &nouveau_gart_manager; |
| 421 | else |
| 422 | man->func = &ttm_bo_manager_func; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 423 | switch (dev_priv->gart_info.type) { |
| 424 | case NOUVEAU_GART_AGP: |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 425 | man->flags = TTM_MEMTYPE_FLAG_MAPPABLE; |
Francisco Jerez | a3d487e | 2010-11-20 22:11:22 +0100 | [diff] [blame] | 426 | man->available_caching = TTM_PL_FLAG_UNCACHED | |
| 427 | TTM_PL_FLAG_WC; |
| 428 | man->default_caching = TTM_PL_FLAG_WC; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 429 | break; |
Ben Skeggs | 58e6c7a | 2011-01-11 14:10:09 +1000 | [diff] [blame] | 430 | case NOUVEAU_GART_PDMA: |
| 431 | case NOUVEAU_GART_HW: |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 432 | man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | |
| 433 | TTM_MEMTYPE_FLAG_CMA; |
| 434 | man->available_caching = TTM_PL_MASK_CACHING; |
| 435 | man->default_caching = TTM_PL_FLAG_CACHED; |
| 436 | break; |
| 437 | default: |
| 438 | NV_ERROR(dev, "Unknown GART type: %d\n", |
| 439 | dev_priv->gart_info.type); |
| 440 | return -EINVAL; |
| 441 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 442 | break; |
| 443 | default: |
| 444 | NV_ERROR(dev, "Unsupported memory type %u\n", (unsigned)type); |
| 445 | return -EINVAL; |
| 446 | } |
| 447 | return 0; |
| 448 | } |
| 449 | |
| 450 | static void |
| 451 | nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl) |
| 452 | { |
| 453 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
| 454 | |
| 455 | switch (bo->mem.mem_type) { |
Francisco Jerez | 22fbd53 | 2009-12-11 18:40:17 +0100 | [diff] [blame] | 456 | case TTM_PL_VRAM: |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 457 | nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, |
| 458 | TTM_PL_FLAG_SYSTEM); |
Francisco Jerez | 22fbd53 | 2009-12-11 18:40:17 +0100 | [diff] [blame] | 459 | break; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 460 | default: |
Francisco Jerez | 78ad0f7 | 2010-03-18 13:07:47 +0100 | [diff] [blame] | 461 | nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 462 | break; |
| 463 | } |
Francisco Jerez | 22fbd53 | 2009-12-11 18:40:17 +0100 | [diff] [blame] | 464 | |
| 465 | *pl = nvbo->placement; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 466 | } |
| 467 | |
| 468 | |
| 469 | /* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access |
| 470 | * TTM_PL_{VRAM,TT} directly. |
| 471 | */ |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 472 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 473 | static int |
| 474 | nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan, |
Jerome Glisse | 9d87fa2 | 2010-04-07 10:21:19 +0000 | [diff] [blame] | 475 | struct nouveau_bo *nvbo, bool evict, |
| 476 | bool no_wait_reserve, bool no_wait_gpu, |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 477 | struct ttm_mem_reg *new_mem) |
| 478 | { |
| 479 | struct nouveau_fence *fence = NULL; |
| 480 | int ret; |
| 481 | |
| 482 | ret = nouveau_fence_new(chan, &fence, true); |
| 483 | if (ret) |
| 484 | return ret; |
| 485 | |
Francisco Jerez | 6479881 | 2010-09-21 19:02:01 +0200 | [diff] [blame] | 486 | ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, NULL, evict, |
Francisco Jerez | 311ab69 | 2010-07-04 12:54:23 +0200 | [diff] [blame] | 487 | no_wait_reserve, no_wait_gpu, new_mem); |
Marcin Slusarz | 382d62e | 2010-10-20 21:50:24 +0200 | [diff] [blame] | 488 | nouveau_fence_unref(&fence); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 489 | return ret; |
| 490 | } |
| 491 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 492 | static int |
Ben Skeggs | 183720b | 2010-12-09 15:17:10 +1000 | [diff] [blame] | 493 | nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo, |
| 494 | struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem) |
| 495 | { |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 496 | struct nouveau_mem *node = old_mem->mm_node; |
| 497 | u64 src_offset = node->vma[0].offset; |
| 498 | u64 dst_offset = node->vma[1].offset; |
Ben Skeggs | 183720b | 2010-12-09 15:17:10 +1000 | [diff] [blame] | 499 | u32 page_count = new_mem->num_pages; |
| 500 | int ret; |
| 501 | |
Ben Skeggs | 183720b | 2010-12-09 15:17:10 +1000 | [diff] [blame] | 502 | page_count = new_mem->num_pages; |
| 503 | while (page_count) { |
| 504 | int line_count = (page_count > 2047) ? 2047 : page_count; |
| 505 | |
| 506 | ret = RING_SPACE(chan, 12); |
| 507 | if (ret) |
| 508 | return ret; |
| 509 | |
| 510 | BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0238, 2); |
| 511 | OUT_RING (chan, upper_32_bits(dst_offset)); |
| 512 | OUT_RING (chan, lower_32_bits(dst_offset)); |
| 513 | BEGIN_NVC0(chan, 2, NvSubM2MF, 0x030c, 6); |
| 514 | OUT_RING (chan, upper_32_bits(src_offset)); |
| 515 | OUT_RING (chan, lower_32_bits(src_offset)); |
| 516 | OUT_RING (chan, PAGE_SIZE); /* src_pitch */ |
| 517 | OUT_RING (chan, PAGE_SIZE); /* dst_pitch */ |
| 518 | OUT_RING (chan, PAGE_SIZE); /* line_length */ |
| 519 | OUT_RING (chan, line_count); |
| 520 | BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0300, 1); |
| 521 | OUT_RING (chan, 0x00100110); |
| 522 | |
| 523 | page_count -= line_count; |
| 524 | src_offset += (PAGE_SIZE * line_count); |
| 525 | dst_offset += (PAGE_SIZE * line_count); |
| 526 | } |
| 527 | |
| 528 | return 0; |
| 529 | } |
| 530 | |
| 531 | static int |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 532 | nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo, |
| 533 | struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 534 | { |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 535 | struct nouveau_mem *node = old_mem->mm_node; |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 536 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
| 537 | u64 length = (new_mem->num_pages << PAGE_SHIFT); |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 538 | u64 src_offset = node->vma[0].offset; |
| 539 | u64 dst_offset = node->vma[1].offset; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 540 | int ret; |
| 541 | |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 542 | while (length) { |
| 543 | u32 amount, stride, height; |
| 544 | |
Ben Skeggs | 5220b3c | 2010-09-23 15:21:17 +1000 | [diff] [blame] | 545 | amount = min(length, (u64)(4 * 1024 * 1024)); |
| 546 | stride = 16 * 4; |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 547 | height = amount / stride; |
| 548 | |
Francisco Jerez | f13b326 | 2010-10-10 06:01:08 +0200 | [diff] [blame] | 549 | if (new_mem->mem_type == TTM_PL_VRAM && |
| 550 | nouveau_bo_tile_layout(nvbo)) { |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 551 | ret = RING_SPACE(chan, 8); |
| 552 | if (ret) |
| 553 | return ret; |
| 554 | |
| 555 | BEGIN_RING(chan, NvSubM2MF, 0x0200, 7); |
| 556 | OUT_RING (chan, 0); |
Ben Skeggs | 5220b3c | 2010-09-23 15:21:17 +1000 | [diff] [blame] | 557 | OUT_RING (chan, 0); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 558 | OUT_RING (chan, stride); |
| 559 | OUT_RING (chan, height); |
| 560 | OUT_RING (chan, 1); |
| 561 | OUT_RING (chan, 0); |
| 562 | OUT_RING (chan, 0); |
| 563 | } else { |
| 564 | ret = RING_SPACE(chan, 2); |
| 565 | if (ret) |
| 566 | return ret; |
| 567 | |
| 568 | BEGIN_RING(chan, NvSubM2MF, 0x0200, 1); |
| 569 | OUT_RING (chan, 1); |
| 570 | } |
Francisco Jerez | f13b326 | 2010-10-10 06:01:08 +0200 | [diff] [blame] | 571 | if (old_mem->mem_type == TTM_PL_VRAM && |
| 572 | nouveau_bo_tile_layout(nvbo)) { |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 573 | ret = RING_SPACE(chan, 8); |
| 574 | if (ret) |
| 575 | return ret; |
| 576 | |
| 577 | BEGIN_RING(chan, NvSubM2MF, 0x021c, 7); |
| 578 | OUT_RING (chan, 0); |
Ben Skeggs | 5220b3c | 2010-09-23 15:21:17 +1000 | [diff] [blame] | 579 | OUT_RING (chan, 0); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 580 | OUT_RING (chan, stride); |
| 581 | OUT_RING (chan, height); |
| 582 | OUT_RING (chan, 1); |
| 583 | OUT_RING (chan, 0); |
| 584 | OUT_RING (chan, 0); |
| 585 | } else { |
| 586 | ret = RING_SPACE(chan, 2); |
| 587 | if (ret) |
| 588 | return ret; |
| 589 | |
| 590 | BEGIN_RING(chan, NvSubM2MF, 0x021c, 1); |
| 591 | OUT_RING (chan, 1); |
| 592 | } |
| 593 | |
| 594 | ret = RING_SPACE(chan, 14); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 595 | if (ret) |
| 596 | return ret; |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 597 | |
| 598 | BEGIN_RING(chan, NvSubM2MF, 0x0238, 2); |
| 599 | OUT_RING (chan, upper_32_bits(src_offset)); |
| 600 | OUT_RING (chan, upper_32_bits(dst_offset)); |
| 601 | BEGIN_RING(chan, NvSubM2MF, 0x030c, 8); |
| 602 | OUT_RING (chan, lower_32_bits(src_offset)); |
| 603 | OUT_RING (chan, lower_32_bits(dst_offset)); |
| 604 | OUT_RING (chan, stride); |
| 605 | OUT_RING (chan, stride); |
| 606 | OUT_RING (chan, stride); |
| 607 | OUT_RING (chan, height); |
| 608 | OUT_RING (chan, 0x00000101); |
| 609 | OUT_RING (chan, 0x00000000); |
| 610 | BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1); |
| 611 | OUT_RING (chan, 0); |
| 612 | |
| 613 | length -= amount; |
| 614 | src_offset += amount; |
| 615 | dst_offset += amount; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 616 | } |
| 617 | |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 618 | return 0; |
| 619 | } |
| 620 | |
Ben Skeggs | a670478 | 2011-02-16 09:10:20 +1000 | [diff] [blame] | 621 | static inline uint32_t |
| 622 | nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo, |
| 623 | struct nouveau_channel *chan, struct ttm_mem_reg *mem) |
| 624 | { |
| 625 | if (mem->mem_type == TTM_PL_TT) |
| 626 | return chan->gart_handle; |
| 627 | return chan->vram_handle; |
| 628 | } |
| 629 | |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 630 | static int |
| 631 | nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo, |
| 632 | struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem) |
| 633 | { |
Ben Skeggs | d961db7 | 2010-08-05 10:48:18 +1000 | [diff] [blame] | 634 | u32 src_offset = old_mem->start << PAGE_SHIFT; |
| 635 | u32 dst_offset = new_mem->start << PAGE_SHIFT; |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 636 | u32 page_count = new_mem->num_pages; |
| 637 | int ret; |
| 638 | |
| 639 | ret = RING_SPACE(chan, 3); |
| 640 | if (ret) |
| 641 | return ret; |
| 642 | |
| 643 | BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2); |
| 644 | OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem)); |
| 645 | OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem)); |
| 646 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 647 | page_count = new_mem->num_pages; |
| 648 | while (page_count) { |
| 649 | int line_count = (page_count > 2047) ? 2047 : page_count; |
| 650 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 651 | ret = RING_SPACE(chan, 11); |
| 652 | if (ret) |
| 653 | return ret; |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 654 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 655 | BEGIN_RING(chan, NvSubM2MF, |
| 656 | NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 657 | OUT_RING (chan, src_offset); |
| 658 | OUT_RING (chan, dst_offset); |
| 659 | OUT_RING (chan, PAGE_SIZE); /* src_pitch */ |
| 660 | OUT_RING (chan, PAGE_SIZE); /* dst_pitch */ |
| 661 | OUT_RING (chan, PAGE_SIZE); /* line_length */ |
| 662 | OUT_RING (chan, line_count); |
| 663 | OUT_RING (chan, 0x00000101); |
| 664 | OUT_RING (chan, 0x00000000); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 665 | BEGIN_RING(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1); |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 666 | OUT_RING (chan, 0); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 667 | |
| 668 | page_count -= line_count; |
| 669 | src_offset += (PAGE_SIZE * line_count); |
| 670 | dst_offset += (PAGE_SIZE * line_count); |
| 671 | } |
| 672 | |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 673 | return 0; |
| 674 | } |
| 675 | |
| 676 | static int |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 677 | nouveau_vma_getmap(struct nouveau_channel *chan, struct nouveau_bo *nvbo, |
| 678 | struct ttm_mem_reg *mem, struct nouveau_vma *vma) |
| 679 | { |
| 680 | struct nouveau_mem *node = mem->mm_node; |
| 681 | int ret; |
| 682 | |
| 683 | ret = nouveau_vm_get(chan->vm, mem->num_pages << PAGE_SHIFT, |
| 684 | node->page_shift, NV_MEM_ACCESS_RO, vma); |
| 685 | if (ret) |
| 686 | return ret; |
| 687 | |
| 688 | if (mem->mem_type == TTM_PL_VRAM) |
| 689 | nouveau_vm_map(vma, node); |
| 690 | else |
| 691 | nouveau_vm_map_sg(vma, 0, mem->num_pages << PAGE_SHIFT, |
| 692 | node, node->pages); |
| 693 | |
| 694 | return 0; |
| 695 | } |
| 696 | |
| 697 | static int |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 698 | nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr, |
| 699 | bool no_wait_reserve, bool no_wait_gpu, |
| 700 | struct ttm_mem_reg *new_mem) |
| 701 | { |
| 702 | struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev); |
| 703 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
Ben Skeggs | 3425df4 | 2011-02-10 11:22:12 +1000 | [diff] [blame] | 704 | struct ttm_mem_reg *old_mem = &bo->mem; |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 705 | struct nouveau_channel *chan; |
| 706 | int ret; |
| 707 | |
| 708 | chan = nvbo->channel; |
Ben Skeggs | d550c41 | 2011-02-16 08:41:56 +1000 | [diff] [blame] | 709 | if (!chan) { |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 710 | chan = dev_priv->channel; |
Francisco Jerez | e419cf0 | 2010-10-25 23:38:59 +0200 | [diff] [blame] | 711 | mutex_lock_nested(&chan->mutex, NOUVEAU_KCHANNEL_MUTEX); |
Ben Skeggs | 6a6b73f | 2010-10-05 16:53:48 +1000 | [diff] [blame] | 712 | } |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 713 | |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 714 | /* create temporary vmas for the transfer and attach them to the |
| 715 | * old nouveau_mem node, these will get cleaned up after ttm has |
| 716 | * destroyed the ttm_mem_reg |
Ben Skeggs | 3425df4 | 2011-02-10 11:22:12 +1000 | [diff] [blame] | 717 | */ |
Ben Skeggs | 26c0c9e | 2011-02-10 12:59:51 +1000 | [diff] [blame] | 718 | if (dev_priv->card_type >= NV_50) { |
Ben Skeggs | d5f4239 | 2011-02-10 12:22:52 +1000 | [diff] [blame] | 719 | struct nouveau_mem *node = old_mem->mm_node; |
Ben Skeggs | 3425df4 | 2011-02-10 11:22:12 +1000 | [diff] [blame] | 720 | |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 721 | ret = nouveau_vma_getmap(chan, nvbo, old_mem, &node->vma[0]); |
| 722 | if (ret) |
| 723 | goto out; |
Ben Skeggs | 3425df4 | 2011-02-10 11:22:12 +1000 | [diff] [blame] | 724 | |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 725 | ret = nouveau_vma_getmap(chan, nvbo, new_mem, &node->vma[1]); |
| 726 | if (ret) |
| 727 | goto out; |
Ben Skeggs | 3425df4 | 2011-02-10 11:22:12 +1000 | [diff] [blame] | 728 | } |
| 729 | |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 730 | if (dev_priv->card_type < NV_50) |
| 731 | ret = nv04_bo_move_m2mf(chan, bo, &bo->mem, new_mem); |
| 732 | else |
Ben Skeggs | 183720b | 2010-12-09 15:17:10 +1000 | [diff] [blame] | 733 | if (dev_priv->card_type < NV_C0) |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 734 | ret = nv50_bo_move_m2mf(chan, bo, &bo->mem, new_mem); |
Ben Skeggs | 183720b | 2010-12-09 15:17:10 +1000 | [diff] [blame] | 735 | else |
| 736 | ret = nvc0_bo_move_m2mf(chan, bo, &bo->mem, new_mem); |
Ben Skeggs | 6a6b73f | 2010-10-05 16:53:48 +1000 | [diff] [blame] | 737 | if (ret == 0) { |
| 738 | ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict, |
| 739 | no_wait_reserve, |
| 740 | no_wait_gpu, new_mem); |
| 741 | } |
Ben Skeggs | f1ab0cc | 2010-08-26 11:32:01 +1000 | [diff] [blame] | 742 | |
Ben Skeggs | 3425df4 | 2011-02-10 11:22:12 +1000 | [diff] [blame] | 743 | out: |
Ben Skeggs | 6a6b73f | 2010-10-05 16:53:48 +1000 | [diff] [blame] | 744 | if (chan == dev_priv->channel) |
| 745 | mutex_unlock(&chan->mutex); |
| 746 | return ret; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 747 | } |
| 748 | |
| 749 | static int |
| 750 | nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr, |
Jerome Glisse | 9d87fa2 | 2010-04-07 10:21:19 +0000 | [diff] [blame] | 751 | bool no_wait_reserve, bool no_wait_gpu, |
| 752 | struct ttm_mem_reg *new_mem) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 753 | { |
| 754 | u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING; |
| 755 | struct ttm_placement placement; |
| 756 | struct ttm_mem_reg tmp_mem; |
| 757 | int ret; |
| 758 | |
| 759 | placement.fpfn = placement.lpfn = 0; |
| 760 | placement.num_placement = placement.num_busy_placement = 1; |
Francisco Jerez | 77e2b5e | 2009-12-16 19:05:00 +0100 | [diff] [blame] | 761 | placement.placement = placement.busy_placement = &placement_memtype; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 762 | |
| 763 | tmp_mem = *new_mem; |
| 764 | tmp_mem.mm_node = NULL; |
Jerome Glisse | 9d87fa2 | 2010-04-07 10:21:19 +0000 | [diff] [blame] | 765 | ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 766 | if (ret) |
| 767 | return ret; |
| 768 | |
| 769 | ret = ttm_tt_bind(bo->ttm, &tmp_mem); |
| 770 | if (ret) |
| 771 | goto out; |
| 772 | |
Jerome Glisse | 9d87fa2 | 2010-04-07 10:21:19 +0000 | [diff] [blame] | 773 | ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, &tmp_mem); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 774 | if (ret) |
| 775 | goto out; |
| 776 | |
Ben Skeggs | b8884da | 2011-02-14 13:51:28 +1000 | [diff] [blame] | 777 | ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 778 | out: |
Ben Skeggs | 42311ff | 2010-08-04 12:07:08 +1000 | [diff] [blame] | 779 | ttm_bo_mem_put(bo, &tmp_mem); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 780 | return ret; |
| 781 | } |
| 782 | |
| 783 | static int |
| 784 | nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr, |
Jerome Glisse | 9d87fa2 | 2010-04-07 10:21:19 +0000 | [diff] [blame] | 785 | bool no_wait_reserve, bool no_wait_gpu, |
| 786 | struct ttm_mem_reg *new_mem) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 787 | { |
| 788 | u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING; |
| 789 | struct ttm_placement placement; |
| 790 | struct ttm_mem_reg tmp_mem; |
| 791 | int ret; |
| 792 | |
| 793 | placement.fpfn = placement.lpfn = 0; |
| 794 | placement.num_placement = placement.num_busy_placement = 1; |
Francisco Jerez | 77e2b5e | 2009-12-16 19:05:00 +0100 | [diff] [blame] | 795 | placement.placement = placement.busy_placement = &placement_memtype; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 796 | |
| 797 | tmp_mem = *new_mem; |
| 798 | tmp_mem.mm_node = NULL; |
Jerome Glisse | 9d87fa2 | 2010-04-07 10:21:19 +0000 | [diff] [blame] | 799 | ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 800 | if (ret) |
| 801 | return ret; |
| 802 | |
Ben Skeggs | b8884da | 2011-02-14 13:51:28 +1000 | [diff] [blame] | 803 | ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 804 | if (ret) |
| 805 | goto out; |
| 806 | |
Ben Skeggs | b8884da | 2011-02-14 13:51:28 +1000 | [diff] [blame] | 807 | ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, new_mem); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 808 | if (ret) |
| 809 | goto out; |
| 810 | |
| 811 | out: |
Ben Skeggs | 42311ff | 2010-08-04 12:07:08 +1000 | [diff] [blame] | 812 | ttm_bo_mem_put(bo, &tmp_mem); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 813 | return ret; |
| 814 | } |
| 815 | |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 816 | static void |
| 817 | nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem) |
| 818 | { |
Ben Skeggs | 26c0c9e | 2011-02-10 12:59:51 +1000 | [diff] [blame] | 819 | struct nouveau_mem *node = new_mem->mm_node; |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 820 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
Ben Skeggs | 26c0c9e | 2011-02-10 12:59:51 +1000 | [diff] [blame] | 821 | struct nouveau_vma *vma = &nvbo->vma; |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 822 | |
Ben Skeggs | 111af5c | 2011-06-03 14:55:39 +1000 | [diff] [blame] | 823 | if (!vma->vm) |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 824 | return; |
| 825 | |
Ben Skeggs | d2f96666 | 2011-06-06 20:54:42 +1000 | [diff] [blame] | 826 | if (new_mem->mem_type == TTM_PL_VRAM) { |
| 827 | nouveau_vm_map(&nvbo->vma, new_mem->mm_node); |
| 828 | } else |
| 829 | if (new_mem->mem_type == TTM_PL_TT && |
| 830 | nvbo->page_shift == nvbo->vma.vm->spg_shift) { |
| 831 | nouveau_vm_map_sg(&nvbo->vma, 0, new_mem-> |
| 832 | num_pages << PAGE_SHIFT, node, node->pages); |
| 833 | } else { |
Ben Skeggs | 3425df4 | 2011-02-10 11:22:12 +1000 | [diff] [blame] | 834 | nouveau_vm_unmap(&nvbo->vma); |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 835 | } |
| 836 | } |
| 837 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 838 | static int |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 839 | nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem, |
| 840 | struct nouveau_tile_reg **new_tile) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 841 | { |
| 842 | struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 843 | struct drm_device *dev = dev_priv->dev; |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 844 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 845 | u64 offset = new_mem->start << PAGE_SHIFT; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 846 | |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 847 | *new_tile = NULL; |
| 848 | if (new_mem->mem_type != TTM_PL_VRAM) |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 849 | return 0; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 850 | |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 851 | if (dev_priv->card_type >= NV_10) { |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 852 | *new_tile = nv10_mem_set_tiling(dev, offset, new_mem->size, |
Francisco Jerez | a5cf68b | 2010-10-24 16:14:41 +0200 | [diff] [blame] | 853 | nvbo->tile_mode, |
| 854 | nvbo->tile_flags); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 855 | } |
| 856 | |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 857 | return 0; |
| 858 | } |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 859 | |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 860 | static void |
| 861 | nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo, |
| 862 | struct nouveau_tile_reg *new_tile, |
| 863 | struct nouveau_tile_reg **old_tile) |
| 864 | { |
| 865 | struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev); |
| 866 | struct drm_device *dev = dev_priv->dev; |
| 867 | |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 868 | nv10_mem_put_tile_region(dev, *old_tile, bo->sync_obj); |
| 869 | *old_tile = new_tile; |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 870 | } |
| 871 | |
| 872 | static int |
| 873 | nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr, |
Jerome Glisse | 9d87fa2 | 2010-04-07 10:21:19 +0000 | [diff] [blame] | 874 | bool no_wait_reserve, bool no_wait_gpu, |
| 875 | struct ttm_mem_reg *new_mem) |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 876 | { |
| 877 | struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev); |
| 878 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
| 879 | struct ttm_mem_reg *old_mem = &bo->mem; |
| 880 | struct nouveau_tile_reg *new_tile = NULL; |
| 881 | int ret = 0; |
| 882 | |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 883 | if (dev_priv->card_type < NV_50) { |
| 884 | ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile); |
| 885 | if (ret) |
| 886 | return ret; |
| 887 | } |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 888 | |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 889 | /* Fake bo copy. */ |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 890 | if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) { |
| 891 | BUG_ON(bo->mem.mm_node != NULL); |
| 892 | bo->mem = *new_mem; |
| 893 | new_mem->mm_node = NULL; |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 894 | goto out; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 895 | } |
| 896 | |
Ben Skeggs | b8a6a80 | 2010-08-27 11:55:43 +1000 | [diff] [blame] | 897 | /* Software copy if the card isn't up and running yet. */ |
Ben Skeggs | 183720b | 2010-12-09 15:17:10 +1000 | [diff] [blame] | 898 | if (!dev_priv->channel) { |
Ben Skeggs | b8a6a80 | 2010-08-27 11:55:43 +1000 | [diff] [blame] | 899 | ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem); |
| 900 | goto out; |
| 901 | } |
| 902 | |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 903 | /* Hardware assisted copy. */ |
| 904 | if (new_mem->mem_type == TTM_PL_SYSTEM) |
Jerome Glisse | 9d87fa2 | 2010-04-07 10:21:19 +0000 | [diff] [blame] | 905 | ret = nouveau_bo_move_flipd(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 906 | else if (old_mem->mem_type == TTM_PL_SYSTEM) |
Jerome Glisse | 9d87fa2 | 2010-04-07 10:21:19 +0000 | [diff] [blame] | 907 | ret = nouveau_bo_move_flips(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 908 | else |
Jerome Glisse | 9d87fa2 | 2010-04-07 10:21:19 +0000 | [diff] [blame] | 909 | ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 910 | |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 911 | if (!ret) |
| 912 | goto out; |
| 913 | |
| 914 | /* Fallback to software copy. */ |
Jerome Glisse | 9d87fa2 | 2010-04-07 10:21:19 +0000 | [diff] [blame] | 915 | ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem); |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 916 | |
| 917 | out: |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 918 | if (dev_priv->card_type < NV_50) { |
| 919 | if (ret) |
| 920 | nouveau_bo_vm_cleanup(bo, NULL, &new_tile); |
| 921 | else |
| 922 | nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile); |
| 923 | } |
Francisco Jerez | a0af9ad | 2009-12-11 16:51:09 +0100 | [diff] [blame] | 924 | |
| 925 | return ret; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 926 | } |
| 927 | |
| 928 | static int |
| 929 | nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp) |
| 930 | { |
| 931 | return 0; |
| 932 | } |
| 933 | |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 934 | static int |
| 935 | nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem) |
| 936 | { |
| 937 | struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type]; |
| 938 | struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev); |
| 939 | struct drm_device *dev = dev_priv->dev; |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 940 | int ret; |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 941 | |
| 942 | mem->bus.addr = NULL; |
| 943 | mem->bus.offset = 0; |
| 944 | mem->bus.size = mem->num_pages << PAGE_SHIFT; |
| 945 | mem->bus.base = 0; |
| 946 | mem->bus.is_iomem = false; |
| 947 | if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE)) |
| 948 | return -EINVAL; |
| 949 | switch (mem->mem_type) { |
| 950 | case TTM_PL_SYSTEM: |
| 951 | /* System memory */ |
| 952 | return 0; |
| 953 | case TTM_PL_TT: |
| 954 | #if __OS_HAS_AGP |
| 955 | if (dev_priv->gart_info.type == NOUVEAU_GART_AGP) { |
Ben Skeggs | d961db7 | 2010-08-05 10:48:18 +1000 | [diff] [blame] | 956 | mem->bus.offset = mem->start << PAGE_SHIFT; |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 957 | mem->bus.base = dev_priv->gart_info.aper_base; |
| 958 | mem->bus.is_iomem = true; |
| 959 | } |
| 960 | #endif |
| 961 | break; |
| 962 | case TTM_PL_VRAM: |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 963 | { |
Ben Skeggs | d5f4239 | 2011-02-10 12:22:52 +1000 | [diff] [blame] | 964 | struct nouveau_mem *node = mem->mm_node; |
Ben Skeggs | 8984e04 | 2010-11-15 11:48:33 +1000 | [diff] [blame] | 965 | u8 page_shift; |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 966 | |
| 967 | if (!dev_priv->bar1_vm) { |
| 968 | mem->bus.offset = mem->start << PAGE_SHIFT; |
| 969 | mem->bus.base = pci_resource_start(dev->pdev, 1); |
| 970 | mem->bus.is_iomem = true; |
| 971 | break; |
| 972 | } |
| 973 | |
Ben Skeggs | 8984e04 | 2010-11-15 11:48:33 +1000 | [diff] [blame] | 974 | if (dev_priv->card_type == NV_C0) |
Ben Skeggs | d5f4239 | 2011-02-10 12:22:52 +1000 | [diff] [blame] | 975 | page_shift = node->page_shift; |
Ben Skeggs | 8984e04 | 2010-11-15 11:48:33 +1000 | [diff] [blame] | 976 | else |
| 977 | page_shift = 12; |
| 978 | |
Ben Skeggs | 4c74eb7 | 2010-11-10 14:10:04 +1000 | [diff] [blame] | 979 | ret = nouveau_vm_get(dev_priv->bar1_vm, mem->bus.size, |
Ben Skeggs | 8984e04 | 2010-11-15 11:48:33 +1000 | [diff] [blame] | 980 | page_shift, NV_MEM_ACCESS_RW, |
Ben Skeggs | d5f4239 | 2011-02-10 12:22:52 +1000 | [diff] [blame] | 981 | &node->bar_vma); |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 982 | if (ret) |
| 983 | return ret; |
| 984 | |
Ben Skeggs | d5f4239 | 2011-02-10 12:22:52 +1000 | [diff] [blame] | 985 | nouveau_vm_map(&node->bar_vma, node); |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 986 | if (ret) { |
Ben Skeggs | d5f4239 | 2011-02-10 12:22:52 +1000 | [diff] [blame] | 987 | nouveau_vm_put(&node->bar_vma); |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 988 | return ret; |
| 989 | } |
| 990 | |
Ben Skeggs | d5f4239 | 2011-02-10 12:22:52 +1000 | [diff] [blame] | 991 | mem->bus.offset = node->bar_vma.offset; |
Ben Skeggs | 8984e04 | 2010-11-15 11:48:33 +1000 | [diff] [blame] | 992 | if (dev_priv->card_type == NV_50) /*XXX*/ |
| 993 | mem->bus.offset -= 0x0020000000ULL; |
Jordan Crouse | 01d73a6 | 2010-05-27 13:40:24 -0600 | [diff] [blame] | 994 | mem->bus.base = pci_resource_start(dev->pdev, 1); |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 995 | mem->bus.is_iomem = true; |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 996 | } |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 997 | break; |
| 998 | default: |
| 999 | return -EINVAL; |
| 1000 | } |
| 1001 | return 0; |
| 1002 | } |
| 1003 | |
| 1004 | static void |
| 1005 | nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem) |
| 1006 | { |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 1007 | struct drm_nouveau_private *dev_priv = nouveau_bdev(bdev); |
Ben Skeggs | d5f4239 | 2011-02-10 12:22:52 +1000 | [diff] [blame] | 1008 | struct nouveau_mem *node = mem->mm_node; |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 1009 | |
| 1010 | if (!dev_priv->bar1_vm || mem->mem_type != TTM_PL_VRAM) |
| 1011 | return; |
| 1012 | |
Ben Skeggs | d5f4239 | 2011-02-10 12:22:52 +1000 | [diff] [blame] | 1013 | if (!node->bar_vma.node) |
Ben Skeggs | f869ef8 | 2010-11-15 11:53:16 +1000 | [diff] [blame] | 1014 | return; |
| 1015 | |
Ben Skeggs | d5f4239 | 2011-02-10 12:22:52 +1000 | [diff] [blame] | 1016 | nouveau_vm_unmap(&node->bar_vma); |
| 1017 | nouveau_vm_put(&node->bar_vma); |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1018 | } |
| 1019 | |
| 1020 | static int |
| 1021 | nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo) |
| 1022 | { |
Ben Skeggs | e1429b4 | 2010-09-10 11:12:25 +1000 | [diff] [blame] | 1023 | struct drm_nouveau_private *dev_priv = nouveau_bdev(bo->bdev); |
| 1024 | struct nouveau_bo *nvbo = nouveau_bo(bo); |
| 1025 | |
| 1026 | /* as long as the bo isn't in vram, and isn't tiled, we've got |
| 1027 | * nothing to do here. |
| 1028 | */ |
| 1029 | if (bo->mem.mem_type != TTM_PL_VRAM) { |
Francisco Jerez | f13b326 | 2010-10-10 06:01:08 +0200 | [diff] [blame] | 1030 | if (dev_priv->card_type < NV_50 || |
| 1031 | !nouveau_bo_tile_layout(nvbo)) |
Ben Skeggs | e1429b4 | 2010-09-10 11:12:25 +1000 | [diff] [blame] | 1032 | return 0; |
| 1033 | } |
| 1034 | |
| 1035 | /* make sure bo is in mappable vram */ |
Ben Skeggs | d961db7 | 2010-08-05 10:48:18 +1000 | [diff] [blame] | 1036 | if (bo->mem.start + bo->mem.num_pages < dev_priv->fb_mappable_pages) |
Ben Skeggs | e1429b4 | 2010-09-10 11:12:25 +1000 | [diff] [blame] | 1037 | return 0; |
| 1038 | |
| 1039 | |
| 1040 | nvbo->placement.fpfn = 0; |
| 1041 | nvbo->placement.lpfn = dev_priv->fb_mappable_pages; |
| 1042 | nouveau_bo_placement_set(nvbo, TTM_PL_VRAM, 0); |
Ben Skeggs | 7a45d76 | 2010-11-22 08:50:27 +1000 | [diff] [blame] | 1043 | return nouveau_bo_validate(nvbo, false, true, false); |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1044 | } |
| 1045 | |
Francisco Jerez | 332b242 | 2010-10-20 23:35:40 +0200 | [diff] [blame] | 1046 | void |
| 1047 | nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence) |
| 1048 | { |
Francisco Jerez | 23c45e8 | 2010-10-28 23:10:29 +0200 | [diff] [blame] | 1049 | struct nouveau_fence *old_fence; |
Francisco Jerez | 332b242 | 2010-10-20 23:35:40 +0200 | [diff] [blame] | 1050 | |
| 1051 | if (likely(fence)) |
Francisco Jerez | 23c45e8 | 2010-10-28 23:10:29 +0200 | [diff] [blame] | 1052 | nouveau_fence_ref(fence); |
Francisco Jerez | 332b242 | 2010-10-20 23:35:40 +0200 | [diff] [blame] | 1053 | |
Francisco Jerez | 23c45e8 | 2010-10-28 23:10:29 +0200 | [diff] [blame] | 1054 | spin_lock(&nvbo->bo.bdev->fence_lock); |
| 1055 | old_fence = nvbo->bo.sync_obj; |
| 1056 | nvbo->bo.sync_obj = fence; |
Francisco Jerez | 332b242 | 2010-10-20 23:35:40 +0200 | [diff] [blame] | 1057 | spin_unlock(&nvbo->bo.bdev->fence_lock); |
Francisco Jerez | 23c45e8 | 2010-10-28 23:10:29 +0200 | [diff] [blame] | 1058 | |
| 1059 | nouveau_fence_unref(&old_fence); |
Francisco Jerez | 332b242 | 2010-10-20 23:35:40 +0200 | [diff] [blame] | 1060 | } |
| 1061 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1062 | struct ttm_bo_driver nouveau_bo_driver = { |
| 1063 | .create_ttm_backend_entry = nouveau_bo_create_ttm_backend_entry, |
| 1064 | .invalidate_caches = nouveau_bo_invalidate_caches, |
| 1065 | .init_mem_type = nouveau_bo_init_mem_type, |
| 1066 | .evict_flags = nouveau_bo_evict_flags, |
Ben Skeggs | a4154bb | 2011-02-10 10:35:16 +1000 | [diff] [blame] | 1067 | .move_notify = nouveau_bo_move_ntfy, |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1068 | .move = nouveau_bo_move, |
| 1069 | .verify_access = nouveau_bo_verify_access, |
Marcin Slusarz | 382d62e | 2010-10-20 21:50:24 +0200 | [diff] [blame] | 1070 | .sync_obj_signaled = __nouveau_fence_signalled, |
| 1071 | .sync_obj_wait = __nouveau_fence_wait, |
| 1072 | .sync_obj_flush = __nouveau_fence_flush, |
| 1073 | .sync_obj_unref = __nouveau_fence_unref, |
| 1074 | .sync_obj_ref = __nouveau_fence_ref, |
Jerome Glisse | f32f02f | 2010-04-09 14:39:25 +0200 | [diff] [blame] | 1075 | .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify, |
| 1076 | .io_mem_reserve = &nouveau_ttm_io_mem_reserve, |
| 1077 | .io_mem_free = &nouveau_ttm_io_mem_free, |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1078 | }; |
| 1079 | |