blob: 5b498ffaef03be51316a9783f4cc454a5d1a8e27 [file] [log] [blame]
Laurent Pinchart881023d2012-12-15 23:51:22 +01001/*
2 * r8a7779 processor support - PFC hardware block
3 *
4 * Copyright (C) 2011 Renesas Solutions Corp.
5 * Copyright (C) 2011 Magnus Damm
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
21#include <linux/kernel.h>
Laurent Pinchart881023d2012-12-15 23:51:22 +010022#include <mach/r8a7779.h>
23
Laurent Pinchartc3323802012-12-15 23:51:55 +010024#include "sh_pfc.h"
25
Laurent Pinchart881023d2012-12-15 23:51:22 +010026#define CPU_32_PORT6(fn, pfx, sfx) \
27 PORT_1(fn, pfx##0, sfx), PORT_1(fn, pfx##1, sfx), \
28 PORT_1(fn, pfx##2, sfx), PORT_1(fn, pfx##3, sfx), \
29 PORT_1(fn, pfx##4, sfx), PORT_1(fn, pfx##5, sfx), \
30 PORT_1(fn, pfx##6, sfx), PORT_1(fn, pfx##7, sfx), \
31 PORT_1(fn, pfx##8, sfx)
32
33#define CPU_ALL_PORT(fn, pfx, sfx) \
Laurent Pinchart17dffe42013-02-13 22:09:27 +010034 PORT_32(fn, pfx##_0_, sfx), \
35 PORT_32(fn, pfx##_1_, sfx), \
36 PORT_32(fn, pfx##_2_, sfx), \
37 PORT_32(fn, pfx##_3_, sfx), \
38 PORT_32(fn, pfx##_4_, sfx), \
39 PORT_32(fn, pfx##_5_, sfx), \
Laurent Pinchart881023d2012-12-15 23:51:22 +010040 CPU_32_PORT6(fn, pfx##_6_, sfx)
41
42#define _GP_GPIO(pfx, sfx) PINMUX_GPIO(GPIO_GP##pfx, GP##pfx##_DATA)
43#define _GP_DATA(pfx, sfx) PINMUX_DATA(GP##pfx##_DATA, GP##pfx##_FN, \
44 GP##pfx##_IN, GP##pfx##_OUT)
45
46#define _GP_INOUTSEL(pfx, sfx) GP##pfx##_IN, GP##pfx##_OUT
47#define _GP_INDT(pfx, sfx) GP##pfx##_DATA
48
49#define GP_ALL(str) CPU_ALL_PORT(_PORT_ALL, GP, str)
50#define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, , unused)
51#define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, , unused)
52
Laurent Pinchart17dffe42013-02-13 22:09:27 +010053#define GP_INOUTSEL(bank) PORT_32_REV(_GP_INOUTSEL, _##bank##_, unused)
54#define GP_INDT(bank) PORT_32_REV(_GP_INDT, _##bank##_, unused)
Laurent Pinchart881023d2012-12-15 23:51:22 +010055
56#define PINMUX_IPSR_DATA(ipsr, fn) PINMUX_DATA(fn##_MARK, FN_##ipsr, FN_##fn)
57#define PINMUX_IPSR_MODSEL_DATA(ipsr, fn, ms) PINMUX_DATA(fn##_MARK, FN_##ms, \
58 FN_##ipsr, FN_##fn)
59
60enum {
61 PINMUX_RESERVED = 0,
62
63 PINMUX_DATA_BEGIN,
64 GP_ALL(DATA), /* GP_0_0_DATA -> GP_6_8_DATA */
65 PINMUX_DATA_END,
66
67 PINMUX_INPUT_BEGIN,
68 GP_ALL(IN), /* GP_0_0_IN -> GP_6_8_IN */
69 PINMUX_INPUT_END,
70
71 PINMUX_OUTPUT_BEGIN,
72 GP_ALL(OUT), /* GP_0_0_OUT -> GP_6_8_OUT */
73 PINMUX_OUTPUT_END,
74
75 PINMUX_FUNCTION_BEGIN,
76 GP_ALL(FN), /* GP_0_0_FN -> GP_6_8_FN */
77
78 /* GPSR0 */
79 FN_AVS1, FN_AVS2, FN_IP0_7_6, FN_A17,
80 FN_A18, FN_A19, FN_IP0_9_8, FN_IP0_11_10,
81 FN_IP0_13_12, FN_IP0_15_14, FN_IP0_18_16, FN_IP0_22_19,
82 FN_IP0_24_23, FN_IP0_25, FN_IP0_27_26, FN_IP1_1_0,
83 FN_IP1_3_2, FN_IP1_6_4, FN_IP1_10_7, FN_IP1_14_11,
84 FN_IP1_18_15, FN_IP0_5_3, FN_IP0_30_28, FN_IP2_18_16,
85 FN_IP2_21_19, FN_IP2_30_28, FN_IP3_2_0, FN_IP3_11_9,
86 FN_IP3_14_12, FN_IP3_22_21, FN_IP3_26_24, FN_IP3_31_29,
87
88 /* GPSR1 */
89 FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5, FN_IP4_10_8,
90 FN_IP4_11, FN_IP4_12, FN_IP4_13, FN_IP4_14,
91 FN_IP4_15, FN_IP4_16, FN_IP4_19_17, FN_IP4_22_20,
92 FN_IP4_23, FN_IP4_24, FN_IP4_25, FN_IP4_26,
93 FN_IP4_27, FN_IP4_28, FN_IP4_31_29, FN_IP5_2_0,
94 FN_IP5_3, FN_IP5_4, FN_IP5_5, FN_IP5_6,
95 FN_IP5_7, FN_IP5_8, FN_IP5_10_9, FN_IP5_12_11,
96 FN_IP5_14_13, FN_IP5_16_15, FN_IP5_20_17, FN_IP5_23_21,
97
98 /* GPSR2 */
99 FN_IP5_27_24, FN_IP8_20, FN_IP8_22_21, FN_IP8_24_23,
100 FN_IP8_27_25, FN_IP8_30_28, FN_IP9_1_0, FN_IP9_3_2,
101 FN_IP9_4, FN_IP9_5, FN_IP9_6, FN_IP9_7,
102 FN_IP9_9_8, FN_IP9_11_10, FN_IP9_13_12, FN_IP9_15_14,
103 FN_IP9_18_16, FN_IP9_21_19, FN_IP9_23_22, FN_IP9_25_24,
104 FN_IP9_27_26, FN_IP9_29_28, FN_IP10_2_0, FN_IP10_5_3,
105 FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15,
106 FN_IP10_20_18, FN_IP10_23_21, FN_IP10_25_24, FN_IP10_28_26,
107
108 /* GPSR3 */
109 FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
110 FN_IP11_11_9, FN_IP11_14_12, FN_IP11_17_15, FN_IP11_20_18,
111 FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0,
112 FN_IP12_5_3, FN_IP12_8_6, FN_IP12_11_9, FN_IP12_14_12,
113 FN_IP12_17_15, FN_IP7_16_15, FN_IP7_18_17, FN_IP7_28_27,
114 FN_IP7_30_29, FN_IP7_20_19, FN_IP7_22_21, FN_IP7_24_23,
115 FN_IP7_26_25, FN_IP1_20_19, FN_IP1_22_21, FN_IP1_24_23,
116 FN_IP5_28, FN_IP5_30_29, FN_IP6_1_0, FN_IP6_3_2,
117
118 /* GPSR4 */
119 FN_IP6_5_4, FN_IP6_7_6, FN_IP6_8, FN_IP6_11_9,
120 FN_IP6_14_12, FN_IP6_17_15, FN_IP6_19_18, FN_IP6_22_20,
121 FN_IP6_24_23, FN_IP6_26_25, FN_IP6_30_29, FN_IP7_1_0,
122 FN_IP7_3_2, FN_IP7_6_4, FN_IP7_9_7, FN_IP7_12_10,
123 FN_IP7_14_13, FN_IP2_7_4, FN_IP2_11_8, FN_IP2_15_12,
124 FN_IP1_28_25, FN_IP2_3_0, FN_IP8_3_0, FN_IP8_7_4,
125 FN_IP8_11_8, FN_IP8_15_12, FN_USB_PENC0, FN_USB_PENC1,
126 FN_IP0_2_0, FN_IP8_17_16, FN_IP8_18, FN_IP8_19,
127
128 /* GPSR5 */
129 FN_A1, FN_A2, FN_A3, FN_A4,
130 FN_A5, FN_A6, FN_A7, FN_A8,
131 FN_A9, FN_A10, FN_A11, FN_A12,
132 FN_A13, FN_A14, FN_A15, FN_A16,
133 FN_RD, FN_WE0, FN_WE1, FN_EX_WAIT0,
134 FN_IP3_23, FN_IP3_27, FN_IP3_28, FN_IP2_22,
135 FN_IP2_23, FN_IP2_24, FN_IP2_25, FN_IP2_26,
136 FN_IP2_27, FN_IP3_3, FN_IP3_4, FN_IP3_5,
137
138 /* GPSR6 */
139 FN_IP3_6, FN_IP3_7, FN_IP3_8, FN_IP3_15,
140 FN_IP3_16, FN_IP3_17, FN_IP3_18, FN_IP3_19,
141 FN_IP3_20,
142
143 /* IPSR0 */
144 FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
145 FN_HRTS1, FN_RX4_C,
146 FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B,
147 FN_CS0, FN_HSPI_CS2_B,
148 FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B,
149 FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
150 FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
151 FN_CTS0_B,
152 FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
153 FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B,
154 FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
155 FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
156 FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B,
157 FN_A20, FN_TX5_D, FN_HSPI_TX2_B,
158 FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
159 FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
160 FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
161 FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
162 FN_SCIF_CLK, FN_TCLK0_C,
163
164 /* IPSR1 */
165 FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6,
166 FN_FD6, FN_EX_CS1, FN_MMC0_D7, FN_FD7,
167 FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
168 FN_ATACS00, FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD,
169 FN_FRE, FN_ATACS10, FN_VI1_R4, FN_RX5_B,
170 FN_HSCK1, FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9,
171 FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
172 FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
173 FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, FN_EX_CS5,
174 FN_SD1_DAT1, FN_MMC0_D1, FN_FD1, FN_ATAWR0,
175 FN_VI1_R6, FN_HRX1, FN_RX2_E, FN_RX0_B,
176 FN_SSI_WS9, FN_MLB_CLK, FN_PWM2, FN_SCK4,
177 FN_MLB_SIG, FN_PWM3, FN_TX4, FN_MLB_DAT,
178 FN_PWM4, FN_RX4, FN_HTX0, FN_TX1,
179 FN_SDATA, FN_CTS0_C, FN_SUB_TCK, FN_CC5_STATE2,
180 FN_CC5_STATE10, FN_CC5_STATE18, FN_CC5_STATE26, FN_CC5_STATE34,
181
182 /* IPSR2 */
183 FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
184 FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
185 FN_CC5_STATE27, FN_CC5_STATE35, FN_HSCK0, FN_SCK1,
186 FN_MTS, FN_PWM5, FN_SCK0_C, FN_SSI_SDATA9_B,
187 FN_SUB_TDO, FN_CC5_STATE0, FN_CC5_STATE8, FN_CC5_STATE16,
188 FN_CC5_STATE24, FN_CC5_STATE32, FN_HCTS0, FN_CTS1,
189 FN_STM, FN_PWM0_D, FN_RX0_C, FN_SCIF_CLK_C,
190 FN_SUB_TRST, FN_TCLK1_B, FN_CC5_OSCOUT, FN_HRTS0,
191 FN_RTS1_TANS, FN_MDATA, FN_TX0_C, FN_SUB_TMS,
192 FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17, FN_CC5_STATE25,
193 FN_CC5_STATE33, FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0,
194 FN_GPS_CLK_B, FN_AUDATA0, FN_TX5_C, FN_DU0_DR1,
195 FN_LCDOUT1, FN_DACK0, FN_DRACK0, FN_GPS_SIGN_B,
196 FN_AUDATA1, FN_RX5_C, FN_DU0_DR2, FN_LCDOUT2,
197 FN_DU0_DR3, FN_LCDOUT3, FN_DU0_DR4, FN_LCDOUT4,
198 FN_DU0_DR5, FN_LCDOUT5, FN_DU0_DR6, FN_LCDOUT6,
199 FN_DU0_DR7, FN_LCDOUT7, FN_DU0_DG0, FN_LCDOUT8,
200 FN_DREQ1, FN_SCL2, FN_AUDATA2,
201
202 /* IPSR3 */
203 FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
204 FN_AUDATA3, FN_DU0_DG2, FN_LCDOUT10, FN_DU0_DG3,
205 FN_LCDOUT11, FN_DU0_DG4, FN_LCDOUT12, FN_DU0_DG5,
206 FN_LCDOUT13, FN_DU0_DG6, FN_LCDOUT14, FN_DU0_DG7,
207 FN_LCDOUT15, FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1,
208 FN_SCL1, FN_TCLK1, FN_AUDATA4, FN_DU0_DB1,
209 FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1, FN_GPS_MAG_B,
210 FN_AUDATA5, FN_SCK5_C, FN_DU0_DB2, FN_LCDOUT18,
211 FN_DU0_DB3, FN_LCDOUT19, FN_DU0_DB4, FN_LCDOUT20,
212 FN_DU0_DB5, FN_LCDOUT21, FN_DU0_DB6, FN_LCDOUT22,
213 FN_DU0_DB7, FN_LCDOUT23, FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
214 FN_TX3_D_IRDA_TX_D, FN_SCL3_B, FN_DU0_DOTCLKOUT0, FN_QCLK,
215 FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
216 FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, FN_DU0_EXHSYNC_DU0_HSYNC,
217 FN_QSTH_QHS, FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
218 FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX,
219 FN_TX2_C, FN_SCL2_C, FN_REMOCON,
220
221 /* IPSR4 */
222 FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C,
223 FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
224 FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, FN_DU1_DR0,
225 FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK, FN_TX3_E_IRDA_TX_E,
226 FN_AUDCK, FN_PWMFSW0_B, FN_DU1_DR1, FN_VI2_DATA1_VI2_B1,
227 FN_PWM0, FN_SD3_CMD, FN_RX3_E_IRDA_RX_E, FN_AUDSYNC,
228 FN_CTS0_D, FN_DU1_DR2, FN_VI2_G0, FN_DU1_DR3,
229 FN_VI2_G1, FN_DU1_DR4, FN_VI2_G2, FN_DU1_DR5,
230 FN_VI2_G3, FN_DU1_DR6, FN_VI2_G4, FN_DU1_DR7,
231 FN_VI2_G5, FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B,
232 FN_SD3_DAT2, FN_SCK3_E, FN_AUDATA6, FN_TX0_D,
233 FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
234 FN_SCK5, FN_AUDATA7, FN_RX0_D, FN_DU1_DG2,
235 FN_VI2_G6, FN_DU1_DG3, FN_VI2_G7, FN_DU1_DG4,
236 FN_VI2_R0, FN_DU1_DG5, FN_VI2_R1, FN_DU1_DG6,
237 FN_VI2_R2, FN_DU1_DG7, FN_VI2_R3, FN_DU1_DB0,
238 FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0, FN_TX5,
239 FN_SCK0_D,
240
241 /* IPSR5 */
242 FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
243 FN_RX5, FN_RTS0_D_TANS_D, FN_DU1_DB2, FN_VI2_R4,
244 FN_DU1_DB3, FN_VI2_R5, FN_DU1_DB4, FN_VI2_R6,
245 FN_DU1_DB5, FN_VI2_R7, FN_DU1_DB6, FN_SCL2_D,
246 FN_DU1_DB7, FN_SDA2_D, FN_DU1_DOTCLKIN, FN_VI2_CLKENB,
247 FN_HSPI_CS1, FN_SCL1_D, FN_DU1_DOTCLKOUT, FN_VI2_FIELD,
248 FN_SDA1_D, FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC,
249 FN_VI3_HSYNC, FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC,
250 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
251 FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
252 FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D,
253 FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
254 FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
255 FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B,
256 FN_SD3_WP, FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD,
257 FN_AUDIO_CLKOUT, FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D,
258 FN_AUDIO_CLKA, FN_CAN_TXCLK, FN_AUDIO_CLKB, FN_USB_OVC2,
259 FN_CAN_DEBUGOUT0, FN_MOUT0,
260
261 /* IPSR6 */
262 FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, FN_SSI_WS0129,
263 FN_CAN_DEBUGOUT2, FN_MOUT2, FN_SSI_SDATA0, FN_CAN_DEBUGOUT3,
264 FN_MOUT5, FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6,
265 FN_SSI_SDATA2, FN_CAN_DEBUGOUT5, FN_SSI_SCK34, FN_CAN_DEBUGOUT6,
266 FN_CAN0_TX_B, FN_IERX, FN_SSI_SCK9_C, FN_SSI_WS34,
267 FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX, FN_SSI_WS9_C,
268 FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
269 FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, FN_SSI_SDATA4,
270 FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, FN_SSI_SCK5, FN_ADICLK,
271 FN_CAN_DEBUGOUT10, FN_SCK3, FN_TCLK0_D, FN_SSI_WS5,
272 FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX, FN_SSI_SDATA5,
273 FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX, FN_SSI_SCK6,
274 FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
275
276 /* IPSR7 */
277 FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B,
278 FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
279 FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
280 FN_HSPI_CLK1_C, FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B,
281 FN_SSI_WS9_B, FN_HSPI_CS1_C, FN_SSI_SDATA7, FN_CAN_DEBUGOUT15,
282 FN_IRQ2_B, FN_TCLK1_C, FN_HSPI_TX1_C, FN_SSI_SDATA8,
283 FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C, FN_SD0_CLK,
284 FN_ATACS01, FN_SCK1_B, FN_SD0_CMD, FN_ATACS11,
285 FN_TX1_B, FN_CC5_TDO, FN_SD0_DAT0, FN_ATADIR1,
286 FN_RX1_B, FN_CC5_TRST, FN_SD0_DAT1, FN_ATAG1,
287 FN_SCK2_B, FN_CC5_TMS, FN_SD0_DAT2, FN_ATARD1,
288 FN_TX2_B, FN_CC5_TCK, FN_SD0_DAT3, FN_ATAWR1,
289 FN_RX2_B, FN_CC5_TDI, FN_SD0_CD, FN_DREQ2,
290 FN_RTS1_B_TANS_B, FN_SD0_WP, FN_DACK2, FN_CTS1_B,
291
292 /* IPSR8 */
293 FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
294 FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
295 FN_CC5_STATE36, FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1,
296 FN_AD_DI, FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21,
297 FN_CC5_STATE29, FN_CC5_STATE37, FN_HSPI_TX0, FN_TX0,
298 FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO, FN_CC5_STATE6, FN_CC5_STATE14,
299 FN_CC5_STATE22, FN_CC5_STATE30, FN_CC5_STATE38, FN_HSPI_RX0,
300 FN_RX0, FN_CAN_STEP0, FN_AD_NCS, FN_CC5_STATE7,
301 FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31, FN_CC5_STATE39,
302 FN_FMCLK, FN_RDS_CLK, FN_PCMOE, FN_BPFCLK,
303 FN_PCMWE, FN_FMIN, FN_RDS_DATA, FN_VI0_CLK,
304 FN_MMC1_CLK, FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B,
305 FN_MT1_SYNC, FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B,
306 FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
307 FN_MMC1_CMD, FN_HSCK1_B, FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B,
308 FN_RTS1_C_TANS_C, FN_RX4_D, FN_PWMFSW0_C,
309
310 /* IPSR9 */
311 FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, FN_VI0_DATA1_VI0_B1,
312 FN_HCTS1_B, FN_MT1_PWM, FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
313 FN_VI0_DATA3_VI0_B3, FN_MMC1_D1, FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
314 FN_VI0_DATA5_VI0_B5, FN_MMC1_D3, FN_VI0_DATA6_VI0_B6, FN_MMC1_D4,
315 FN_ARM_TRACEDATA_0, FN_VI0_DATA7_VI0_B7, FN_MMC1_D5,
316 FN_ARM_TRACEDATA_1, FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0,
317 FN_ARM_TRACEDATA_2, FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1,
318 FN_ARM_TRACEDATA_3, FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6,
319 FN_ARM_TRACEDATA_4, FN_TS_SPSYNC0, FN_VI0_G3, FN_ETH_CRS_DV,
320 FN_MMC1_D7, FN_ARM_TRACEDATA_5, FN_TS_SDAT0, FN_VI0_G4,
321 FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6, FN_VI0_G5,
322 FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7, FN_VI0_G6,
323 FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8, FN_VI0_G7,
324 FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
325
326 /* IPSR10 */
327 FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
328 FN_ARM_TRACEDATA_10, FN_DREQ0_C, FN_VI0_R1, FN_SSI_SDATA8_C,
329 FN_DACK1_B, FN_ARM_TRACEDATA_11, FN_DACK0_C, FN_DRACK0_C,
330 FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
331 FN_ARM_TRACEDATA_12, FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B,
332 FN_IRQ3, FN_ARM_TRACEDATA_13, FN_VI0_R4, FN_ETH_REFCLK,
333 FN_SD2_CD_B, FN_HSPI_CLK1_B, FN_ARM_TRACEDATA_14, FN_MT1_CLK,
334 FN_TS_SCK0, FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
335 FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, FN_VI0_R6,
336 FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B, FN_TRACECLK,
337 FN_MT1_BEN, FN_PWMFSW0_D, FN_VI0_R7, FN_ETH_MDIO,
338 FN_DACK2_C, FN_HSPI_RX1_B, FN_SCIF_CLK_D, FN_TRACECTL,
339 FN_MT1_PEN, FN_VI1_CLK, FN_SIM_D, FN_SDA3,
340 FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
341 FN_PWMFSW0_E, FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4,
342 FN_SIM_CLK, FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3,
343
344 /* IPSR11 */
345 FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
346 FN_ADICLK_B, FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK,
347 FN_SPV_TMS, FN_ADICS_B_SAMP_B, FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2,
348 FN_MT0_D, FN_SPVTDI, FN_ADIDATA_B, FN_VI1_DATA3_VI1_B3,
349 FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO, FN_ADICHS0_B,
350 FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
351 FN_HSPI_CLK1_D, FN_ADICHS1_B, FN_VI1_DATA5_VI1_B5, FN_SD2_CMD,
352 FN_MT0_SYNC, FN_SPA_TCK, FN_HSPI_CS1_D, FN_ADICHS2_B,
353 FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
354 FN_HSPI_TX1_D, FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM,
355 FN_SPA_TDI, FN_HSPI_RX1_D, FN_VI1_G0, FN_VI3_DATA0,
356 FN_DU1_DOTCLKOUT1, FN_TS_SCK1, FN_DREQ2_B, FN_TX2,
357 FN_SPA_TDO, FN_HCTS0_B, FN_VI1_G1, FN_VI3_DATA1,
358 FN_SSI_SCK1, FN_TS_SDEN1, FN_DACK2_B, FN_RX2, FN_HRTS0_B,
359
360 /* IPSR12 */
361 FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
362 FN_SCK2, FN_HSCK0_B, FN_VI1_G3, FN_VI3_DATA3,
363 FN_SSI_SCK2, FN_TS_SDAT1, FN_SCL1_C, FN_HTX0_B,
364 FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
365 FN_SIM_RST_B, FN_HRX0_B, FN_VI1_G5, FN_VI3_DATA5,
366 FN_GPS_CLK, FN_FSE, FN_TX4_B, FN_SIM_D_B,
367 FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
368 FN_RX4_B, FN_SIM_CLK_B, FN_VI1_G7, FN_VI3_DATA7,
369 FN_GPS_MAG, FN_FCE, FN_SCK4_B,
370
371 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
372 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
373 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2,
374 FN_SEL_SCIF3_3, FN_SEL_SCIF3_4,
375 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
376 FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
377 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2,
378 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
379 FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2,
380 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
381 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
382 FN_SEL_VI0_0, FN_SEL_VI0_1,
383 FN_SEL_SD2_0, FN_SEL_SD2_1,
384 FN_SEL_INT3_0, FN_SEL_INT3_1,
385 FN_SEL_INT2_0, FN_SEL_INT2_1,
386 FN_SEL_INT1_0, FN_SEL_INT1_1,
387 FN_SEL_INT0_0, FN_SEL_INT0_1,
388 FN_SEL_IE_0, FN_SEL_IE_1,
389 FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2,
390 FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
391 FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2,
392
393 FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2,
394 FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
395 FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
396 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
397 FN_SEL_CAN0_0, FN_SEL_CAN0_1,
398 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
399 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
400 FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
401 FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4,
402 FN_SEL_ADI_0, FN_SEL_ADI_1,
403 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
404 FN_SEL_SIM_0, FN_SEL_SIM_1,
405 FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
406 FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
407 FN_SEL_I2C3_0, FN_SEL_I2C3_1,
408 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
409 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
410 PINMUX_FUNCTION_END,
411
412 PINMUX_MARK_BEGIN,
413 AVS1_MARK, AVS2_MARK, A17_MARK, A18_MARK,
414 A19_MARK,
415
416 RD_WR_MARK, FWE_MARK, ATAG0_MARK, VI1_R7_MARK,
417 HRTS1_MARK, RX4_C_MARK,
418 CS1_A26_MARK, HSPI_TX2_MARK, SDSELF_B_MARK,
419 CS0_MARK, HSPI_CS2_B_MARK,
420 CLKOUT_MARK, TX3C_IRDA_TX_C_MARK, PWM0_B_MARK,
421 A25_MARK, SD1_WP_MARK, MMC0_D5_MARK, FD5_MARK,
422 HSPI_RX2_MARK, VI1_R3_MARK, TX5_B_MARK, SSI_SDATA7_B_MARK, CTS0_B_MARK,
423 A24_MARK, SD1_CD_MARK, MMC0_D4_MARK, FD4_MARK,
424 HSPI_CS2_MARK, VI1_R2_MARK, SSI_WS78_B_MARK,
425 A23_MARK, FCLE_MARK, HSPI_CLK2_MARK, VI1_R1_MARK,
426 A22_MARK, RX5_D_MARK, HSPI_RX2_B_MARK, VI1_R0_MARK,
427 A21_MARK, SCK5_D_MARK, HSPI_CLK2_B_MARK,
428 A20_MARK, TX5_D_MARK, HSPI_TX2_B_MARK,
429 A0_MARK, SD1_DAT3_MARK, MMC0_D3_MARK, FD3_MARK,
430 BS_MARK, SD1_DAT2_MARK, MMC0_D2_MARK, FD2_MARK,
431 ATADIR0_MARK, SDSELF_MARK, HCTS1_MARK, TX4_C_MARK,
Laurent Pinchart0f6e2e02013-03-07 13:36:36 +0100432 USB_PENC0_MARK, USB_PENC1_MARK, USB_PENC2_MARK,
433 SCK0_MARK, PWM1_MARK, PWMFSW0_MARK,
Laurent Pinchart881023d2012-12-15 23:51:22 +0100434 SCIF_CLK_MARK, TCLK0_C_MARK,
435
436 EX_CS0_MARK, RX3_C_IRDA_RX_C_MARK, MMC0_D6_MARK,
437 FD6_MARK, EX_CS1_MARK, MMC0_D7_MARK, FD7_MARK,
438 EX_CS2_MARK, SD1_CLK_MARK, MMC0_CLK_MARK, FALE_MARK,
439 ATACS00_MARK, EX_CS3_MARK, SD1_CMD_MARK, MMC0_CMD_MARK,
440 FRE_MARK, ATACS10_MARK, VI1_R4_MARK, RX5_B_MARK,
441 HSCK1_MARK, SSI_SDATA8_B_MARK, RTS0_B_TANS_B_MARK, SSI_SDATA9_MARK,
442 EX_CS4_MARK, SD1_DAT0_MARK, MMC0_D0_MARK, FD0_MARK,
443 ATARD0_MARK, VI1_R5_MARK, SCK5_B_MARK, HTX1_MARK,
444 TX2_E_MARK, TX0_B_MARK, SSI_SCK9_MARK, EX_CS5_MARK,
445 SD1_DAT1_MARK, MMC0_D1_MARK, FD1_MARK, ATAWR0_MARK,
446 VI1_R6_MARK, HRX1_MARK, RX2_E_MARK, RX0_B_MARK,
447 SSI_WS9_MARK, MLB_CLK_MARK, PWM2_MARK, SCK4_MARK,
448 MLB_SIG_MARK, PWM3_MARK, TX4_MARK, MLB_DAT_MARK,
449 PWM4_MARK, RX4_MARK, HTX0_MARK, TX1_MARK,
450 SDATA_MARK, CTS0_C_MARK, SUB_TCK_MARK, CC5_STATE2_MARK,
451 CC5_STATE10_MARK, CC5_STATE18_MARK, CC5_STATE26_MARK, CC5_STATE34_MARK,
452
453 HRX0_MARK, RX1_MARK, SCKZ_MARK, RTS0_C_TANS_C_MARK,
454 SUB_TDI_MARK, CC5_STATE3_MARK, CC5_STATE11_MARK, CC5_STATE19_MARK,
455 CC5_STATE27_MARK, CC5_STATE35_MARK, HSCK0_MARK, SCK1_MARK,
456 MTS_MARK, PWM5_MARK, SCK0_C_MARK, SSI_SDATA9_B_MARK,
457 SUB_TDO_MARK, CC5_STATE0_MARK, CC5_STATE8_MARK, CC5_STATE16_MARK,
458 CC5_STATE24_MARK, CC5_STATE32_MARK, HCTS0_MARK, CTS1_MARK,
459 STM_MARK, PWM0_D_MARK, RX0_C_MARK, SCIF_CLK_C_MARK,
460 SUB_TRST_MARK, TCLK1_B_MARK, CC5_OSCOUT_MARK, HRTS0_MARK,
461 RTS1_TANS_MARK, MDATA_MARK, TX0_C_MARK, SUB_TMS_MARK,
462 CC5_STATE1_MARK, CC5_STATE9_MARK, CC5_STATE17_MARK, CC5_STATE25_MARK,
463 CC5_STATE33_MARK, DU0_DR0_MARK, LCDOUT0_MARK, DREQ0_MARK,
464 GPS_CLK_B_MARK, AUDATA0_MARK, TX5_C_MARK, DU0_DR1_MARK,
465 LCDOUT1_MARK, DACK0_MARK, DRACK0_MARK, GPS_SIGN_B_MARK,
466 AUDATA1_MARK, RX5_C_MARK, DU0_DR2_MARK, LCDOUT2_MARK,
467 DU0_DR3_MARK, LCDOUT3_MARK, DU0_DR4_MARK, LCDOUT4_MARK,
468 DU0_DR5_MARK, LCDOUT5_MARK, DU0_DR6_MARK, LCDOUT6_MARK,
469 DU0_DR7_MARK, LCDOUT7_MARK, DU0_DG0_MARK, LCDOUT8_MARK,
470 DREQ1_MARK, SCL2_MARK, AUDATA2_MARK,
471
472 DU0_DG1_MARK, LCDOUT9_MARK, DACK1_MARK, SDA2_MARK,
473 AUDATA3_MARK, DU0_DG2_MARK, LCDOUT10_MARK, DU0_DG3_MARK,
474 LCDOUT11_MARK, DU0_DG4_MARK, LCDOUT12_MARK, DU0_DG5_MARK,
475 LCDOUT13_MARK, DU0_DG6_MARK, LCDOUT14_MARK, DU0_DG7_MARK,
476 LCDOUT15_MARK, DU0_DB0_MARK, LCDOUT16_MARK, EX_WAIT1_MARK,
477 SCL1_MARK, TCLK1_MARK, AUDATA4_MARK, DU0_DB1_MARK,
478 LCDOUT17_MARK, EX_WAIT2_MARK, SDA1_MARK, GPS_MAG_B_MARK,
479 AUDATA5_MARK, SCK5_C_MARK, DU0_DB2_MARK, LCDOUT18_MARK,
480 DU0_DB3_MARK, LCDOUT19_MARK, DU0_DB4_MARK, LCDOUT20_MARK,
481 DU0_DB5_MARK, LCDOUT21_MARK, DU0_DB6_MARK, LCDOUT22_MARK,
482 DU0_DB7_MARK, LCDOUT23_MARK, DU0_DOTCLKIN_MARK, QSTVA_QVS_MARK,
483 TX3_D_IRDA_TX_D_MARK, SCL3_B_MARK, DU0_DOTCLKOUT0_MARK, QCLK_MARK,
484 DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, RX3_D_IRDA_RX_D_MARK, SDA3_B_MARK,
485 SDA2_C_MARK, DACK0_B_MARK, DRACK0_B_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK,
486 QSTH_QHS_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
487 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK, CAN1_TX_MARK,
488 TX2_C_MARK, SCL2_C_MARK, REMOCON_MARK,
489
490 DU0_DISP_MARK, QPOLA_MARK, CAN_CLK_C_MARK, SCK2_C_MARK,
491 DU0_CDE_MARK, QPOLB_MARK, CAN1_RX_MARK, RX2_C_MARK,
492 DREQ0_B_MARK, SSI_SCK78_B_MARK, SCK0_B_MARK, DU1_DR0_MARK,
493 VI2_DATA0_VI2_B0_MARK, PWM6_MARK, SD3_CLK_MARK, TX3_E_IRDA_TX_E_MARK,
494 AUDCK_MARK, PWMFSW0_B_MARK, DU1_DR1_MARK, VI2_DATA1_VI2_B1_MARK,
495 PWM0_MARK, SD3_CMD_MARK, RX3_E_IRDA_RX_E_MARK, AUDSYNC_MARK,
496 CTS0_D_MARK, DU1_DR2_MARK, VI2_G0_MARK, DU1_DR3_MARK,
497 VI2_G1_MARK, DU1_DR4_MARK, VI2_G2_MARK, DU1_DR5_MARK,
498 VI2_G3_MARK, DU1_DR6_MARK, VI2_G4_MARK, DU1_DR7_MARK,
499 VI2_G5_MARK, DU1_DG0_MARK, VI2_DATA2_VI2_B2_MARK, SCL1_B_MARK,
500 SD3_DAT2_MARK, SCK3_E_MARK, AUDATA6_MARK, TX0_D_MARK,
501 DU1_DG1_MARK, VI2_DATA3_VI2_B3_MARK, SDA1_B_MARK, SD3_DAT3_MARK,
502 SCK5_MARK, AUDATA7_MARK, RX0_D_MARK, DU1_DG2_MARK,
503 VI2_G6_MARK, DU1_DG3_MARK, VI2_G7_MARK, DU1_DG4_MARK,
504 VI2_R0_MARK, DU1_DG5_MARK, VI2_R1_MARK, DU1_DG6_MARK,
505 VI2_R2_MARK, DU1_DG7_MARK, VI2_R3_MARK, DU1_DB0_MARK,
506 VI2_DATA4_VI2_B4_MARK, SCL2_B_MARK, SD3_DAT0_MARK, TX5_MARK,
507 SCK0_D_MARK,
508
509 DU1_DB1_MARK, VI2_DATA5_VI2_B5_MARK, SDA2_B_MARK, SD3_DAT1_MARK,
510 RX5_MARK, RTS0_D_TANS_D_MARK, DU1_DB2_MARK, VI2_R4_MARK,
511 DU1_DB3_MARK, VI2_R5_MARK, DU1_DB4_MARK, VI2_R6_MARK,
512 DU1_DB5_MARK, VI2_R7_MARK, DU1_DB6_MARK, SCL2_D_MARK,
513 DU1_DB7_MARK, SDA2_D_MARK, DU1_DOTCLKIN_MARK, VI2_CLKENB_MARK,
514 HSPI_CS1_MARK, SCL1_D_MARK, DU1_DOTCLKOUT_MARK, VI2_FIELD_MARK,
515 SDA1_D_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK, VI2_HSYNC_MARK,
516 VI3_HSYNC_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK, VI2_VSYNC_MARK,
517 VI3_VSYNC_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, VI2_CLK_MARK,
518 TX3_B_IRDA_TX_B_MARK, SD3_CD_MARK, HSPI_TX1_MARK, VI1_CLKENB_MARK,
519 VI3_CLKENB_MARK, AUDIO_CLKC_MARK, TX2_D_MARK, SPEEDIN_MARK,
520 GPS_SIGN_D_MARK, DU1_DISP_MARK, VI2_DATA6_VI2_B6_MARK, TCLK0_MARK,
521 QSTVA_B_QVS_B_MARK, HSPI_CLK1_MARK, SCK2_D_MARK, AUDIO_CLKOUT_B_MARK,
522 GPS_MAG_D_MARK, DU1_CDE_MARK, VI2_DATA7_VI2_B7_MARK,
523 RX3_B_IRDA_RX_B_MARK, SD3_WP_MARK, HSPI_RX1_MARK, VI1_FIELD_MARK,
524 VI3_FIELD_MARK, AUDIO_CLKOUT_MARK, RX2_D_MARK, GPS_CLK_C_MARK,
525 GPS_CLK_D_MARK, AUDIO_CLKA_MARK, CAN_TXCLK_MARK, AUDIO_CLKB_MARK,
526 USB_OVC2_MARK, CAN_DEBUGOUT0_MARK, MOUT0_MARK,
527
528 SSI_SCK0129_MARK, CAN_DEBUGOUT1_MARK, MOUT1_MARK, SSI_WS0129_MARK,
529 CAN_DEBUGOUT2_MARK, MOUT2_MARK, SSI_SDATA0_MARK, CAN_DEBUGOUT3_MARK,
530 MOUT5_MARK, SSI_SDATA1_MARK, CAN_DEBUGOUT4_MARK, MOUT6_MARK,
531 SSI_SDATA2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK34_MARK,
532 CAN_DEBUGOUT6_MARK, CAN0_TX_B_MARK, IERX_MARK, SSI_SCK9_C_MARK,
533 SSI_WS34_MARK, CAN_DEBUGOUT7_MARK, CAN0_RX_B_MARK, IETX_MARK,
534 SSI_WS9_C_MARK, SSI_SDATA3_MARK, PWM0_C_MARK, CAN_DEBUGOUT8_MARK,
535 CAN_CLK_B_MARK, IECLK_MARK, SCIF_CLK_B_MARK, TCLK0_B_MARK,
536 SSI_SDATA4_MARK, CAN_DEBUGOUT9_MARK, SSI_SDATA9_C_MARK, SSI_SCK5_MARK,
537 ADICLK_MARK, CAN_DEBUGOUT10_MARK, SCK3_MARK, TCLK0_D_MARK,
538 SSI_WS5_MARK, ADICS_SAMP_MARK, CAN_DEBUGOUT11_MARK, TX3_IRDA_TX_MARK,
539 SSI_SDATA5_MARK, ADIDATA_MARK, CAN_DEBUGOUT12_MARK, RX3_IRDA_RX_MARK,
540 SSI_SCK6_MARK, ADICHS0_MARK, CAN0_TX_MARK, IERX_B_MARK,
541
542 SSI_WS6_MARK, ADICHS1_MARK, CAN0_RX_MARK, IETX_B_MARK,
543 SSI_SDATA6_MARK, ADICHS2_MARK, CAN_CLK_MARK, IECLK_B_MARK,
544 SSI_SCK78_MARK, CAN_DEBUGOUT13_MARK, IRQ0_B_MARK, SSI_SCK9_B_MARK,
545 HSPI_CLK1_C_MARK, SSI_WS78_MARK, CAN_DEBUGOUT14_MARK, IRQ1_B_MARK,
546 SSI_WS9_B_MARK, HSPI_CS1_C_MARK, SSI_SDATA7_MARK, CAN_DEBUGOUT15_MARK,
547 IRQ2_B_MARK, TCLK1_C_MARK, HSPI_TX1_C_MARK, SSI_SDATA8_MARK,
548 VSP_MARK, IRQ3_B_MARK, HSPI_RX1_C_MARK, SD0_CLK_MARK,
549 ATACS01_MARK, SCK1_B_MARK, SD0_CMD_MARK, ATACS11_MARK,
550 TX1_B_MARK, CC5_TDO_MARK, SD0_DAT0_MARK, ATADIR1_MARK,
551 RX1_B_MARK, CC5_TRST_MARK, SD0_DAT1_MARK, ATAG1_MARK,
552 SCK2_B_MARK, CC5_TMS_MARK, SD0_DAT2_MARK, ATARD1_MARK,
553 TX2_B_MARK, CC5_TCK_MARK, SD0_DAT3_MARK, ATAWR1_MARK,
554 RX2_B_MARK, CC5_TDI_MARK, SD0_CD_MARK, DREQ2_MARK,
555 RTS1_B_TANS_B_MARK, SD0_WP_MARK, DACK2_MARK, CTS1_B_MARK,
556
557 HSPI_CLK0_MARK, CTS0_MARK, USB_OVC0_MARK, AD_CLK_MARK,
558 CC5_STATE4_MARK, CC5_STATE12_MARK, CC5_STATE20_MARK, CC5_STATE28_MARK,
559 CC5_STATE36_MARK, HSPI_CS0_MARK, RTS0_TANS_MARK, USB_OVC1_MARK,
560 AD_DI_MARK, CC5_STATE5_MARK, CC5_STATE13_MARK, CC5_STATE21_MARK,
561 CC5_STATE29_MARK, CC5_STATE37_MARK, HSPI_TX0_MARK, TX0_MARK,
562 CAN_DEBUG_HW_TRIGGER_MARK, AD_DO_MARK, CC5_STATE6_MARK,
563 CC5_STATE14_MARK, CC5_STATE22_MARK, CC5_STATE30_MARK,
564 CC5_STATE38_MARK, HSPI_RX0_MARK, RX0_MARK, CAN_STEP0_MARK,
565 AD_NCS_MARK, CC5_STATE7_MARK, CC5_STATE15_MARK, CC5_STATE23_MARK,
566 CC5_STATE31_MARK, CC5_STATE39_MARK, FMCLK_MARK, RDS_CLK_MARK,
567 PCMOE_MARK, BPFCLK_MARK, PCMWE_MARK, FMIN_MARK, RDS_DATA_MARK,
568 VI0_CLK_MARK, MMC1_CLK_MARK, VI0_CLKENB_MARK, TX1_C_MARK, HTX1_B_MARK,
569 MT1_SYNC_MARK, VI0_FIELD_MARK, RX1_C_MARK, HRX1_B_MARK,
570 VI0_HSYNC_MARK, VI0_DATA0_B_VI0_B0_B_MARK, CTS1_C_MARK, TX4_D_MARK,
571 MMC1_CMD_MARK, HSCK1_B_MARK, VI0_VSYNC_MARK, VI0_DATA1_B_VI0_B1_B_MARK,
572 RTS1_C_TANS_C_MARK, RX4_D_MARK, PWMFSW0_C_MARK,
573
574 VI0_DATA0_VI0_B0_MARK, HRTS1_B_MARK, MT1_VCXO_MARK,
575 VI0_DATA1_VI0_B1_MARK, HCTS1_B_MARK, MT1_PWM_MARK,
576 VI0_DATA2_VI0_B2_MARK, MMC1_D0_MARK, VI0_DATA3_VI0_B3_MARK,
577 MMC1_D1_MARK, VI0_DATA4_VI0_B4_MARK, MMC1_D2_MARK,
578 VI0_DATA5_VI0_B5_MARK, MMC1_D3_MARK, VI0_DATA6_VI0_B6_MARK,
579 MMC1_D4_MARK, ARM_TRACEDATA_0_MARK, VI0_DATA7_VI0_B7_MARK,
580 MMC1_D5_MARK, ARM_TRACEDATA_1_MARK, VI0_G0_MARK, SSI_SCK78_C_MARK,
581 IRQ0_MARK, ARM_TRACEDATA_2_MARK, VI0_G1_MARK, SSI_WS78_C_MARK,
582 IRQ1_MARK, ARM_TRACEDATA_3_MARK, VI0_G2_MARK, ETH_TXD1_MARK,
583 MMC1_D6_MARK, ARM_TRACEDATA_4_MARK, TS_SPSYNC0_MARK, VI0_G3_MARK,
584 ETH_CRS_DV_MARK, MMC1_D7_MARK, ARM_TRACEDATA_5_MARK, TS_SDAT0_MARK,
585 VI0_G4_MARK, ETH_TX_EN_MARK, SD2_DAT0_B_MARK, ARM_TRACEDATA_6_MARK,
586 VI0_G5_MARK, ETH_RX_ER_MARK, SD2_DAT1_B_MARK, ARM_TRACEDATA_7_MARK,
587 VI0_G6_MARK, ETH_RXD0_MARK, SD2_DAT2_B_MARK, ARM_TRACEDATA_8_MARK,
588 VI0_G7_MARK, ETH_RXD1_MARK, SD2_DAT3_B_MARK, ARM_TRACEDATA_9_MARK,
589
590 VI0_R0_MARK, SSI_SDATA7_C_MARK, SCK1_C_MARK, DREQ1_B_MARK,
591 ARM_TRACEDATA_10_MARK, DREQ0_C_MARK, VI0_R1_MARK, SSI_SDATA8_C_MARK,
592 DACK1_B_MARK, ARM_TRACEDATA_11_MARK, DACK0_C_MARK, DRACK0_C_MARK,
593 VI0_R2_MARK, ETH_LINK_MARK, SD2_CLK_B_MARK, IRQ2_MARK,
594 ARM_TRACEDATA_12_MARK, VI0_R3_MARK, ETH_MAGIC_MARK, SD2_CMD_B_MARK,
595 IRQ3_MARK, ARM_TRACEDATA_13_MARK, VI0_R4_MARK, ETH_REFCLK_MARK,
596 SD2_CD_B_MARK, HSPI_CLK1_B_MARK, ARM_TRACEDATA_14_MARK, MT1_CLK_MARK,
597 TS_SCK0_MARK, VI0_R5_MARK, ETH_TXD0_MARK, SD2_WP_B_MARK,
598 HSPI_CS1_B_MARK, ARM_TRACEDATA_15_MARK, MT1_D_MARK, TS_SDEN0_MARK,
599 VI0_R6_MARK, ETH_MDC_MARK, DREQ2_C_MARK, HSPI_TX1_B_MARK,
600 TRACECLK_MARK, MT1_BEN_MARK, PWMFSW0_D_MARK, VI0_R7_MARK,
601 ETH_MDIO_MARK, DACK2_C_MARK, HSPI_RX1_B_MARK, SCIF_CLK_D_MARK,
602 TRACECTL_MARK, MT1_PEN_MARK, VI1_CLK_MARK, SIM_D_MARK, SDA3_MARK,
603 VI1_HSYNC_MARK, VI3_CLK_MARK, SSI_SCK4_MARK, GPS_SIGN_C_MARK,
604 PWMFSW0_E_MARK, VI1_VSYNC_MARK, AUDIO_CLKOUT_C_MARK, SSI_WS4_MARK,
605 SIM_CLK_MARK, GPS_MAG_C_MARK, SPV_TRST_MARK, SCL3_MARK,
606
607 VI1_DATA0_VI1_B0_MARK, SD2_DAT0_MARK, SIM_RST_MARK, SPV_TCK_MARK,
608 ADICLK_B_MARK, VI1_DATA1_VI1_B1_MARK, SD2_DAT1_MARK, MT0_CLK_MARK,
609 SPV_TMS_MARK, ADICS_B_SAMP_B_MARK, VI1_DATA2_VI1_B2_MARK,
610 SD2_DAT2_MARK, MT0_D_MARK, SPVTDI_MARK, ADIDATA_B_MARK,
611 VI1_DATA3_VI1_B3_MARK, SD2_DAT3_MARK, MT0_BEN_MARK, SPV_TDO_MARK,
612 ADICHS0_B_MARK, VI1_DATA4_VI1_B4_MARK, SD2_CLK_MARK, MT0_PEN_MARK,
613 SPA_TRST_MARK, HSPI_CLK1_D_MARK, ADICHS1_B_MARK,
614 VI1_DATA5_VI1_B5_MARK, SD2_CMD_MARK, MT0_SYNC_MARK, SPA_TCK_MARK,
615 HSPI_CS1_D_MARK, ADICHS2_B_MARK, VI1_DATA6_VI1_B6_MARK, SD2_CD_MARK,
616 MT0_VCXO_MARK, SPA_TMS_MARK, HSPI_TX1_D_MARK, VI1_DATA7_VI1_B7_MARK,
617 SD2_WP_MARK, MT0_PWM_MARK, SPA_TDI_MARK, HSPI_RX1_D_MARK,
618 VI1_G0_MARK, VI3_DATA0_MARK, DU1_DOTCLKOUT1_MARK, TS_SCK1_MARK,
619 DREQ2_B_MARK, TX2_MARK, SPA_TDO_MARK, HCTS0_B_MARK,
620 VI1_G1_MARK, VI3_DATA1_MARK, SSI_SCK1_MARK, TS_SDEN1_MARK,
621 DACK2_B_MARK, RX2_MARK, HRTS0_B_MARK,
622
623 VI1_G2_MARK, VI3_DATA2_MARK, SSI_WS1_MARK, TS_SPSYNC1_MARK,
624 SCK2_MARK, HSCK0_B_MARK, VI1_G3_MARK, VI3_DATA3_MARK,
625 SSI_SCK2_MARK, TS_SDAT1_MARK, SCL1_C_MARK, HTX0_B_MARK,
626 VI1_G4_MARK, VI3_DATA4_MARK, SSI_WS2_MARK, SDA1_C_MARK,
627 SIM_RST_B_MARK, HRX0_B_MARK, VI1_G5_MARK, VI3_DATA5_MARK,
628 GPS_CLK_MARK, FSE_MARK, TX4_B_MARK, SIM_D_B_MARK,
629 VI1_G6_MARK, VI3_DATA6_MARK, GPS_SIGN_MARK, FRB_MARK,
630 RX4_B_MARK, SIM_CLK_B_MARK, VI1_G7_MARK, VI3_DATA7_MARK,
631 GPS_MAG_MARK, FCE_MARK, SCK4_B_MARK,
632 PINMUX_MARK_END,
633};
634
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100635static const pinmux_enum_t pinmux_data[] = {
Laurent Pinchart881023d2012-12-15 23:51:22 +0100636 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
637
638 PINMUX_DATA(AVS1_MARK, FN_AVS1),
639 PINMUX_DATA(AVS1_MARK, FN_AVS1),
640 PINMUX_DATA(A17_MARK, FN_A17),
641 PINMUX_DATA(A18_MARK, FN_A18),
642 PINMUX_DATA(A19_MARK, FN_A19),
643
Laurent Pinchart0f6e2e02013-03-07 13:36:36 +0100644 PINMUX_DATA(USB_PENC0_MARK, FN_USB_PENC0),
645 PINMUX_DATA(USB_PENC1_MARK, FN_USB_PENC1),
646
Laurent Pinchart881023d2012-12-15 23:51:22 +0100647 PINMUX_IPSR_DATA(IP0_2_0, USB_PENC2),
648 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCK0, SEL_SCIF0_0),
649 PINMUX_IPSR_DATA(IP0_2_0, PWM1),
650 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, PWMFSW0, SEL_PWMFSW_0),
651 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCIF_CLK, SEL_SCIF_0),
652 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, TCLK0_C, SEL_TMU0_2),
653 PINMUX_IPSR_DATA(IP0_5_3, BS),
654 PINMUX_IPSR_DATA(IP0_5_3, SD1_DAT2),
655 PINMUX_IPSR_DATA(IP0_5_3, MMC0_D2),
656 PINMUX_IPSR_DATA(IP0_5_3, FD2),
657 PINMUX_IPSR_DATA(IP0_5_3, ATADIR0),
658 PINMUX_IPSR_DATA(IP0_5_3, SDSELF),
659 PINMUX_IPSR_MODSEL_DATA(IP0_5_3, HCTS1, SEL_HSCIF1_0),
660 PINMUX_IPSR_DATA(IP0_5_3, TX4_C),
661 PINMUX_IPSR_DATA(IP0_7_6, A0),
662 PINMUX_IPSR_DATA(IP0_7_6, SD1_DAT3),
663 PINMUX_IPSR_DATA(IP0_7_6, MMC0_D3),
664 PINMUX_IPSR_DATA(IP0_7_6, FD3),
665 PINMUX_IPSR_DATA(IP0_9_8, A20),
666 PINMUX_IPSR_DATA(IP0_9_8, TX5_D),
667 PINMUX_IPSR_DATA(IP0_9_8, HSPI_TX2_B),
668 PINMUX_IPSR_DATA(IP0_11_10, A21),
669 PINMUX_IPSR_MODSEL_DATA(IP0_11_10, SCK5_D, SEL_SCIF5_3),
670 PINMUX_IPSR_MODSEL_DATA(IP0_11_10, HSPI_CLK2_B, SEL_HSPI2_1),
671 PINMUX_IPSR_DATA(IP0_13_12, A22),
672 PINMUX_IPSR_MODSEL_DATA(IP0_13_12, RX5_D, SEL_SCIF5_3),
673 PINMUX_IPSR_MODSEL_DATA(IP0_13_12, HSPI_RX2_B, SEL_HSPI2_1),
674 PINMUX_IPSR_DATA(IP0_13_12, VI1_R0),
675 PINMUX_IPSR_DATA(IP0_15_14, A23),
676 PINMUX_IPSR_DATA(IP0_15_14, FCLE),
677 PINMUX_IPSR_MODSEL_DATA(IP0_15_14, HSPI_CLK2, SEL_HSPI2_0),
678 PINMUX_IPSR_DATA(IP0_15_14, VI1_R1),
679 PINMUX_IPSR_DATA(IP0_18_16, A24),
680 PINMUX_IPSR_DATA(IP0_18_16, SD1_CD),
681 PINMUX_IPSR_DATA(IP0_18_16, MMC0_D4),
682 PINMUX_IPSR_DATA(IP0_18_16, FD4),
683 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, HSPI_CS2, SEL_HSPI2_0),
684 PINMUX_IPSR_DATA(IP0_18_16, VI1_R2),
685 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, SSI_WS78_B, SEL_SSI7_1),
686 PINMUX_IPSR_DATA(IP0_22_19, A25),
687 PINMUX_IPSR_DATA(IP0_22_19, SD1_WP),
688 PINMUX_IPSR_DATA(IP0_22_19, MMC0_D5),
689 PINMUX_IPSR_DATA(IP0_22_19, FD5),
690 PINMUX_IPSR_MODSEL_DATA(IP0_22_19, HSPI_RX2, SEL_HSPI2_0),
691 PINMUX_IPSR_DATA(IP0_22_19, VI1_R3),
692 PINMUX_IPSR_DATA(IP0_22_19, TX5_B),
693 PINMUX_IPSR_MODSEL_DATA(IP0_22_19, SSI_SDATA7_B, SEL_SSI7_1),
694 PINMUX_IPSR_MODSEL_DATA(IP0_22_19, CTS0_B, SEL_SCIF0_1),
695 PINMUX_IPSR_DATA(IP0_24_23, CLKOUT),
696 PINMUX_IPSR_DATA(IP0_24_23, TX3C_IRDA_TX_C),
697 PINMUX_IPSR_DATA(IP0_24_23, PWM0_B),
698 PINMUX_IPSR_DATA(IP0_25, CS0),
699 PINMUX_IPSR_MODSEL_DATA(IP0_25, HSPI_CS2_B, SEL_HSPI2_1),
700 PINMUX_IPSR_DATA(IP0_27_26, CS1_A26),
701 PINMUX_IPSR_DATA(IP0_27_26, HSPI_TX2),
702 PINMUX_IPSR_DATA(IP0_27_26, SDSELF_B),
703 PINMUX_IPSR_DATA(IP0_30_28, RD_WR),
704 PINMUX_IPSR_DATA(IP0_30_28, FWE),
705 PINMUX_IPSR_DATA(IP0_30_28, ATAG0),
706 PINMUX_IPSR_DATA(IP0_30_28, VI1_R7),
707 PINMUX_IPSR_MODSEL_DATA(IP0_30_28, HRTS1, SEL_HSCIF1_0),
708 PINMUX_IPSR_MODSEL_DATA(IP0_30_28, RX4_C, SEL_SCIF4_2),
709
710 PINMUX_IPSR_DATA(IP1_1_0, EX_CS0),
711 PINMUX_IPSR_MODSEL_DATA(IP1_1_0, RX3_C_IRDA_RX_C, SEL_SCIF3_2),
712 PINMUX_IPSR_DATA(IP1_1_0, MMC0_D6),
713 PINMUX_IPSR_DATA(IP1_1_0, FD6),
714 PINMUX_IPSR_DATA(IP1_3_2, EX_CS1),
715 PINMUX_IPSR_DATA(IP1_3_2, MMC0_D7),
716 PINMUX_IPSR_DATA(IP1_3_2, FD7),
717 PINMUX_IPSR_DATA(IP1_6_4, EX_CS2),
718 PINMUX_IPSR_DATA(IP1_6_4, SD1_CLK),
719 PINMUX_IPSR_DATA(IP1_6_4, MMC0_CLK),
720 PINMUX_IPSR_DATA(IP1_6_4, FALE),
721 PINMUX_IPSR_DATA(IP1_6_4, ATACS00),
722 PINMUX_IPSR_DATA(IP1_10_7, EX_CS3),
723 PINMUX_IPSR_DATA(IP1_10_7, SD1_CMD),
724 PINMUX_IPSR_DATA(IP1_10_7, MMC0_CMD),
725 PINMUX_IPSR_DATA(IP1_10_7, FRE),
726 PINMUX_IPSR_DATA(IP1_10_7, ATACS10),
727 PINMUX_IPSR_DATA(IP1_10_7, VI1_R4),
728 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RX5_B, SEL_SCIF5_1),
729 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, HSCK1, SEL_HSCIF1_0),
730 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA8_B, SEL_SSI8_1),
731 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RTS0_B_TANS_B, SEL_SCIF0_1),
732 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA9, SEL_SSI9_0),
733 PINMUX_IPSR_DATA(IP1_14_11, EX_CS4),
734 PINMUX_IPSR_DATA(IP1_14_11, SD1_DAT0),
735 PINMUX_IPSR_DATA(IP1_14_11, MMC0_D0),
736 PINMUX_IPSR_DATA(IP1_14_11, FD0),
737 PINMUX_IPSR_DATA(IP1_14_11, ATARD0),
738 PINMUX_IPSR_DATA(IP1_14_11, VI1_R5),
739 PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SCK5_B, SEL_SCIF5_1),
740 PINMUX_IPSR_DATA(IP1_14_11, HTX1),
741 PINMUX_IPSR_DATA(IP1_14_11, TX2_E),
742 PINMUX_IPSR_DATA(IP1_14_11, TX0_B),
743 PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SSI_SCK9, SEL_SSI9_0),
744 PINMUX_IPSR_DATA(IP1_18_15, EX_CS5),
745 PINMUX_IPSR_DATA(IP1_18_15, SD1_DAT1),
746 PINMUX_IPSR_DATA(IP1_18_15, MMC0_D1),
747 PINMUX_IPSR_DATA(IP1_18_15, FD1),
748 PINMUX_IPSR_DATA(IP1_18_15, ATAWR0),
749 PINMUX_IPSR_DATA(IP1_18_15, VI1_R6),
750 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, HRX1, SEL_HSCIF1_0),
751 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX2_E, SEL_SCIF2_4),
752 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX0_B, SEL_SCIF0_1),
753 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, SSI_WS9, SEL_SSI9_0),
754 PINMUX_IPSR_DATA(IP1_20_19, MLB_CLK),
755 PINMUX_IPSR_DATA(IP1_20_19, PWM2),
756 PINMUX_IPSR_MODSEL_DATA(IP1_20_19, SCK4, SEL_SCIF4_0),
757 PINMUX_IPSR_DATA(IP1_22_21, MLB_SIG),
758 PINMUX_IPSR_DATA(IP1_22_21, PWM3),
759 PINMUX_IPSR_DATA(IP1_22_21, TX4),
760 PINMUX_IPSR_DATA(IP1_24_23, MLB_DAT),
761 PINMUX_IPSR_DATA(IP1_24_23, PWM4),
762 PINMUX_IPSR_MODSEL_DATA(IP1_24_23, RX4, SEL_SCIF4_0),
763 PINMUX_IPSR_DATA(IP1_28_25, HTX0),
764 PINMUX_IPSR_DATA(IP1_28_25, TX1),
765 PINMUX_IPSR_DATA(IP1_28_25, SDATA),
766 PINMUX_IPSR_MODSEL_DATA(IP1_28_25, CTS0_C, SEL_SCIF0_2),
767 PINMUX_IPSR_DATA(IP1_28_25, SUB_TCK),
768 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE2),
769 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE10),
770 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE18),
771 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE26),
772 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE34),
773
774 PINMUX_IPSR_MODSEL_DATA(IP2_3_0, HRX0, SEL_HSCIF0_0),
775 PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RX1, SEL_SCIF1_0),
776 PINMUX_IPSR_DATA(IP2_3_0, SCKZ),
777 PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RTS0_C_TANS_C, SEL_SCIF0_2),
778 PINMUX_IPSR_DATA(IP2_3_0, SUB_TDI),
779 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE3),
780 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE11),
781 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE19),
782 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE27),
783 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE35),
784 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, HSCK0, SEL_HSCIF0_0),
785 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK1, SEL_SCIF1_0),
786 PINMUX_IPSR_DATA(IP2_7_4, MTS),
787 PINMUX_IPSR_DATA(IP2_7_4, PWM5),
788 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK0_C, SEL_SCIF0_2),
789 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SSI_SDATA9_B, SEL_SSI9_1),
790 PINMUX_IPSR_DATA(IP2_7_4, SUB_TDO),
791 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE0),
792 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE8),
793 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE16),
794 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE24),
795 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE32),
796 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, HCTS0, SEL_HSCIF0_0),
797 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, CTS1, SEL_SCIF1_0),
798 PINMUX_IPSR_DATA(IP2_11_8, STM),
799 PINMUX_IPSR_DATA(IP2_11_8, PWM0_D),
800 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, RX0_C, SEL_SCIF0_2),
801 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, SCIF_CLK_C, SEL_SCIF_2),
802 PINMUX_IPSR_DATA(IP2_11_8, SUB_TRST),
803 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, TCLK1_B, SEL_TMU1_1),
804 PINMUX_IPSR_DATA(IP2_11_8, CC5_OSCOUT),
805 PINMUX_IPSR_MODSEL_DATA(IP2_15_12, HRTS0, SEL_HSCIF0_0),
806 PINMUX_IPSR_MODSEL_DATA(IP2_15_12, RTS1_TANS, SEL_SCIF1_0),
807 PINMUX_IPSR_DATA(IP2_15_12, MDATA),
808 PINMUX_IPSR_DATA(IP2_15_12, TX0_C),
809 PINMUX_IPSR_DATA(IP2_15_12, SUB_TMS),
810 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE1),
811 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE9),
812 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE17),
813 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE25),
814 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE33),
815 PINMUX_IPSR_DATA(IP2_18_16, DU0_DR0),
816 PINMUX_IPSR_DATA(IP2_18_16, LCDOUT0),
817 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DREQ0, SEL_EXBUS0_0),
818 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, GPS_CLK_B, SEL_GPS_1),
819 PINMUX_IPSR_DATA(IP2_18_16, AUDATA0),
820 PINMUX_IPSR_DATA(IP2_18_16, TX5_C),
821 PINMUX_IPSR_DATA(IP2_21_19, DU0_DR1),
822 PINMUX_IPSR_DATA(IP2_21_19, LCDOUT1),
823 PINMUX_IPSR_DATA(IP2_21_19, DACK0),
824 PINMUX_IPSR_DATA(IP2_21_19, DRACK0),
825 PINMUX_IPSR_MODSEL_DATA(IP2_21_19, GPS_SIGN_B, SEL_GPS_1),
826 PINMUX_IPSR_DATA(IP2_21_19, AUDATA1),
827 PINMUX_IPSR_MODSEL_DATA(IP2_21_19, RX5_C, SEL_SCIF5_2),
828 PINMUX_IPSR_DATA(IP2_22, DU0_DR2),
829 PINMUX_IPSR_DATA(IP2_22, LCDOUT2),
830 PINMUX_IPSR_DATA(IP2_23, DU0_DR3),
831 PINMUX_IPSR_DATA(IP2_23, LCDOUT3),
832 PINMUX_IPSR_DATA(IP2_24, DU0_DR4),
833 PINMUX_IPSR_DATA(IP2_24, LCDOUT4),
834 PINMUX_IPSR_DATA(IP2_25, DU0_DR5),
835 PINMUX_IPSR_DATA(IP2_25, LCDOUT5),
836 PINMUX_IPSR_DATA(IP2_26, DU0_DR6),
837 PINMUX_IPSR_DATA(IP2_26, LCDOUT6),
838 PINMUX_IPSR_DATA(IP2_27, DU0_DR7),
839 PINMUX_IPSR_DATA(IP2_27, LCDOUT7),
840 PINMUX_IPSR_DATA(IP2_30_28, DU0_DG0),
841 PINMUX_IPSR_DATA(IP2_30_28, LCDOUT8),
842 PINMUX_IPSR_MODSEL_DATA(IP2_30_28, DREQ1, SEL_EXBUS1_0),
843 PINMUX_IPSR_MODSEL_DATA(IP2_30_28, SCL2, SEL_I2C2_0),
844 PINMUX_IPSR_DATA(IP2_30_28, AUDATA2),
845
846 PINMUX_IPSR_DATA(IP3_2_0, DU0_DG1),
847 PINMUX_IPSR_DATA(IP3_2_0, LCDOUT9),
848 PINMUX_IPSR_DATA(IP3_2_0, DACK1),
849 PINMUX_IPSR_MODSEL_DATA(IP3_2_0, SDA2, SEL_I2C2_0),
850 PINMUX_IPSR_DATA(IP3_2_0, AUDATA3),
851 PINMUX_IPSR_DATA(IP3_3, DU0_DG2),
852 PINMUX_IPSR_DATA(IP3_3, LCDOUT10),
853 PINMUX_IPSR_DATA(IP3_4, DU0_DG3),
854 PINMUX_IPSR_DATA(IP3_4, LCDOUT11),
855 PINMUX_IPSR_DATA(IP3_5, DU0_DG4),
856 PINMUX_IPSR_DATA(IP3_5, LCDOUT12),
857 PINMUX_IPSR_DATA(IP3_6, DU0_DG5),
858 PINMUX_IPSR_DATA(IP3_6, LCDOUT13),
859 PINMUX_IPSR_DATA(IP3_7, DU0_DG6),
860 PINMUX_IPSR_DATA(IP3_7, LCDOUT14),
861 PINMUX_IPSR_DATA(IP3_8, DU0_DG7),
862 PINMUX_IPSR_DATA(IP3_8, LCDOUT15),
863 PINMUX_IPSR_DATA(IP3_11_9, DU0_DB0),
864 PINMUX_IPSR_DATA(IP3_11_9, LCDOUT16),
865 PINMUX_IPSR_DATA(IP3_11_9, EX_WAIT1),
866 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, SCL1, SEL_I2C1_0),
867 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, TCLK1, SEL_TMU1_0),
868 PINMUX_IPSR_DATA(IP3_11_9, AUDATA4),
869 PINMUX_IPSR_DATA(IP3_14_12, DU0_DB1),
870 PINMUX_IPSR_DATA(IP3_14_12, LCDOUT17),
871 PINMUX_IPSR_DATA(IP3_14_12, EX_WAIT2),
872 PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SDA1, SEL_I2C1_0),
873 PINMUX_IPSR_MODSEL_DATA(IP3_14_12, GPS_MAG_B, SEL_GPS_1),
874 PINMUX_IPSR_DATA(IP3_14_12, AUDATA5),
875 PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SCK5_C, SEL_SCIF5_2),
876 PINMUX_IPSR_DATA(IP3_15, DU0_DB2),
877 PINMUX_IPSR_DATA(IP3_15, LCDOUT18),
878 PINMUX_IPSR_DATA(IP3_16, DU0_DB3),
879 PINMUX_IPSR_DATA(IP3_16, LCDOUT19),
880 PINMUX_IPSR_DATA(IP3_17, DU0_DB4),
881 PINMUX_IPSR_DATA(IP3_17, LCDOUT20),
882 PINMUX_IPSR_DATA(IP3_18, DU0_DB5),
883 PINMUX_IPSR_DATA(IP3_18, LCDOUT21),
884 PINMUX_IPSR_DATA(IP3_19, DU0_DB6),
885 PINMUX_IPSR_DATA(IP3_19, LCDOUT22),
886 PINMUX_IPSR_DATA(IP3_20, DU0_DB7),
887 PINMUX_IPSR_DATA(IP3_20, LCDOUT23),
888 PINMUX_IPSR_DATA(IP3_22_21, DU0_DOTCLKIN),
889 PINMUX_IPSR_DATA(IP3_22_21, QSTVA_QVS),
890 PINMUX_IPSR_DATA(IP3_22_21, TX3_D_IRDA_TX_D),
891 PINMUX_IPSR_MODSEL_DATA(IP3_22_21, SCL3_B, SEL_I2C3_1),
892 PINMUX_IPSR_DATA(IP3_23, DU0_DOTCLKOUT0),
893 PINMUX_IPSR_DATA(IP3_23, QCLK),
894 PINMUX_IPSR_DATA(IP3_26_24, DU0_DOTCLKOUT1),
895 PINMUX_IPSR_DATA(IP3_26_24, QSTVB_QVE),
896 PINMUX_IPSR_MODSEL_DATA(IP3_26_24, RX3_D_IRDA_RX_D, SEL_SCIF3_3),
897 PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA3_B, SEL_I2C3_1),
898 PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA2_C, SEL_I2C2_2),
899 PINMUX_IPSR_DATA(IP3_26_24, DACK0_B),
900 PINMUX_IPSR_DATA(IP3_26_24, DRACK0_B),
901 PINMUX_IPSR_DATA(IP3_27, DU0_EXHSYNC_DU0_HSYNC),
902 PINMUX_IPSR_DATA(IP3_27, QSTH_QHS),
903 PINMUX_IPSR_DATA(IP3_28, DU0_EXVSYNC_DU0_VSYNC),
904 PINMUX_IPSR_DATA(IP3_28, QSTB_QHE),
905 PINMUX_IPSR_DATA(IP3_31_29, DU0_EXODDF_DU0_ODDF_DISP_CDE),
906 PINMUX_IPSR_DATA(IP3_31_29, QCPV_QDE),
907 PINMUX_IPSR_DATA(IP3_31_29, CAN1_TX),
908 PINMUX_IPSR_DATA(IP3_31_29, TX2_C),
909 PINMUX_IPSR_MODSEL_DATA(IP3_31_29, SCL2_C, SEL_I2C2_2),
910 PINMUX_IPSR_DATA(IP3_31_29, REMOCON),
911
912 PINMUX_IPSR_DATA(IP4_1_0, DU0_DISP),
913 PINMUX_IPSR_DATA(IP4_1_0, QPOLA),
914 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, CAN_CLK_C, SEL_CANCLK_2),
915 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCK2_C, SEL_SCIF2_2),
916 PINMUX_IPSR_DATA(IP4_4_2, DU0_CDE),
917 PINMUX_IPSR_DATA(IP4_4_2, QPOLB),
918 PINMUX_IPSR_DATA(IP4_4_2, CAN1_RX),
919 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, RX2_C, SEL_SCIF2_2),
920 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, DREQ0_B, SEL_EXBUS0_1),
921 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SSI_SCK78_B, SEL_SSI7_1),
922 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SCK0_B, SEL_SCIF0_1),
923 PINMUX_IPSR_DATA(IP4_7_5, DU1_DR0),
924 PINMUX_IPSR_DATA(IP4_7_5, VI2_DATA0_VI2_B0),
925 PINMUX_IPSR_DATA(IP4_7_5, PWM6),
926 PINMUX_IPSR_DATA(IP4_7_5, SD3_CLK),
927 PINMUX_IPSR_DATA(IP4_7_5, TX3_E_IRDA_TX_E),
928 PINMUX_IPSR_DATA(IP4_7_5, AUDCK),
929 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, PWMFSW0_B, SEL_PWMFSW_1),
930 PINMUX_IPSR_DATA(IP4_10_8, DU1_DR1),
931 PINMUX_IPSR_DATA(IP4_10_8, VI2_DATA1_VI2_B1),
932 PINMUX_IPSR_DATA(IP4_10_8, PWM0),
933 PINMUX_IPSR_DATA(IP4_10_8, SD3_CMD),
934 PINMUX_IPSR_MODSEL_DATA(IP4_10_8, RX3_E_IRDA_RX_E, SEL_SCIF3_4),
935 PINMUX_IPSR_DATA(IP4_10_8, AUDSYNC),
936 PINMUX_IPSR_MODSEL_DATA(IP4_10_8, CTS0_D, SEL_SCIF0_3),
937 PINMUX_IPSR_DATA(IP4_11, DU1_DR2),
938 PINMUX_IPSR_DATA(IP4_11, VI2_G0),
939 PINMUX_IPSR_DATA(IP4_12, DU1_DR3),
940 PINMUX_IPSR_DATA(IP4_12, VI2_G1),
941 PINMUX_IPSR_DATA(IP4_13, DU1_DR4),
942 PINMUX_IPSR_DATA(IP4_13, VI2_G2),
943 PINMUX_IPSR_DATA(IP4_14, DU1_DR5),
944 PINMUX_IPSR_DATA(IP4_14, VI2_G3),
945 PINMUX_IPSR_DATA(IP4_15, DU1_DR6),
946 PINMUX_IPSR_DATA(IP4_15, VI2_G4),
947 PINMUX_IPSR_DATA(IP4_16, DU1_DR7),
948 PINMUX_IPSR_DATA(IP4_16, VI2_G5),
949 PINMUX_IPSR_DATA(IP4_19_17, DU1_DG0),
950 PINMUX_IPSR_DATA(IP4_19_17, VI2_DATA2_VI2_B2),
951 PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCL1_B, SEL_I2C1_1),
952 PINMUX_IPSR_DATA(IP4_19_17, SD3_DAT2),
953 PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCK3_E, SEL_SCIF3_4),
954 PINMUX_IPSR_DATA(IP4_19_17, AUDATA6),
955 PINMUX_IPSR_DATA(IP4_19_17, TX0_D),
956 PINMUX_IPSR_DATA(IP4_22_20, DU1_DG1),
957 PINMUX_IPSR_DATA(IP4_22_20, VI2_DATA3_VI2_B3),
958 PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SDA1_B, SEL_I2C1_1),
959 PINMUX_IPSR_DATA(IP4_22_20, SD3_DAT3),
960 PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SCK5, SEL_SCIF5_0),
961 PINMUX_IPSR_DATA(IP4_22_20, AUDATA7),
962 PINMUX_IPSR_MODSEL_DATA(IP4_22_20, RX0_D, SEL_SCIF0_3),
963 PINMUX_IPSR_DATA(IP4_23, DU1_DG2),
964 PINMUX_IPSR_DATA(IP4_23, VI2_G6),
965 PINMUX_IPSR_DATA(IP4_24, DU1_DG3),
966 PINMUX_IPSR_DATA(IP4_24, VI2_G7),
967 PINMUX_IPSR_DATA(IP4_25, DU1_DG4),
968 PINMUX_IPSR_DATA(IP4_25, VI2_R0),
969 PINMUX_IPSR_DATA(IP4_26, DU1_DG5),
970 PINMUX_IPSR_DATA(IP4_26, VI2_R1),
971 PINMUX_IPSR_DATA(IP4_27, DU1_DG6),
972 PINMUX_IPSR_DATA(IP4_27, VI2_R2),
973 PINMUX_IPSR_DATA(IP4_28, DU1_DG7),
974 PINMUX_IPSR_DATA(IP4_28, VI2_R3),
975 PINMUX_IPSR_DATA(IP4_31_29, DU1_DB0),
976 PINMUX_IPSR_DATA(IP4_31_29, VI2_DATA4_VI2_B4),
977 PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCL2_B, SEL_I2C2_1),
978 PINMUX_IPSR_DATA(IP4_31_29, SD3_DAT0),
979 PINMUX_IPSR_DATA(IP4_31_29, TX5),
980 PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCK0_D, SEL_SCIF0_3),
981
982 PINMUX_IPSR_DATA(IP5_2_0, DU1_DB1),
983 PINMUX_IPSR_DATA(IP5_2_0, VI2_DATA5_VI2_B5),
984 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, SDA2_B, SEL_I2C2_1),
985 PINMUX_IPSR_DATA(IP5_2_0, SD3_DAT1),
986 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RX5, SEL_SCIF5_0),
987 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RTS0_D_TANS_D, SEL_SCIF0_3),
988 PINMUX_IPSR_DATA(IP5_3, DU1_DB2),
989 PINMUX_IPSR_DATA(IP5_3, VI2_R4),
990 PINMUX_IPSR_DATA(IP5_4, DU1_DB3),
991 PINMUX_IPSR_DATA(IP5_4, VI2_R5),
992 PINMUX_IPSR_DATA(IP5_5, DU1_DB4),
993 PINMUX_IPSR_DATA(IP5_5, VI2_R6),
994 PINMUX_IPSR_DATA(IP5_6, DU1_DB5),
995 PINMUX_IPSR_DATA(IP5_6, VI2_R7),
996 PINMUX_IPSR_DATA(IP5_7, DU1_DB6),
997 PINMUX_IPSR_MODSEL_DATA(IP5_7, SCL2_D, SEL_I2C2_3),
998 PINMUX_IPSR_DATA(IP5_8, DU1_DB7),
999 PINMUX_IPSR_MODSEL_DATA(IP5_8, SDA2_D, SEL_I2C2_3),
1000 PINMUX_IPSR_DATA(IP5_10_9, DU1_DOTCLKIN),
1001 PINMUX_IPSR_DATA(IP5_10_9, VI2_CLKENB),
1002 PINMUX_IPSR_MODSEL_DATA(IP5_10_9, HSPI_CS1, SEL_HSPI1_0),
1003 PINMUX_IPSR_MODSEL_DATA(IP5_10_9, SCL1_D, SEL_I2C1_3),
1004 PINMUX_IPSR_DATA(IP5_12_11, DU1_DOTCLKOUT),
1005 PINMUX_IPSR_DATA(IP5_12_11, VI2_FIELD),
1006 PINMUX_IPSR_MODSEL_DATA(IP5_12_11, SDA1_D, SEL_I2C1_3),
1007 PINMUX_IPSR_DATA(IP5_14_13, DU1_EXHSYNC_DU1_HSYNC),
1008 PINMUX_IPSR_DATA(IP5_14_13, VI2_HSYNC),
1009 PINMUX_IPSR_DATA(IP5_14_13, VI3_HSYNC),
1010 PINMUX_IPSR_DATA(IP5_16_15, DU1_EXVSYNC_DU1_VSYNC),
1011 PINMUX_IPSR_DATA(IP5_16_15, VI2_VSYNC),
1012 PINMUX_IPSR_DATA(IP5_16_15, VI3_VSYNC),
1013 PINMUX_IPSR_DATA(IP5_20_17, DU1_EXODDF_DU1_ODDF_DISP_CDE),
1014 PINMUX_IPSR_DATA(IP5_20_17, VI2_CLK),
1015 PINMUX_IPSR_DATA(IP5_20_17, TX3_B_IRDA_TX_B),
1016 PINMUX_IPSR_DATA(IP5_20_17, SD3_CD),
1017 PINMUX_IPSR_DATA(IP5_20_17, HSPI_TX1),
1018 PINMUX_IPSR_DATA(IP5_20_17, VI1_CLKENB),
1019 PINMUX_IPSR_DATA(IP5_20_17, VI3_CLKENB),
1020 PINMUX_IPSR_DATA(IP5_20_17, AUDIO_CLKC),
1021 PINMUX_IPSR_DATA(IP5_20_17, TX2_D),
1022 PINMUX_IPSR_DATA(IP5_20_17, SPEEDIN),
1023 PINMUX_IPSR_MODSEL_DATA(IP5_20_17, GPS_SIGN_D, SEL_GPS_3),
1024 PINMUX_IPSR_DATA(IP5_23_21, DU1_DISP),
1025 PINMUX_IPSR_DATA(IP5_23_21, VI2_DATA6_VI2_B6),
1026 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, TCLK0, SEL_TMU0_0),
1027 PINMUX_IPSR_DATA(IP5_23_21, QSTVA_B_QVS_B),
1028 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, HSPI_CLK1, SEL_HSPI1_0),
1029 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, SCK2_D, SEL_SCIF2_3),
1030 PINMUX_IPSR_DATA(IP5_23_21, AUDIO_CLKOUT_B),
1031 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, GPS_MAG_D, SEL_GPS_3),
1032 PINMUX_IPSR_DATA(IP5_27_24, DU1_CDE),
1033 PINMUX_IPSR_DATA(IP5_27_24, VI2_DATA7_VI2_B7),
1034 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX3_B_IRDA_RX_B, SEL_SCIF3_1),
1035 PINMUX_IPSR_DATA(IP5_27_24, SD3_WP),
1036 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, HSPI_RX1, SEL_HSPI1_0),
1037 PINMUX_IPSR_DATA(IP5_27_24, VI1_FIELD),
1038 PINMUX_IPSR_DATA(IP5_27_24, VI3_FIELD),
1039 PINMUX_IPSR_DATA(IP5_27_24, AUDIO_CLKOUT),
1040 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX2_D, SEL_SCIF2_3),
1041 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_C, SEL_GPS_2),
1042 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_D, SEL_GPS_3),
1043 PINMUX_IPSR_DATA(IP5_28, AUDIO_CLKA),
1044 PINMUX_IPSR_DATA(IP5_28, CAN_TXCLK),
1045 PINMUX_IPSR_DATA(IP5_30_29, AUDIO_CLKB),
1046 PINMUX_IPSR_DATA(IP5_30_29, USB_OVC2),
1047 PINMUX_IPSR_DATA(IP5_30_29, CAN_DEBUGOUT0),
1048 PINMUX_IPSR_DATA(IP5_30_29, MOUT0),
1049
1050 PINMUX_IPSR_DATA(IP6_1_0, SSI_SCK0129),
1051 PINMUX_IPSR_DATA(IP6_1_0, CAN_DEBUGOUT1),
1052 PINMUX_IPSR_DATA(IP6_1_0, MOUT1),
1053 PINMUX_IPSR_DATA(IP6_3_2, SSI_WS0129),
1054 PINMUX_IPSR_DATA(IP6_3_2, CAN_DEBUGOUT2),
1055 PINMUX_IPSR_DATA(IP6_3_2, MOUT2),
1056 PINMUX_IPSR_DATA(IP6_5_4, SSI_SDATA0),
1057 PINMUX_IPSR_DATA(IP6_5_4, CAN_DEBUGOUT3),
1058 PINMUX_IPSR_DATA(IP6_5_4, MOUT5),
1059 PINMUX_IPSR_DATA(IP6_7_6, SSI_SDATA1),
1060 PINMUX_IPSR_DATA(IP6_7_6, CAN_DEBUGOUT4),
1061 PINMUX_IPSR_DATA(IP6_7_6, MOUT6),
1062 PINMUX_IPSR_DATA(IP6_8, SSI_SDATA2),
1063 PINMUX_IPSR_DATA(IP6_8, CAN_DEBUGOUT5),
1064 PINMUX_IPSR_DATA(IP6_11_9, SSI_SCK34),
1065 PINMUX_IPSR_DATA(IP6_11_9, CAN_DEBUGOUT6),
1066 PINMUX_IPSR_DATA(IP6_11_9, CAN0_TX_B),
1067 PINMUX_IPSR_MODSEL_DATA(IP6_11_9, IERX, SEL_IE_0),
1068 PINMUX_IPSR_MODSEL_DATA(IP6_11_9, SSI_SCK9_C, SEL_SSI9_2),
1069 PINMUX_IPSR_DATA(IP6_14_12, SSI_WS34),
1070 PINMUX_IPSR_DATA(IP6_14_12, CAN_DEBUGOUT7),
1071 PINMUX_IPSR_MODSEL_DATA(IP6_14_12, CAN0_RX_B, SEL_CAN0_1),
1072 PINMUX_IPSR_DATA(IP6_14_12, IETX),
1073 PINMUX_IPSR_MODSEL_DATA(IP6_14_12, SSI_WS9_C, SEL_SSI9_2),
1074 PINMUX_IPSR_DATA(IP6_17_15, SSI_SDATA3),
1075 PINMUX_IPSR_DATA(IP6_17_15, PWM0_C),
1076 PINMUX_IPSR_DATA(IP6_17_15, CAN_DEBUGOUT8),
1077 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, CAN_CLK_B, SEL_CANCLK_1),
1078 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, IECLK, SEL_IE_0),
1079 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, SCIF_CLK_B, SEL_SCIF_1),
1080 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, TCLK0_B, SEL_TMU0_1),
1081 PINMUX_IPSR_DATA(IP6_19_18, SSI_SDATA4),
1082 PINMUX_IPSR_DATA(IP6_19_18, CAN_DEBUGOUT9),
1083 PINMUX_IPSR_MODSEL_DATA(IP6_19_18, SSI_SDATA9_C, SEL_SSI9_2),
1084 PINMUX_IPSR_DATA(IP6_22_20, SSI_SCK5),
1085 PINMUX_IPSR_DATA(IP6_22_20, ADICLK),
1086 PINMUX_IPSR_DATA(IP6_22_20, CAN_DEBUGOUT10),
1087 PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCK3, SEL_SCIF3_0),
1088 PINMUX_IPSR_MODSEL_DATA(IP6_22_20, TCLK0_D, SEL_TMU0_3),
1089 PINMUX_IPSR_DATA(IP6_24_23, SSI_WS5),
1090 PINMUX_IPSR_MODSEL_DATA(IP6_24_23, ADICS_SAMP, SEL_ADI_0),
1091 PINMUX_IPSR_DATA(IP6_24_23, CAN_DEBUGOUT11),
1092 PINMUX_IPSR_DATA(IP6_24_23, TX3_IRDA_TX),
1093 PINMUX_IPSR_DATA(IP6_26_25, SSI_SDATA5),
1094 PINMUX_IPSR_MODSEL_DATA(IP6_26_25, ADIDATA, SEL_ADI_0),
1095 PINMUX_IPSR_DATA(IP6_26_25, CAN_DEBUGOUT12),
1096 PINMUX_IPSR_MODSEL_DATA(IP6_26_25, RX3_IRDA_RX, SEL_SCIF3_0),
1097 PINMUX_IPSR_DATA(IP6_30_29, SSI_SCK6),
1098 PINMUX_IPSR_DATA(IP6_30_29, ADICHS0),
1099 PINMUX_IPSR_DATA(IP6_30_29, CAN0_TX),
1100 PINMUX_IPSR_MODSEL_DATA(IP6_30_29, IERX_B, SEL_IE_1),
1101
1102 PINMUX_IPSR_DATA(IP7_1_0, SSI_WS6),
1103 PINMUX_IPSR_DATA(IP7_1_0, ADICHS1),
1104 PINMUX_IPSR_MODSEL_DATA(IP7_1_0, CAN0_RX, SEL_CAN0_0),
1105 PINMUX_IPSR_DATA(IP7_1_0, IETX_B),
1106 PINMUX_IPSR_DATA(IP7_3_2, SSI_SDATA6),
1107 PINMUX_IPSR_DATA(IP7_3_2, ADICHS2),
1108 PINMUX_IPSR_MODSEL_DATA(IP7_3_2, CAN_CLK, SEL_CANCLK_0),
1109 PINMUX_IPSR_MODSEL_DATA(IP7_3_2, IECLK_B, SEL_IE_1),
1110 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK78, SEL_SSI7_0),
1111 PINMUX_IPSR_DATA(IP7_6_4, CAN_DEBUGOUT13),
1112 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, IRQ0_B, SEL_INT0_1),
1113 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK9_B, SEL_SSI9_1),
1114 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, HSPI_CLK1_C, SEL_HSPI1_2),
1115 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS78, SEL_SSI7_0),
1116 PINMUX_IPSR_DATA(IP7_9_7, CAN_DEBUGOUT14),
1117 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, IRQ1_B, SEL_INT1_1),
1118 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS9_B, SEL_SSI9_1),
1119 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, HSPI_CS1_C, SEL_HSPI1_2),
1120 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, SSI_SDATA7, SEL_SSI7_0),
1121 PINMUX_IPSR_DATA(IP7_12_10, CAN_DEBUGOUT15),
1122 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, IRQ2_B, SEL_INT2_1),
1123 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, TCLK1_C, SEL_TMU1_2),
1124 PINMUX_IPSR_DATA(IP7_12_10, HSPI_TX1_C),
1125 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, SSI_SDATA8, SEL_SSI8_0),
1126 PINMUX_IPSR_DATA(IP7_14_13, VSP),
1127 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, IRQ3_B, SEL_INT3_1),
1128 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, HSPI_RX1_C, SEL_HSPI1_2),
1129 PINMUX_IPSR_DATA(IP7_16_15, SD0_CLK),
1130 PINMUX_IPSR_DATA(IP7_16_15, ATACS01),
1131 PINMUX_IPSR_MODSEL_DATA(IP7_16_15, SCK1_B, SEL_SCIF1_1),
1132 PINMUX_IPSR_DATA(IP7_18_17, SD0_CMD),
1133 PINMUX_IPSR_DATA(IP7_18_17, ATACS11),
1134 PINMUX_IPSR_DATA(IP7_18_17, TX1_B),
1135 PINMUX_IPSR_DATA(IP7_18_17, CC5_TDO),
1136 PINMUX_IPSR_DATA(IP7_20_19, SD0_DAT0),
1137 PINMUX_IPSR_DATA(IP7_20_19, ATADIR1),
1138 PINMUX_IPSR_MODSEL_DATA(IP7_20_19, RX1_B, SEL_SCIF1_1),
1139 PINMUX_IPSR_DATA(IP7_20_19, CC5_TRST),
1140 PINMUX_IPSR_DATA(IP7_22_21, SD0_DAT1),
1141 PINMUX_IPSR_DATA(IP7_22_21, ATAG1),
1142 PINMUX_IPSR_MODSEL_DATA(IP7_22_21, SCK2_B, SEL_SCIF2_1),
1143 PINMUX_IPSR_DATA(IP7_22_21, CC5_TMS),
1144 PINMUX_IPSR_DATA(IP7_24_23, SD0_DAT2),
1145 PINMUX_IPSR_DATA(IP7_24_23, ATARD1),
1146 PINMUX_IPSR_DATA(IP7_24_23, TX2_B),
1147 PINMUX_IPSR_DATA(IP7_24_23, CC5_TCK),
1148 PINMUX_IPSR_DATA(IP7_26_25, SD0_DAT3),
1149 PINMUX_IPSR_DATA(IP7_26_25, ATAWR1),
1150 PINMUX_IPSR_MODSEL_DATA(IP7_26_25, RX2_B, SEL_SCIF2_1),
1151 PINMUX_IPSR_DATA(IP7_26_25, CC5_TDI),
1152 PINMUX_IPSR_DATA(IP7_28_27, SD0_CD),
1153 PINMUX_IPSR_MODSEL_DATA(IP7_28_27, DREQ2, SEL_EXBUS2_0),
1154 PINMUX_IPSR_MODSEL_DATA(IP7_28_27, RTS1_B_TANS_B, SEL_SCIF1_1),
1155 PINMUX_IPSR_DATA(IP7_30_29, SD0_WP),
1156 PINMUX_IPSR_DATA(IP7_30_29, DACK2),
1157 PINMUX_IPSR_MODSEL_DATA(IP7_30_29, CTS1_B, SEL_SCIF1_1),
1158
1159 PINMUX_IPSR_DATA(IP8_3_0, HSPI_CLK0),
1160 PINMUX_IPSR_MODSEL_DATA(IP8_3_0, CTS0, SEL_SCIF0_0),
1161 PINMUX_IPSR_DATA(IP8_3_0, USB_OVC0),
1162 PINMUX_IPSR_DATA(IP8_3_0, AD_CLK),
1163 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE4),
1164 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE12),
1165 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE20),
1166 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE28),
1167 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE36),
1168 PINMUX_IPSR_DATA(IP8_7_4, HSPI_CS0),
1169 PINMUX_IPSR_MODSEL_DATA(IP8_7_4, RTS0_TANS, SEL_SCIF0_0),
1170 PINMUX_IPSR_DATA(IP8_7_4, USB_OVC1),
1171 PINMUX_IPSR_DATA(IP8_7_4, AD_DI),
1172 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE5),
1173 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE13),
1174 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE21),
1175 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE29),
1176 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE37),
1177 PINMUX_IPSR_DATA(IP8_11_8, HSPI_TX0),
1178 PINMUX_IPSR_DATA(IP8_11_8, TX0),
1179 PINMUX_IPSR_DATA(IP8_11_8, CAN_DEBUG_HW_TRIGGER),
1180 PINMUX_IPSR_DATA(IP8_11_8, AD_DO),
1181 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE6),
1182 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE14),
1183 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE22),
1184 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE30),
1185 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE38),
1186 PINMUX_IPSR_DATA(IP8_15_12, HSPI_RX0),
1187 PINMUX_IPSR_MODSEL_DATA(IP8_15_12, RX0, SEL_SCIF0_0),
1188 PINMUX_IPSR_DATA(IP8_15_12, CAN_STEP0),
1189 PINMUX_IPSR_DATA(IP8_15_12, AD_NCS),
1190 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE7),
1191 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE15),
1192 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE23),
1193 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE31),
1194 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE39),
1195 PINMUX_IPSR_DATA(IP8_17_16, FMCLK),
1196 PINMUX_IPSR_DATA(IP8_17_16, RDS_CLK),
1197 PINMUX_IPSR_DATA(IP8_17_16, PCMOE),
1198 PINMUX_IPSR_DATA(IP8_18, BPFCLK),
1199 PINMUX_IPSR_DATA(IP8_18, PCMWE),
1200 PINMUX_IPSR_DATA(IP8_19, FMIN),
1201 PINMUX_IPSR_DATA(IP8_19, RDS_DATA),
1202 PINMUX_IPSR_DATA(IP8_20, VI0_CLK),
1203 PINMUX_IPSR_DATA(IP8_20, MMC1_CLK),
1204 PINMUX_IPSR_DATA(IP8_22_21, VI0_CLKENB),
1205 PINMUX_IPSR_DATA(IP8_22_21, TX1_C),
1206 PINMUX_IPSR_DATA(IP8_22_21, HTX1_B),
1207 PINMUX_IPSR_DATA(IP8_22_21, MT1_SYNC),
1208 PINMUX_IPSR_DATA(IP8_24_23, VI0_FIELD),
1209 PINMUX_IPSR_MODSEL_DATA(IP8_24_23, RX1_C, SEL_SCIF1_2),
1210 PINMUX_IPSR_MODSEL_DATA(IP8_24_23, HRX1_B, SEL_HSCIF1_1),
1211 PINMUX_IPSR_DATA(IP8_27_25, VI0_HSYNC),
1212 PINMUX_IPSR_MODSEL_DATA(IP8_27_25, VI0_DATA0_B_VI0_B0_B, SEL_VI0_1),
1213 PINMUX_IPSR_MODSEL_DATA(IP8_27_25, CTS1_C, SEL_SCIF1_2),
1214 PINMUX_IPSR_DATA(IP8_27_25, TX4_D),
1215 PINMUX_IPSR_DATA(IP8_27_25, MMC1_CMD),
1216 PINMUX_IPSR_MODSEL_DATA(IP8_27_25, HSCK1_B, SEL_HSCIF1_1),
1217 PINMUX_IPSR_DATA(IP8_30_28, VI0_VSYNC),
1218 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, VI0_DATA1_B_VI0_B1_B, SEL_VI0_1),
1219 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RTS1_C_TANS_C, SEL_SCIF1_2),
1220 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RX4_D, SEL_SCIF4_3),
1221 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, PWMFSW0_C, SEL_PWMFSW_2),
1222
1223 PINMUX_IPSR_MODSEL_DATA(IP9_1_0, VI0_DATA0_VI0_B0, SEL_VI0_0),
1224 PINMUX_IPSR_MODSEL_DATA(IP9_1_0, HRTS1_B, SEL_HSCIF1_1),
1225 PINMUX_IPSR_DATA(IP9_1_0, MT1_VCXO),
1226 PINMUX_IPSR_MODSEL_DATA(IP9_3_2, VI0_DATA1_VI0_B1, SEL_VI0_0),
1227 PINMUX_IPSR_MODSEL_DATA(IP9_3_2, HCTS1_B, SEL_HSCIF1_1),
1228 PINMUX_IPSR_DATA(IP9_3_2, MT1_PWM),
1229 PINMUX_IPSR_DATA(IP9_4, VI0_DATA2_VI0_B2),
1230 PINMUX_IPSR_DATA(IP9_4, MMC1_D0),
1231 PINMUX_IPSR_DATA(IP9_5, VI0_DATA3_VI0_B3),
1232 PINMUX_IPSR_DATA(IP9_5, MMC1_D1),
1233 PINMUX_IPSR_DATA(IP9_6, VI0_DATA4_VI0_B4),
1234 PINMUX_IPSR_DATA(IP9_6, MMC1_D2),
1235 PINMUX_IPSR_DATA(IP9_7, VI0_DATA5_VI0_B5),
1236 PINMUX_IPSR_DATA(IP9_7, MMC1_D3),
1237 PINMUX_IPSR_DATA(IP9_9_8, VI0_DATA6_VI0_B6),
1238 PINMUX_IPSR_DATA(IP9_9_8, MMC1_D4),
1239 PINMUX_IPSR_DATA(IP9_9_8, ARM_TRACEDATA_0),
1240 PINMUX_IPSR_DATA(IP9_11_10, VI0_DATA7_VI0_B7),
1241 PINMUX_IPSR_DATA(IP9_11_10, MMC1_D5),
1242 PINMUX_IPSR_DATA(IP9_11_10, ARM_TRACEDATA_1),
1243 PINMUX_IPSR_DATA(IP9_13_12, VI0_G0),
1244 PINMUX_IPSR_MODSEL_DATA(IP9_13_12, SSI_SCK78_C, SEL_SSI7_2),
1245 PINMUX_IPSR_MODSEL_DATA(IP9_13_12, IRQ0, SEL_INT0_0),
1246 PINMUX_IPSR_DATA(IP9_13_12, ARM_TRACEDATA_2),
1247 PINMUX_IPSR_DATA(IP9_15_14, VI0_G1),
1248 PINMUX_IPSR_MODSEL_DATA(IP9_15_14, SSI_WS78_C, SEL_SSI7_2),
1249 PINMUX_IPSR_MODSEL_DATA(IP9_15_14, IRQ1, SEL_INT1_0),
1250 PINMUX_IPSR_DATA(IP9_15_14, ARM_TRACEDATA_3),
1251 PINMUX_IPSR_DATA(IP9_18_16, VI0_G2),
1252 PINMUX_IPSR_DATA(IP9_18_16, ETH_TXD1),
1253 PINMUX_IPSR_DATA(IP9_18_16, MMC1_D6),
1254 PINMUX_IPSR_DATA(IP9_18_16, ARM_TRACEDATA_4),
1255 PINMUX_IPSR_DATA(IP9_18_16, TS_SPSYNC0),
1256 PINMUX_IPSR_DATA(IP9_21_19, VI0_G3),
1257 PINMUX_IPSR_DATA(IP9_21_19, ETH_CRS_DV),
1258 PINMUX_IPSR_DATA(IP9_21_19, MMC1_D7),
1259 PINMUX_IPSR_DATA(IP9_21_19, ARM_TRACEDATA_5),
1260 PINMUX_IPSR_DATA(IP9_21_19, TS_SDAT0),
1261 PINMUX_IPSR_DATA(IP9_23_22, VI0_G4),
1262 PINMUX_IPSR_DATA(IP9_23_22, ETH_TX_EN),
1263 PINMUX_IPSR_MODSEL_DATA(IP9_23_22, SD2_DAT0_B, SEL_SD2_1),
1264 PINMUX_IPSR_DATA(IP9_23_22, ARM_TRACEDATA_6),
1265 PINMUX_IPSR_DATA(IP9_25_24, VI0_G5),
1266 PINMUX_IPSR_DATA(IP9_25_24, ETH_RX_ER),
1267 PINMUX_IPSR_MODSEL_DATA(IP9_25_24, SD2_DAT1_B, SEL_SD2_1),
1268 PINMUX_IPSR_DATA(IP9_25_24, ARM_TRACEDATA_7),
1269 PINMUX_IPSR_DATA(IP9_27_26, VI0_G6),
1270 PINMUX_IPSR_DATA(IP9_27_26, ETH_RXD0),
1271 PINMUX_IPSR_MODSEL_DATA(IP9_27_26, SD2_DAT2_B, SEL_SD2_1),
1272 PINMUX_IPSR_DATA(IP9_27_26, ARM_TRACEDATA_8),
1273 PINMUX_IPSR_DATA(IP9_29_28, VI0_G7),
1274 PINMUX_IPSR_DATA(IP9_29_28, ETH_RXD1),
1275 PINMUX_IPSR_MODSEL_DATA(IP9_29_28, SD2_DAT3_B, SEL_SD2_1),
1276 PINMUX_IPSR_DATA(IP9_29_28, ARM_TRACEDATA_9),
1277
1278 PINMUX_IPSR_DATA(IP10_2_0, VI0_R0),
1279 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SSI_SDATA7_C, SEL_SSI7_2),
1280 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SCK1_C, SEL_SCIF1_2),
1281 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ1_B, SEL_EXBUS1_0),
1282 PINMUX_IPSR_DATA(IP10_2_0, ARM_TRACEDATA_10),
1283 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ0_C, SEL_EXBUS0_2),
1284 PINMUX_IPSR_DATA(IP10_5_3, VI0_R1),
1285 PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SSI_SDATA8_C, SEL_SSI8_2),
1286 PINMUX_IPSR_DATA(IP10_5_3, DACK1_B),
1287 PINMUX_IPSR_DATA(IP10_5_3, ARM_TRACEDATA_11),
1288 PINMUX_IPSR_DATA(IP10_5_3, DACK0_C),
1289 PINMUX_IPSR_DATA(IP10_5_3, DRACK0_C),
1290 PINMUX_IPSR_DATA(IP10_8_6, VI0_R2),
1291 PINMUX_IPSR_DATA(IP10_8_6, ETH_LINK),
1292 PINMUX_IPSR_DATA(IP10_8_6, SD2_CLK_B),
1293 PINMUX_IPSR_MODSEL_DATA(IP10_8_6, IRQ2, SEL_INT2_0),
1294 PINMUX_IPSR_DATA(IP10_8_6, ARM_TRACEDATA_12),
1295 PINMUX_IPSR_DATA(IP10_11_9, VI0_R3),
1296 PINMUX_IPSR_DATA(IP10_11_9, ETH_MAGIC),
1297 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SD2_CMD_B, SEL_SD2_1),
1298 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, IRQ3, SEL_INT3_0),
1299 PINMUX_IPSR_DATA(IP10_11_9, ARM_TRACEDATA_13),
1300 PINMUX_IPSR_DATA(IP10_14_12, VI0_R4),
1301 PINMUX_IPSR_DATA(IP10_14_12, ETH_REFCLK),
1302 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SD2_CD_B, SEL_SD2_1),
1303 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, HSPI_CLK1_B, SEL_HSPI1_1),
1304 PINMUX_IPSR_DATA(IP10_14_12, ARM_TRACEDATA_14),
1305 PINMUX_IPSR_DATA(IP10_14_12, MT1_CLK),
1306 PINMUX_IPSR_DATA(IP10_14_12, TS_SCK0),
1307 PINMUX_IPSR_DATA(IP10_17_15, VI0_R5),
1308 PINMUX_IPSR_DATA(IP10_17_15, ETH_TXD0),
1309 PINMUX_IPSR_MODSEL_DATA(IP10_17_15, SD2_WP_B, SEL_SD2_1),
1310 PINMUX_IPSR_MODSEL_DATA(IP10_17_15, HSPI_CS1_B, SEL_HSPI1_1),
1311 PINMUX_IPSR_DATA(IP10_17_15, ARM_TRACEDATA_15),
1312 PINMUX_IPSR_DATA(IP10_17_15, MT1_D),
1313 PINMUX_IPSR_DATA(IP10_17_15, TS_SDEN0),
1314 PINMUX_IPSR_DATA(IP10_20_18, VI0_R6),
1315 PINMUX_IPSR_DATA(IP10_20_18, ETH_MDC),
1316 PINMUX_IPSR_MODSEL_DATA(IP10_20_18, DREQ2_C, SEL_EXBUS2_2),
1317 PINMUX_IPSR_DATA(IP10_20_18, HSPI_TX1_B),
1318 PINMUX_IPSR_DATA(IP10_20_18, TRACECLK),
1319 PINMUX_IPSR_DATA(IP10_20_18, MT1_BEN),
1320 PINMUX_IPSR_MODSEL_DATA(IP10_20_18, PWMFSW0_D, SEL_PWMFSW_3),
1321 PINMUX_IPSR_DATA(IP10_23_21, VI0_R7),
1322 PINMUX_IPSR_DATA(IP10_23_21, ETH_MDIO),
1323 PINMUX_IPSR_DATA(IP10_23_21, DACK2_C),
1324 PINMUX_IPSR_MODSEL_DATA(IP10_23_21, HSPI_RX1_B, SEL_HSPI1_1),
1325 PINMUX_IPSR_MODSEL_DATA(IP10_23_21, SCIF_CLK_D, SEL_SCIF_3),
1326 PINMUX_IPSR_DATA(IP10_23_21, TRACECTL),
1327 PINMUX_IPSR_DATA(IP10_23_21, MT1_PEN),
1328 PINMUX_IPSR_DATA(IP10_25_24, VI1_CLK),
1329 PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SIM_D, SEL_SIM_0),
1330 PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SDA3, SEL_I2C3_0),
1331 PINMUX_IPSR_DATA(IP10_28_26, VI1_HSYNC),
1332 PINMUX_IPSR_DATA(IP10_28_26, VI3_CLK),
1333 PINMUX_IPSR_DATA(IP10_28_26, SSI_SCK4),
1334 PINMUX_IPSR_MODSEL_DATA(IP10_28_26, GPS_SIGN_C, SEL_GPS_2),
1335 PINMUX_IPSR_MODSEL_DATA(IP10_28_26, PWMFSW0_E, SEL_PWMFSW_4),
1336 PINMUX_IPSR_DATA(IP10_31_29, VI1_VSYNC),
1337 PINMUX_IPSR_DATA(IP10_31_29, AUDIO_CLKOUT_C),
1338 PINMUX_IPSR_DATA(IP10_31_29, SSI_WS4),
1339 PINMUX_IPSR_DATA(IP10_31_29, SIM_CLK),
1340 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, GPS_MAG_C, SEL_GPS_2),
1341 PINMUX_IPSR_DATA(IP10_31_29, SPV_TRST),
1342 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, SCL3, SEL_I2C3_0),
1343
1344 PINMUX_IPSR_DATA(IP11_2_0, VI1_DATA0_VI1_B0),
1345 PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SD2_DAT0, SEL_SD2_0),
1346 PINMUX_IPSR_DATA(IP11_2_0, SIM_RST),
1347 PINMUX_IPSR_DATA(IP11_2_0, SPV_TCK),
1348 PINMUX_IPSR_DATA(IP11_2_0, ADICLK_B),
1349 PINMUX_IPSR_DATA(IP11_5_3, VI1_DATA1_VI1_B1),
1350 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SD2_DAT1, SEL_SD2_0),
1351 PINMUX_IPSR_DATA(IP11_5_3, MT0_CLK),
1352 PINMUX_IPSR_DATA(IP11_5_3, SPV_TMS),
1353 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, ADICS_B_SAMP_B, SEL_ADI_1),
1354 PINMUX_IPSR_DATA(IP11_8_6, VI1_DATA2_VI1_B2),
1355 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SD2_DAT2, SEL_SD2_0),
1356 PINMUX_IPSR_DATA(IP11_8_6, MT0_D),
1357 PINMUX_IPSR_DATA(IP11_8_6, SPVTDI),
1358 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, ADIDATA_B, SEL_ADI_1),
1359 PINMUX_IPSR_DATA(IP11_11_9, VI1_DATA3_VI1_B3),
1360 PINMUX_IPSR_MODSEL_DATA(IP11_11_9, SD2_DAT3, SEL_SD2_0),
1361 PINMUX_IPSR_DATA(IP11_11_9, MT0_BEN),
1362 PINMUX_IPSR_DATA(IP11_11_9, SPV_TDO),
1363 PINMUX_IPSR_DATA(IP11_11_9, ADICHS0_B),
1364 PINMUX_IPSR_DATA(IP11_14_12, VI1_DATA4_VI1_B4),
1365 PINMUX_IPSR_DATA(IP11_14_12, SD2_CLK),
1366 PINMUX_IPSR_DATA(IP11_14_12, MT0_PEN),
1367 PINMUX_IPSR_DATA(IP11_14_12, SPA_TRST),
1368 PINMUX_IPSR_MODSEL_DATA(IP11_14_12, HSPI_CLK1_D, SEL_HSPI1_3),
1369 PINMUX_IPSR_DATA(IP11_14_12, ADICHS1_B),
1370 PINMUX_IPSR_DATA(IP11_17_15, VI1_DATA5_VI1_B5),
1371 PINMUX_IPSR_MODSEL_DATA(IP11_17_15, SD2_CMD, SEL_SD2_0),
1372 PINMUX_IPSR_DATA(IP11_17_15, MT0_SYNC),
1373 PINMUX_IPSR_DATA(IP11_17_15, SPA_TCK),
1374 PINMUX_IPSR_MODSEL_DATA(IP11_17_15, HSPI_CS1_D, SEL_HSPI1_3),
1375 PINMUX_IPSR_DATA(IP11_17_15, ADICHS2_B),
1376 PINMUX_IPSR_DATA(IP11_20_18, VI1_DATA6_VI1_B6),
1377 PINMUX_IPSR_MODSEL_DATA(IP11_20_18, SD2_CD, SEL_SD2_0),
1378 PINMUX_IPSR_DATA(IP11_20_18, MT0_VCXO),
1379 PINMUX_IPSR_DATA(IP11_20_18, SPA_TMS),
1380 PINMUX_IPSR_DATA(IP11_20_18, HSPI_TX1_D),
1381 PINMUX_IPSR_DATA(IP11_23_21, VI1_DATA7_VI1_B7),
1382 PINMUX_IPSR_MODSEL_DATA(IP11_23_21, SD2_WP, SEL_SD2_0),
1383 PINMUX_IPSR_DATA(IP11_23_21, MT0_PWM),
1384 PINMUX_IPSR_DATA(IP11_23_21, SPA_TDI),
1385 PINMUX_IPSR_MODSEL_DATA(IP11_23_21, HSPI_RX1_D, SEL_HSPI1_3),
1386 PINMUX_IPSR_DATA(IP11_26_24, VI1_G0),
1387 PINMUX_IPSR_DATA(IP11_26_24, VI3_DATA0),
1388 PINMUX_IPSR_DATA(IP11_26_24, DU1_DOTCLKOUT1),
1389 PINMUX_IPSR_DATA(IP11_26_24, TS_SCK1),
1390 PINMUX_IPSR_MODSEL_DATA(IP11_26_24, DREQ2_B, SEL_EXBUS2_1),
1391 PINMUX_IPSR_DATA(IP11_26_24, TX2),
1392 PINMUX_IPSR_DATA(IP11_26_24, SPA_TDO),
1393 PINMUX_IPSR_MODSEL_DATA(IP11_26_24, HCTS0_B, SEL_HSCIF0_1),
1394 PINMUX_IPSR_DATA(IP11_29_27, VI1_G1),
1395 PINMUX_IPSR_DATA(IP11_29_27, VI3_DATA1),
1396 PINMUX_IPSR_DATA(IP11_29_27, SSI_SCK1),
1397 PINMUX_IPSR_DATA(IP11_29_27, TS_SDEN1),
1398 PINMUX_IPSR_DATA(IP11_29_27, DACK2_B),
1399 PINMUX_IPSR_MODSEL_DATA(IP11_29_27, RX2, SEL_SCIF2_0),
1400 PINMUX_IPSR_MODSEL_DATA(IP11_29_27, HRTS0_B, SEL_HSCIF0_1),
1401
1402 PINMUX_IPSR_DATA(IP12_2_0, VI1_G2),
1403 PINMUX_IPSR_DATA(IP12_2_0, VI3_DATA2),
1404 PINMUX_IPSR_DATA(IP12_2_0, SSI_WS1),
1405 PINMUX_IPSR_DATA(IP12_2_0, TS_SPSYNC1),
1406 PINMUX_IPSR_MODSEL_DATA(IP12_2_0, SCK2, SEL_SCIF2_0),
1407 PINMUX_IPSR_MODSEL_DATA(IP12_2_0, HSCK0_B, SEL_HSCIF0_1),
1408 PINMUX_IPSR_DATA(IP12_5_3, VI1_G3),
1409 PINMUX_IPSR_DATA(IP12_5_3, VI3_DATA3),
1410 PINMUX_IPSR_DATA(IP12_5_3, SSI_SCK2),
1411 PINMUX_IPSR_DATA(IP12_5_3, TS_SDAT1),
1412 PINMUX_IPSR_MODSEL_DATA(IP12_5_3, SCL1_C, SEL_I2C1_2),
1413 PINMUX_IPSR_DATA(IP12_5_3, HTX0_B),
1414 PINMUX_IPSR_DATA(IP12_8_6, VI1_G4),
1415 PINMUX_IPSR_DATA(IP12_8_6, VI3_DATA4),
1416 PINMUX_IPSR_DATA(IP12_8_6, SSI_WS2),
1417 PINMUX_IPSR_MODSEL_DATA(IP12_8_6, SDA1_C, SEL_I2C1_2),
1418 PINMUX_IPSR_DATA(IP12_8_6, SIM_RST_B),
1419 PINMUX_IPSR_MODSEL_DATA(IP12_8_6, HRX0_B, SEL_HSCIF0_1),
1420 PINMUX_IPSR_DATA(IP12_11_9, VI1_G5),
1421 PINMUX_IPSR_DATA(IP12_11_9, VI3_DATA5),
1422 PINMUX_IPSR_MODSEL_DATA(IP12_11_9, GPS_CLK, SEL_GPS_0),
1423 PINMUX_IPSR_DATA(IP12_11_9, FSE),
1424 PINMUX_IPSR_DATA(IP12_11_9, TX4_B),
1425 PINMUX_IPSR_MODSEL_DATA(IP12_11_9, SIM_D_B, SEL_SIM_1),
1426 PINMUX_IPSR_DATA(IP12_14_12, VI1_G6),
1427 PINMUX_IPSR_DATA(IP12_14_12, VI3_DATA6),
1428 PINMUX_IPSR_MODSEL_DATA(IP12_14_12, GPS_SIGN, SEL_GPS_0),
1429 PINMUX_IPSR_DATA(IP12_14_12, FRB),
1430 PINMUX_IPSR_MODSEL_DATA(IP12_14_12, RX4_B, SEL_SCIF4_1),
1431 PINMUX_IPSR_DATA(IP12_14_12, SIM_CLK_B),
1432 PINMUX_IPSR_DATA(IP12_17_15, VI1_G7),
1433 PINMUX_IPSR_DATA(IP12_17_15, VI3_DATA7),
1434 PINMUX_IPSR_MODSEL_DATA(IP12_17_15, GPS_MAG, SEL_GPS_0),
1435 PINMUX_IPSR_DATA(IP12_17_15, FCE),
1436 PINMUX_IPSR_MODSEL_DATA(IP12_17_15, SCK4_B, SEL_SCIF4_1),
1437};
1438
Laurent Pincharta3db40a2013-01-02 14:53:37 +01001439static struct sh_pfc_pin pinmux_pins[] = {
Laurent Pinchart881023d2012-12-15 23:51:22 +01001440 PINMUX_GPIO_GP_ALL(),
Laurent Pincharta373ed02012-11-29 13:24:07 +01001441};
1442
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001443/* - DU0 -------------------------------------------------------------------- */
1444static const unsigned int du0_rgb666_pins[] = {
1445 /* R[7:2], G[7:2], B[7:2] */
1446 188, 187, 186, 185, 184, 183,
1447 194, 193, 192, 191, 190, 189,
1448 200, 199, 198, 197, 196, 195,
1449};
1450static const unsigned int du0_rgb666_mux[] = {
1451 DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1452 DU0_DR3_MARK, DU0_DR2_MARK,
1453 DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1454 DU0_DG3_MARK, DU0_DG2_MARK,
1455 DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1456 DU0_DB3_MARK, DU0_DB2_MARK,
1457};
1458static const unsigned int du0_rgb888_pins[] = {
1459 /* R[7:0], G[7:0], B[7:0] */
1460 188, 187, 186, 185, 184, 183, 24, 23,
1461 194, 193, 192, 191, 190, 189, 26, 25,
1462 200, 199, 198, 197, 196, 195, 28, 27,
1463};
1464static const unsigned int du0_rgb888_mux[] = {
1465 DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1466 DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
1467 DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1468 DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
1469 DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1470 DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
1471};
1472static const unsigned int du0_clk_0_pins[] = {
1473 /* CLKIN, CLKOUT */
1474 29, 180,
1475};
1476static const unsigned int du0_clk_0_mux[] = {
1477 DU0_DOTCLKIN_MARK, DU0_DOTCLKOUT0_MARK,
1478};
1479static const unsigned int du0_clk_1_pins[] = {
1480 /* CLKIN, CLKOUT */
1481 29, 30,
1482};
1483static const unsigned int du0_clk_1_mux[] = {
1484 DU0_DOTCLKIN_MARK, DU0_DOTCLKOUT1_MARK,
1485};
1486static const unsigned int du0_sync_0_pins[] = {
1487 /* VSYNC, HSYNC, DISP */
1488 182, 181, 31,
1489};
1490static const unsigned int du0_sync_0_mux[] = {
1491 DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
1492 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
1493};
1494static const unsigned int du0_sync_1_pins[] = {
1495 /* VSYNC, HSYNC, DISP */
1496 182, 181, 32,
1497};
1498static const unsigned int du0_sync_1_mux[] = {
1499 DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
1500 DU0_DISP_MARK
1501};
1502static const unsigned int du0_oddf_pins[] = {
1503 /* ODDF */
1504 31,
1505};
1506static const unsigned int du0_oddf_mux[] = {
1507 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
1508};
1509static const unsigned int du0_cde_pins[] = {
1510 /* CDE */
1511 33,
1512};
1513static const unsigned int du0_cde_mux[] = {
1514 DU0_CDE_MARK
1515};
1516/* - DU1 -------------------------------------------------------------------- */
1517static const unsigned int du1_rgb666_pins[] = {
1518 /* R[7:2], G[7:2], B[7:2] */
1519 41, 40, 39, 38, 37, 36,
1520 49, 48, 47, 46, 45, 44,
1521 57, 56, 55, 54, 53, 52,
1522};
1523static const unsigned int du1_rgb666_mux[] = {
1524 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1525 DU1_DR3_MARK, DU1_DR2_MARK,
1526 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1527 DU1_DG3_MARK, DU1_DG2_MARK,
1528 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1529 DU1_DB3_MARK, DU1_DB2_MARK,
1530};
1531static const unsigned int du1_rgb888_pins[] = {
1532 /* R[7:0], G[7:0], B[7:0] */
1533 41, 40, 39, 38, 37, 36, 35, 34,
1534 49, 48, 47, 46, 45, 44, 43, 32,
1535 57, 56, 55, 54, 53, 52, 51, 50,
1536};
1537static const unsigned int du1_rgb888_mux[] = {
1538 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1539 DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
1540 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1541 DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
1542 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1543 DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
1544};
1545static const unsigned int du1_clk_pins[] = {
1546 /* CLKIN, CLKOUT */
1547 58, 59,
1548};
1549static const unsigned int du1_clk_mux[] = {
1550 DU1_DOTCLKIN_MARK, DU1_DOTCLKOUT_MARK,
1551};
1552static const unsigned int du1_sync_0_pins[] = {
1553 /* VSYNC, HSYNC, DISP */
1554 61, 60, 62,
1555};
1556static const unsigned int du1_sync_0_mux[] = {
1557 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
1558 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
1559};
1560static const unsigned int du1_sync_1_pins[] = {
1561 /* VSYNC, HSYNC, DISP */
1562 61, 60, 63,
1563};
1564static const unsigned int du1_sync_1_mux[] = {
1565 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
1566 DU1_DISP_MARK
1567};
1568static const unsigned int du1_oddf_pins[] = {
1569 /* ODDF */
1570 62,
1571};
1572static const unsigned int du1_oddf_mux[] = {
1573 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
1574};
1575static const unsigned int du1_cde_pins[] = {
1576 /* CDE */
1577 64,
1578};
1579static const unsigned int du1_cde_mux[] = {
1580 DU1_CDE_MARK
1581};
Laurent Pinchartf5162382013-03-06 19:04:43 +01001582/* - HSPI0 ------------------------------------------------------------------ */
1583static const unsigned int hspi0_pins[] = {
1584 /* CLK, CS, RX, TX */
1585 150, 151, 153, 152,
1586};
1587static const unsigned int hspi0_mux[] = {
1588 HSPI_CLK0_MARK, HSPI_CS0_MARK, HSPI_RX0_MARK, HSPI_TX0_MARK,
1589};
1590/* - HSPI1 ------------------------------------------------------------------ */
1591static const unsigned int hspi1_pins[] = {
1592 /* CLK, CS, RX, TX */
1593 63, 58, 64, 62,
1594};
1595static const unsigned int hspi1_mux[] = {
1596 HSPI_CLK1_MARK, HSPI_CS1_MARK, HSPI_RX1_MARK, HSPI_TX1_MARK,
1597};
1598static const unsigned int hspi1_b_pins[] = {
1599 /* CLK, CS, RX, TX */
1600 90, 91, 93, 92,
1601};
1602static const unsigned int hspi1_b_mux[] = {
1603 HSPI_CLK1_B_MARK, HSPI_CS1_B_MARK, HSPI_RX1_B_MARK, HSPI_TX1_B_MARK,
1604};
1605static const unsigned int hspi1_c_pins[] = {
1606 /* CLK, CS, RX, TX */
1607 141, 142, 144, 143,
1608};
1609static const unsigned int hspi1_c_mux[] = {
1610 HSPI_CLK1_C_MARK, HSPI_CS1_C_MARK, HSPI_RX1_C_MARK, HSPI_TX1_C_MARK,
1611};
1612static const unsigned int hspi1_d_pins[] = {
1613 /* CLK, CS, RX, TX */
1614 101, 102, 104, 103,
1615};
1616static const unsigned int hspi1_d_mux[] = {
1617 HSPI_CLK1_D_MARK, HSPI_CS1_D_MARK, HSPI_RX1_D_MARK, HSPI_TX1_D_MARK,
1618};
1619/* - HSPI2 ------------------------------------------------------------------ */
1620static const unsigned int hspi2_pins[] = {
1621 /* CLK, CS, RX, TX */
1622 9, 10, 11, 14,
1623};
1624static const unsigned int hspi2_mux[] = {
1625 HSPI_CLK2_MARK, HSPI_CS2_MARK, HSPI_RX2_MARK, HSPI_TX2_MARK,
1626};
1627static const unsigned int hspi2_b_pins[] = {
1628 /* CLK, CS, RX, TX */
1629 7, 13, 8, 6,
1630};
1631static const unsigned int hspi2_b_mux[] = {
1632 HSPI_CLK2_B_MARK, HSPI_CS2_B_MARK, HSPI_RX2_B_MARK, HSPI_TX2_B_MARK,
1633};
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01001634/* - INTC ------------------------------------------------------------------- */
1635static const unsigned int intc_irq0_pins[] = {
1636 /* IRQ */
1637 78,
1638};
1639static const unsigned int intc_irq0_mux[] = {
1640 IRQ0_MARK,
1641};
1642static const unsigned int intc_irq0_b_pins[] = {
1643 /* IRQ */
1644 141,
1645};
1646static const unsigned int intc_irq0_b_mux[] = {
1647 IRQ0_B_MARK,
1648};
1649static const unsigned int intc_irq1_pins[] = {
1650 /* IRQ */
1651 79,
1652};
1653static const unsigned int intc_irq1_mux[] = {
1654 IRQ1_MARK,
1655};
1656static const unsigned int intc_irq1_b_pins[] = {
1657 /* IRQ */
1658 142,
1659};
1660static const unsigned int intc_irq1_b_mux[] = {
1661 IRQ1_B_MARK,
1662};
1663static const unsigned int intc_irq2_pins[] = {
1664 /* IRQ */
1665 88,
1666};
1667static const unsigned int intc_irq2_mux[] = {
1668 IRQ2_MARK,
1669};
1670static const unsigned int intc_irq2_b_pins[] = {
1671 /* IRQ */
1672 143,
1673};
1674static const unsigned int intc_irq2_b_mux[] = {
1675 IRQ2_B_MARK,
1676};
1677static const unsigned int intc_irq3_pins[] = {
1678 /* IRQ */
1679 89,
1680};
1681static const unsigned int intc_irq3_mux[] = {
1682 IRQ3_MARK,
1683};
1684static const unsigned int intc_irq3_b_pins[] = {
1685 /* IRQ */
1686 144,
1687};
1688static const unsigned int intc_irq3_b_mux[] = {
1689 IRQ3_B_MARK,
1690};
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01001691/* - LSBC ------------------------------------------------------------------- */
1692static const unsigned int lbsc_cs0_pins[] = {
1693 /* CS */
1694 13,
1695};
1696static const unsigned int lbsc_cs0_mux[] = {
1697 CS0_MARK,
1698};
1699static const unsigned int lbsc_cs1_pins[] = {
1700 /* CS */
1701 14,
1702};
1703static const unsigned int lbsc_cs1_mux[] = {
1704 CS1_A26_MARK,
1705};
1706static const unsigned int lbsc_ex_cs0_pins[] = {
1707 /* CS */
1708 15,
1709};
1710static const unsigned int lbsc_ex_cs0_mux[] = {
1711 EX_CS0_MARK,
1712};
1713static const unsigned int lbsc_ex_cs1_pins[] = {
1714 /* CS */
1715 16,
1716};
1717static const unsigned int lbsc_ex_cs1_mux[] = {
1718 EX_CS1_MARK,
1719};
1720static const unsigned int lbsc_ex_cs2_pins[] = {
1721 /* CS */
1722 17,
1723};
1724static const unsigned int lbsc_ex_cs2_mux[] = {
1725 EX_CS2_MARK,
1726};
1727static const unsigned int lbsc_ex_cs3_pins[] = {
1728 /* CS */
1729 18,
1730};
1731static const unsigned int lbsc_ex_cs3_mux[] = {
1732 EX_CS3_MARK,
1733};
1734static const unsigned int lbsc_ex_cs4_pins[] = {
1735 /* CS */
1736 19,
1737};
1738static const unsigned int lbsc_ex_cs4_mux[] = {
1739 EX_CS4_MARK,
1740};
1741static const unsigned int lbsc_ex_cs5_pins[] = {
1742 /* CS */
1743 20,
1744};
1745static const unsigned int lbsc_ex_cs5_mux[] = {
1746 EX_CS5_MARK,
1747};
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01001748/* - MMCIF ------------------------------------------------------------------ */
1749static const unsigned int mmc0_data1_pins[] = {
1750 /* D[0] */
1751 19,
1752};
1753static const unsigned int mmc0_data1_mux[] = {
1754 MMC0_D0_MARK,
1755};
1756static const unsigned int mmc0_data4_pins[] = {
1757 /* D[0:3] */
1758 19, 20, 21, 2,
1759};
1760static const unsigned int mmc0_data4_mux[] = {
1761 MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
1762};
1763static const unsigned int mmc0_data8_pins[] = {
1764 /* D[0:7] */
1765 19, 20, 21, 2, 10, 11, 15, 16,
1766};
1767static const unsigned int mmc0_data8_mux[] = {
1768 MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
1769 MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
1770};
1771static const unsigned int mmc0_ctrl_pins[] = {
1772 /* CMD, CLK */
1773 18, 17,
1774};
1775static const unsigned int mmc0_ctrl_mux[] = {
1776 MMC0_CMD_MARK, MMC0_CLK_MARK,
1777};
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01001778static const unsigned int mmc1_data1_pins[] = {
1779 /* D[0] */
1780 72,
1781};
1782static const unsigned int mmc1_data1_mux[] = {
1783 MMC1_D0_MARK,
1784};
1785static const unsigned int mmc1_data4_pins[] = {
1786 /* D[0:3] */
1787 72, 73, 74, 75,
1788};
1789static const unsigned int mmc1_data4_mux[] = {
1790 MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
1791};
1792static const unsigned int mmc1_data8_pins[] = {
1793 /* D[0:7] */
1794 72, 73, 74, 75, 76, 77, 80, 81,
1795};
1796static const unsigned int mmc1_data8_mux[] = {
1797 MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
1798 MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
1799};
1800static const unsigned int mmc1_ctrl_pins[] = {
1801 /* CMD, CLK */
1802 68, 65,
1803};
1804static const unsigned int mmc1_ctrl_mux[] = {
1805 MMC1_CMD_MARK, MMC1_CLK_MARK,
1806};
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001807/* - SCIF0 ------------------------------------------------------------------ */
1808static const unsigned int scif0_data_pins[] = {
1809 /* RXD, TXD */
1810 153, 152,
1811};
1812static const unsigned int scif0_data_mux[] = {
1813 RX0_MARK, TX0_MARK,
1814};
1815static const unsigned int scif0_clk_pins[] = {
1816 /* SCK */
1817 156,
1818};
1819static const unsigned int scif0_clk_mux[] = {
1820 SCK0_MARK,
1821};
1822static const unsigned int scif0_ctrl_pins[] = {
1823 /* RTS, CTS */
1824 151, 150,
1825};
1826static const unsigned int scif0_ctrl_mux[] = {
1827 RTS0_TANS_MARK, CTS0_MARK,
1828};
1829static const unsigned int scif0_data_b_pins[] = {
1830 /* RXD, TXD */
1831 20, 19,
1832};
1833static const unsigned int scif0_data_b_mux[] = {
1834 RX0_B_MARK, TX0_B_MARK,
1835};
1836static const unsigned int scif0_clk_b_pins[] = {
1837 /* SCK */
1838 33,
1839};
1840static const unsigned int scif0_clk_b_mux[] = {
1841 SCK0_B_MARK,
1842};
1843static const unsigned int scif0_ctrl_b_pins[] = {
1844 /* RTS, CTS */
1845 18, 11,
1846};
1847static const unsigned int scif0_ctrl_b_mux[] = {
1848 RTS0_B_TANS_B_MARK, CTS0_B_MARK,
1849};
1850static const unsigned int scif0_data_c_pins[] = {
1851 /* RXD, TXD */
1852 146, 147,
1853};
1854static const unsigned int scif0_data_c_mux[] = {
1855 RX0_C_MARK, TX0_C_MARK,
1856};
1857static const unsigned int scif0_clk_c_pins[] = {
1858 /* SCK */
1859 145,
1860};
1861static const unsigned int scif0_clk_c_mux[] = {
1862 SCK0_C_MARK,
1863};
1864static const unsigned int scif0_ctrl_c_pins[] = {
1865 /* RTS, CTS */
1866 149, 148,
1867};
1868static const unsigned int scif0_ctrl_c_mux[] = {
1869 RTS0_C_TANS_C_MARK, CTS0_C_MARK,
1870};
1871static const unsigned int scif0_data_d_pins[] = {
1872 /* RXD, TXD */
1873 43, 42,
1874};
1875static const unsigned int scif0_data_d_mux[] = {
1876 RX0_D_MARK, TX0_D_MARK,
1877};
1878static const unsigned int scif0_clk_d_pins[] = {
1879 /* SCK */
1880 50,
1881};
1882static const unsigned int scif0_clk_d_mux[] = {
1883 SCK0_D_MARK,
1884};
1885static const unsigned int scif0_ctrl_d_pins[] = {
1886 /* RTS, CTS */
1887 51, 35,
1888};
1889static const unsigned int scif0_ctrl_d_mux[] = {
1890 RTS0_D_TANS_D_MARK, CTS0_D_MARK,
1891};
1892/* - SCIF1 ------------------------------------------------------------------ */
1893static const unsigned int scif1_data_pins[] = {
1894 /* RXD, TXD */
1895 149, 148,
1896};
1897static const unsigned int scif1_data_mux[] = {
1898 RX1_MARK, TX1_MARK,
1899};
1900static const unsigned int scif1_clk_pins[] = {
1901 /* SCK */
1902 145,
1903};
1904static const unsigned int scif1_clk_mux[] = {
1905 SCK1_MARK,
1906};
1907static const unsigned int scif1_ctrl_pins[] = {
1908 /* RTS, CTS */
1909 147, 146,
1910};
1911static const unsigned int scif1_ctrl_mux[] = {
1912 RTS1_TANS_MARK, CTS1_MARK,
1913};
1914static const unsigned int scif1_data_b_pins[] = {
1915 /* RXD, TXD */
1916 117, 114,
1917};
1918static const unsigned int scif1_data_b_mux[] = {
1919 RX1_B_MARK, TX1_B_MARK,
1920};
1921static const unsigned int scif1_clk_b_pins[] = {
1922 /* SCK */
1923 113,
1924};
1925static const unsigned int scif1_clk_b_mux[] = {
1926 SCK1_B_MARK,
1927};
1928static const unsigned int scif1_ctrl_b_pins[] = {
1929 /* RTS, CTS */
1930 115, 116,
1931};
1932static const unsigned int scif1_ctrl_b_mux[] = {
1933 RTS1_B_TANS_B_MARK, CTS1_B_MARK,
1934};
1935static const unsigned int scif1_data_c_pins[] = {
1936 /* RXD, TXD */
1937 67, 66,
1938};
1939static const unsigned int scif1_data_c_mux[] = {
1940 RX1_C_MARK, TX1_C_MARK,
1941};
1942static const unsigned int scif1_clk_c_pins[] = {
1943 /* SCK */
1944 86,
1945};
1946static const unsigned int scif1_clk_c_mux[] = {
1947 SCK1_C_MARK,
1948};
1949static const unsigned int scif1_ctrl_c_pins[] = {
1950 /* RTS, CTS */
1951 69, 68,
1952};
1953static const unsigned int scif1_ctrl_c_mux[] = {
1954 RTS1_C_TANS_C_MARK, CTS1_C_MARK,
1955};
1956/* - SCIF2 ------------------------------------------------------------------ */
1957static const unsigned int scif2_data_pins[] = {
1958 /* RXD, TXD */
1959 106, 105,
1960};
1961static const unsigned int scif2_data_mux[] = {
1962 RX2_MARK, TX2_MARK,
1963};
1964static const unsigned int scif2_clk_pins[] = {
1965 /* SCK */
1966 107,
1967};
1968static const unsigned int scif2_clk_mux[] = {
1969 SCK2_MARK,
1970};
1971static const unsigned int scif2_data_b_pins[] = {
1972 /* RXD, TXD */
1973 120, 119,
1974};
1975static const unsigned int scif2_data_b_mux[] = {
1976 RX2_B_MARK, TX2_B_MARK,
1977};
1978static const unsigned int scif2_clk_b_pins[] = {
1979 /* SCK */
1980 118,
1981};
1982static const unsigned int scif2_clk_b_mux[] = {
1983 SCK2_B_MARK,
1984};
1985static const unsigned int scif2_data_c_pins[] = {
1986 /* RXD, TXD */
1987 33, 31,
1988};
1989static const unsigned int scif2_data_c_mux[] = {
1990 RX2_C_MARK, TX2_C_MARK,
1991};
1992static const unsigned int scif2_clk_c_pins[] = {
1993 /* SCK */
1994 32,
1995};
1996static const unsigned int scif2_clk_c_mux[] = {
1997 SCK2_C_MARK,
1998};
1999static const unsigned int scif2_data_d_pins[] = {
2000 /* RXD, TXD */
2001 64, 62,
2002};
2003static const unsigned int scif2_data_d_mux[] = {
2004 RX2_D_MARK, TX2_D_MARK,
2005};
2006static const unsigned int scif2_clk_d_pins[] = {
2007 /* SCK */
2008 63,
2009};
2010static const unsigned int scif2_clk_d_mux[] = {
2011 SCK2_D_MARK,
2012};
2013static const unsigned int scif2_data_e_pins[] = {
2014 /* RXD, TXD */
2015 20, 19,
2016};
2017static const unsigned int scif2_data_e_mux[] = {
2018 RX2_E_MARK, TX2_E_MARK,
2019};
2020/* - SCIF3 ------------------------------------------------------------------ */
2021static const unsigned int scif3_data_pins[] = {
2022 /* RXD, TXD */
2023 137, 136,
2024};
2025static const unsigned int scif3_data_mux[] = {
2026 RX3_IRDA_RX_MARK, TX3_IRDA_TX_MARK,
2027};
2028static const unsigned int scif3_clk_pins[] = {
2029 /* SCK */
2030 135,
2031};
2032static const unsigned int scif3_clk_mux[] = {
2033 SCK3_MARK,
2034};
2035
2036static const unsigned int scif3_data_b_pins[] = {
2037 /* RXD, TXD */
2038 64, 62,
2039};
2040static const unsigned int scif3_data_b_mux[] = {
2041 RX3_B_IRDA_RX_B_MARK, TX3_B_IRDA_TX_B_MARK,
2042};
2043static const unsigned int scif3_data_c_pins[] = {
2044 /* RXD, TXD */
2045 15, 12,
2046};
2047static const unsigned int scif3_data_c_mux[] = {
2048 RX3_C_IRDA_RX_C_MARK, TX3C_IRDA_TX_C_MARK,
2049};
2050static const unsigned int scif3_data_d_pins[] = {
2051 /* RXD, TXD */
2052 30, 29,
2053};
2054static const unsigned int scif3_data_d_mux[] = {
2055 RX3_D_IRDA_RX_D_MARK, TX3_D_IRDA_TX_D_MARK,
2056};
2057static const unsigned int scif3_data_e_pins[] = {
2058 /* RXD, TXD */
2059 35, 34,
2060};
2061static const unsigned int scif3_data_e_mux[] = {
2062 RX3_E_IRDA_RX_E_MARK, TX3_E_IRDA_TX_E_MARK,
2063};
2064static const unsigned int scif3_clk_e_pins[] = {
2065 /* SCK */
2066 42,
2067};
2068static const unsigned int scif3_clk_e_mux[] = {
2069 SCK3_E_MARK,
2070};
2071/* - SCIF4 ------------------------------------------------------------------ */
2072static const unsigned int scif4_data_pins[] = {
2073 /* RXD, TXD */
2074 123, 122,
2075};
2076static const unsigned int scif4_data_mux[] = {
2077 RX4_MARK, TX4_MARK,
2078};
2079static const unsigned int scif4_clk_pins[] = {
2080 /* SCK */
2081 121,
2082};
2083static const unsigned int scif4_clk_mux[] = {
2084 SCK4_MARK,
2085};
2086static const unsigned int scif4_data_b_pins[] = {
2087 /* RXD, TXD */
2088 111, 110,
2089};
2090static const unsigned int scif4_data_b_mux[] = {
2091 RX4_B_MARK, TX4_B_MARK,
2092};
2093static const unsigned int scif4_clk_b_pins[] = {
2094 /* SCK */
2095 112,
2096};
2097static const unsigned int scif4_clk_b_mux[] = {
2098 SCK4_B_MARK,
2099};
2100static const unsigned int scif4_data_c_pins[] = {
2101 /* RXD, TXD */
2102 22, 21,
2103};
2104static const unsigned int scif4_data_c_mux[] = {
2105 RX4_C_MARK, TX4_C_MARK,
2106};
2107static const unsigned int scif4_data_d_pins[] = {
2108 /* RXD, TXD */
2109 69, 68,
2110};
2111static const unsigned int scif4_data_d_mux[] = {
2112 RX4_D_MARK, TX4_D_MARK,
2113};
2114/* - SCIF5 ------------------------------------------------------------------ */
2115static const unsigned int scif5_data_pins[] = {
2116 /* RXD, TXD */
2117 51, 50,
2118};
2119static const unsigned int scif5_data_mux[] = {
2120 RX5_MARK, TX5_MARK,
2121};
2122static const unsigned int scif5_clk_pins[] = {
2123 /* SCK */
2124 43,
2125};
2126static const unsigned int scif5_clk_mux[] = {
2127 SCK5_MARK,
2128};
2129static const unsigned int scif5_data_b_pins[] = {
2130 /* RXD, TXD */
2131 18, 11,
2132};
2133static const unsigned int scif5_data_b_mux[] = {
2134 RX5_B_MARK, TX5_B_MARK,
2135};
2136static const unsigned int scif5_clk_b_pins[] = {
2137 /* SCK */
2138 19,
2139};
2140static const unsigned int scif5_clk_b_mux[] = {
2141 SCK5_B_MARK,
2142};
2143static const unsigned int scif5_data_c_pins[] = {
2144 /* RXD, TXD */
2145 24, 23,
2146};
2147static const unsigned int scif5_data_c_mux[] = {
2148 RX5_C_MARK, TX5_C_MARK,
2149};
2150static const unsigned int scif5_clk_c_pins[] = {
2151 /* SCK */
2152 28,
2153};
2154static const unsigned int scif5_clk_c_mux[] = {
2155 SCK5_C_MARK,
2156};
2157static const unsigned int scif5_data_d_pins[] = {
2158 /* RXD, TXD */
2159 8, 6,
2160};
2161static const unsigned int scif5_data_d_mux[] = {
2162 RX5_D_MARK, TX5_D_MARK,
2163};
2164static const unsigned int scif5_clk_d_pins[] = {
2165 /* SCK */
2166 7,
2167};
2168static const unsigned int scif5_clk_d_mux[] = {
2169 SCK5_D_MARK,
2170};
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002171/* - SDHI0 ------------------------------------------------------------------ */
2172static const unsigned int sdhi0_data1_pins[] = {
2173 /* D0 */
2174 117,
2175};
2176static const unsigned int sdhi0_data1_mux[] = {
2177 SD0_DAT0_MARK,
2178};
2179static const unsigned int sdhi0_data4_pins[] = {
2180 /* D[0:3] */
2181 117, 118, 119, 120,
2182};
2183static const unsigned int sdhi0_data4_mux[] = {
2184 SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
2185};
2186static const unsigned int sdhi0_ctrl_pins[] = {
2187 /* CMD, CLK */
2188 114, 113,
2189};
2190static const unsigned int sdhi0_ctrl_mux[] = {
2191 SD0_CMD_MARK, SD0_CLK_MARK,
2192};
2193static const unsigned int sdhi0_cd_pins[] = {
2194 /* CD */
2195 115,
2196};
2197static const unsigned int sdhi0_cd_mux[] = {
2198 SD0_CD_MARK,
2199};
2200static const unsigned int sdhi0_wp_pins[] = {
2201 /* WP */
2202 116,
2203};
2204static const unsigned int sdhi0_wp_mux[] = {
2205 SD0_WP_MARK,
2206};
2207/* - SDHI1 ------------------------------------------------------------------ */
2208static const unsigned int sdhi1_data1_pins[] = {
2209 /* D0 */
2210 19,
2211};
2212static const unsigned int sdhi1_data1_mux[] = {
2213 SD1_DAT0_MARK,
2214};
2215static const unsigned int sdhi1_data4_pins[] = {
2216 /* D[0:3] */
2217 19, 20, 21, 2,
2218};
2219static const unsigned int sdhi1_data4_mux[] = {
2220 SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
2221};
2222static const unsigned int sdhi1_ctrl_pins[] = {
2223 /* CMD, CLK */
2224 18, 17,
2225};
2226static const unsigned int sdhi1_ctrl_mux[] = {
2227 SD1_CMD_MARK, SD1_CLK_MARK,
2228};
2229static const unsigned int sdhi1_cd_pins[] = {
2230 /* CD */
2231 10,
2232};
2233static const unsigned int sdhi1_cd_mux[] = {
2234 SD1_CD_MARK,
2235};
2236static const unsigned int sdhi1_wp_pins[] = {
2237 /* WP */
2238 11,
2239};
2240static const unsigned int sdhi1_wp_mux[] = {
2241 SD1_WP_MARK,
2242};
2243/* - SDHI2 ------------------------------------------------------------------ */
2244static const unsigned int sdhi2_data1_pins[] = {
2245 /* D0 */
2246 97,
2247};
2248static const unsigned int sdhi2_data1_mux[] = {
2249 SD2_DAT0_MARK,
2250};
2251static const unsigned int sdhi2_data4_pins[] = {
2252 /* D[0:3] */
2253 97, 98, 99, 100,
2254};
2255static const unsigned int sdhi2_data4_mux[] = {
2256 SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
2257};
2258static const unsigned int sdhi2_ctrl_pins[] = {
2259 /* CMD, CLK */
2260 102, 101,
2261};
2262static const unsigned int sdhi2_ctrl_mux[] = {
2263 SD2_CMD_MARK, SD2_CLK_MARK,
2264};
2265static const unsigned int sdhi2_cd_pins[] = {
2266 /* CD */
2267 103,
2268};
2269static const unsigned int sdhi2_cd_mux[] = {
2270 SD2_CD_MARK,
2271};
2272static const unsigned int sdhi2_wp_pins[] = {
2273 /* WP */
2274 104,
2275};
2276static const unsigned int sdhi2_wp_mux[] = {
2277 SD2_WP_MARK,
2278};
2279/* - SDHI3 ------------------------------------------------------------------ */
2280static const unsigned int sdhi3_data1_pins[] = {
2281 /* D0 */
2282 50,
2283};
2284static const unsigned int sdhi3_data1_mux[] = {
2285 SD3_DAT0_MARK,
2286};
2287static const unsigned int sdhi3_data4_pins[] = {
2288 /* D[0:3] */
2289 50, 51, 52, 53,
2290};
2291static const unsigned int sdhi3_data4_mux[] = {
2292 SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
2293};
2294static const unsigned int sdhi3_ctrl_pins[] = {
2295 /* CMD, CLK */
2296 35, 34,
2297};
2298static const unsigned int sdhi3_ctrl_mux[] = {
2299 SD3_CMD_MARK, SD3_CLK_MARK,
2300};
2301static const unsigned int sdhi3_cd_pins[] = {
2302 /* CD */
2303 62,
2304};
2305static const unsigned int sdhi3_cd_mux[] = {
2306 SD3_CD_MARK,
2307};
2308static const unsigned int sdhi3_wp_pins[] = {
2309 /* WP */
2310 64,
2311};
2312static const unsigned int sdhi3_wp_mux[] = {
2313 SD3_WP_MARK,
2314};
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002315/* - USB0 ------------------------------------------------------------------- */
2316static const unsigned int usb0_pins[] = {
2317 /* OVC */
2318 150, 154,
2319};
2320static const unsigned int usb0_mux[] = {
2321 USB_OVC0_MARK, USB_PENC0_MARK,
2322};
2323/* - USB1 ------------------------------------------------------------------- */
2324static const unsigned int usb1_pins[] = {
2325 /* OVC */
2326 152, 155,
2327};
2328static const unsigned int usb1_mux[] = {
2329 USB_OVC1_MARK, USB_PENC1_MARK,
2330};
2331/* - USB2 ------------------------------------------------------------------- */
2332static const unsigned int usb2_pins[] = {
2333 /* OVC, PENC */
2334 125, 156,
2335};
2336static const unsigned int usb2_mux[] = {
2337 USB_OVC2_MARK, USB_PENC2_MARK,
2338};
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002339
2340static const struct sh_pfc_pin_group pinmux_groups[] = {
2341 SH_PFC_PIN_GROUP(du0_rgb666),
2342 SH_PFC_PIN_GROUP(du0_rgb888),
2343 SH_PFC_PIN_GROUP(du0_clk_0),
2344 SH_PFC_PIN_GROUP(du0_clk_1),
2345 SH_PFC_PIN_GROUP(du0_sync_0),
2346 SH_PFC_PIN_GROUP(du0_sync_1),
2347 SH_PFC_PIN_GROUP(du0_oddf),
2348 SH_PFC_PIN_GROUP(du0_cde),
2349 SH_PFC_PIN_GROUP(du1_rgb666),
2350 SH_PFC_PIN_GROUP(du1_rgb888),
2351 SH_PFC_PIN_GROUP(du1_clk),
2352 SH_PFC_PIN_GROUP(du1_sync_0),
2353 SH_PFC_PIN_GROUP(du1_sync_1),
2354 SH_PFC_PIN_GROUP(du1_oddf),
2355 SH_PFC_PIN_GROUP(du1_cde),
Laurent Pinchartf5162382013-03-06 19:04:43 +01002356 SH_PFC_PIN_GROUP(hspi0),
2357 SH_PFC_PIN_GROUP(hspi1),
2358 SH_PFC_PIN_GROUP(hspi1_b),
2359 SH_PFC_PIN_GROUP(hspi1_c),
2360 SH_PFC_PIN_GROUP(hspi1_d),
2361 SH_PFC_PIN_GROUP(hspi2),
2362 SH_PFC_PIN_GROUP(hspi2_b),
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01002363 SH_PFC_PIN_GROUP(intc_irq0),
2364 SH_PFC_PIN_GROUP(intc_irq0_b),
2365 SH_PFC_PIN_GROUP(intc_irq1),
2366 SH_PFC_PIN_GROUP(intc_irq1_b),
2367 SH_PFC_PIN_GROUP(intc_irq2),
2368 SH_PFC_PIN_GROUP(intc_irq2_b),
2369 SH_PFC_PIN_GROUP(intc_irq3),
2370 SH_PFC_PIN_GROUP(intc_irq3_b),
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01002371 SH_PFC_PIN_GROUP(lbsc_cs0),
2372 SH_PFC_PIN_GROUP(lbsc_cs1),
2373 SH_PFC_PIN_GROUP(lbsc_ex_cs0),
2374 SH_PFC_PIN_GROUP(lbsc_ex_cs1),
2375 SH_PFC_PIN_GROUP(lbsc_ex_cs2),
2376 SH_PFC_PIN_GROUP(lbsc_ex_cs3),
2377 SH_PFC_PIN_GROUP(lbsc_ex_cs4),
2378 SH_PFC_PIN_GROUP(lbsc_ex_cs5),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002379 SH_PFC_PIN_GROUP(mmc0_data1),
2380 SH_PFC_PIN_GROUP(mmc0_data4),
2381 SH_PFC_PIN_GROUP(mmc0_data8),
2382 SH_PFC_PIN_GROUP(mmc0_ctrl),
2383 SH_PFC_PIN_GROUP(mmc1_data1),
2384 SH_PFC_PIN_GROUP(mmc1_data4),
2385 SH_PFC_PIN_GROUP(mmc1_data8),
2386 SH_PFC_PIN_GROUP(mmc1_ctrl),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002387 SH_PFC_PIN_GROUP(scif0_data),
2388 SH_PFC_PIN_GROUP(scif0_clk),
2389 SH_PFC_PIN_GROUP(scif0_ctrl),
2390 SH_PFC_PIN_GROUP(scif0_data_b),
2391 SH_PFC_PIN_GROUP(scif0_clk_b),
2392 SH_PFC_PIN_GROUP(scif0_ctrl_b),
2393 SH_PFC_PIN_GROUP(scif0_data_c),
2394 SH_PFC_PIN_GROUP(scif0_clk_c),
2395 SH_PFC_PIN_GROUP(scif0_ctrl_c),
2396 SH_PFC_PIN_GROUP(scif0_data_d),
2397 SH_PFC_PIN_GROUP(scif0_clk_d),
2398 SH_PFC_PIN_GROUP(scif0_ctrl_d),
2399 SH_PFC_PIN_GROUP(scif1_data),
2400 SH_PFC_PIN_GROUP(scif1_clk),
2401 SH_PFC_PIN_GROUP(scif1_ctrl),
2402 SH_PFC_PIN_GROUP(scif1_data_b),
2403 SH_PFC_PIN_GROUP(scif1_clk_b),
2404 SH_PFC_PIN_GROUP(scif1_ctrl_b),
2405 SH_PFC_PIN_GROUP(scif1_data_c),
2406 SH_PFC_PIN_GROUP(scif1_clk_c),
2407 SH_PFC_PIN_GROUP(scif1_ctrl_c),
2408 SH_PFC_PIN_GROUP(scif2_data),
2409 SH_PFC_PIN_GROUP(scif2_clk),
2410 SH_PFC_PIN_GROUP(scif2_data_b),
2411 SH_PFC_PIN_GROUP(scif2_clk_b),
2412 SH_PFC_PIN_GROUP(scif2_data_c),
2413 SH_PFC_PIN_GROUP(scif2_clk_c),
2414 SH_PFC_PIN_GROUP(scif2_data_d),
2415 SH_PFC_PIN_GROUP(scif2_clk_d),
2416 SH_PFC_PIN_GROUP(scif2_data_e),
2417 SH_PFC_PIN_GROUP(scif3_data),
2418 SH_PFC_PIN_GROUP(scif3_clk),
2419 SH_PFC_PIN_GROUP(scif3_data_b),
2420 SH_PFC_PIN_GROUP(scif3_data_c),
2421 SH_PFC_PIN_GROUP(scif3_data_d),
2422 SH_PFC_PIN_GROUP(scif3_data_e),
2423 SH_PFC_PIN_GROUP(scif3_clk_e),
2424 SH_PFC_PIN_GROUP(scif4_data),
2425 SH_PFC_PIN_GROUP(scif4_clk),
2426 SH_PFC_PIN_GROUP(scif4_data_b),
2427 SH_PFC_PIN_GROUP(scif4_clk_b),
2428 SH_PFC_PIN_GROUP(scif4_data_c),
2429 SH_PFC_PIN_GROUP(scif4_data_d),
2430 SH_PFC_PIN_GROUP(scif5_data),
2431 SH_PFC_PIN_GROUP(scif5_clk),
2432 SH_PFC_PIN_GROUP(scif5_data_b),
2433 SH_PFC_PIN_GROUP(scif5_clk_b),
2434 SH_PFC_PIN_GROUP(scif5_data_c),
2435 SH_PFC_PIN_GROUP(scif5_clk_c),
2436 SH_PFC_PIN_GROUP(scif5_data_d),
2437 SH_PFC_PIN_GROUP(scif5_clk_d),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002438 SH_PFC_PIN_GROUP(sdhi0_data1),
2439 SH_PFC_PIN_GROUP(sdhi0_data4),
2440 SH_PFC_PIN_GROUP(sdhi0_ctrl),
2441 SH_PFC_PIN_GROUP(sdhi0_cd),
2442 SH_PFC_PIN_GROUP(sdhi0_wp),
2443 SH_PFC_PIN_GROUP(sdhi1_data1),
2444 SH_PFC_PIN_GROUP(sdhi1_data4),
2445 SH_PFC_PIN_GROUP(sdhi1_ctrl),
2446 SH_PFC_PIN_GROUP(sdhi1_cd),
2447 SH_PFC_PIN_GROUP(sdhi1_wp),
2448 SH_PFC_PIN_GROUP(sdhi2_data1),
2449 SH_PFC_PIN_GROUP(sdhi2_data4),
2450 SH_PFC_PIN_GROUP(sdhi2_ctrl),
2451 SH_PFC_PIN_GROUP(sdhi2_cd),
2452 SH_PFC_PIN_GROUP(sdhi2_wp),
2453 SH_PFC_PIN_GROUP(sdhi3_data1),
2454 SH_PFC_PIN_GROUP(sdhi3_data4),
2455 SH_PFC_PIN_GROUP(sdhi3_ctrl),
2456 SH_PFC_PIN_GROUP(sdhi3_cd),
2457 SH_PFC_PIN_GROUP(sdhi3_wp),
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002458 SH_PFC_PIN_GROUP(usb0),
2459 SH_PFC_PIN_GROUP(usb1),
2460 SH_PFC_PIN_GROUP(usb2),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002461};
2462
2463static const char * const du0_groups[] = {
2464 "du0_rgb666",
2465 "du0_rgb888",
2466 "du0_clk_0",
2467 "du0_clk_1",
2468 "du0_sync_0",
2469 "du0_sync_1",
2470 "du0_oddf",
2471 "du0_cde",
2472};
2473
2474static const char * const du1_groups[] = {
2475 "du1_rgb666",
2476 "du1_rgb888",
2477 "du1_clk",
2478 "du1_sync_0",
2479 "du1_sync_1",
2480 "du1_oddf",
2481 "du1_cde",
2482};
2483
Laurent Pinchartf5162382013-03-06 19:04:43 +01002484static const char * const hspi0_groups[] = {
2485 "hspi0",
2486};
2487
2488static const char * const hspi1_groups[] = {
2489 "hspi1",
2490 "hspi1_b",
2491 "hspi1_c",
2492 "hspi1_d",
2493};
2494
2495static const char * const hspi2_groups[] = {
2496 "hspi2",
2497 "hspi2_b",
2498};
2499
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01002500static const char * const intc_groups[] = {
2501 "intc_irq0",
2502 "intc_irq0_b",
2503 "intc_irq1",
2504 "intc_irq1_b",
2505 "intc_irq2",
2506 "intc_irq2_b",
2507 "intc_irq3",
2508 "intc_irq4_b",
2509};
2510
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01002511static const char * const lbsc_groups[] = {
2512 "lbsc_cs0",
2513 "lbsc_cs1",
2514 "lbsc_ex_cs0",
2515 "lbsc_ex_cs1",
2516 "lbsc_ex_cs2",
2517 "lbsc_ex_cs3",
2518 "lbsc_ex_cs4",
2519 "lbsc_ex_cs5",
2520};
2521
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002522static const char * const mmc0_groups[] = {
2523 "mmc0_data1",
2524 "mmc0_data4",
2525 "mmc0_data8",
2526 "mmc0_ctrl",
2527};
2528
2529static const char * const mmc1_groups[] = {
2530 "mmc1_data1",
2531 "mmc1_data4",
2532 "mmc1_data8",
2533 "mmc1_ctrl",
2534};
2535
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002536static const char * const scif0_groups[] = {
2537 "scif0_data",
2538 "scif0_clk",
2539 "scif0_ctrl",
2540 "scif0_data_b",
2541 "scif0_clk_b",
2542 "scif0_ctrl_b",
2543 "scif0_data_c",
2544 "scif0_clk_c",
2545 "scif0_ctrl_c",
2546 "scif0_data_d",
2547 "scif0_clk_d",
2548 "scif0_ctrl_d",
2549};
2550
2551static const char * const scif1_groups[] = {
2552 "scif1_data",
2553 "scif1_clk",
2554 "scif1_ctrl",
2555 "scif1_data_b",
2556 "scif1_clk_b",
2557 "scif1_ctrl_b",
2558 "scif1_data_c",
2559 "scif1_clk_c",
2560 "scif1_ctrl_c",
2561};
2562
2563static const char * const scif2_groups[] = {
2564 "scif2_data",
2565 "scif2_clk",
2566 "scif2_data_b",
2567 "scif2_clk_b",
2568 "scif2_data_c",
2569 "scif2_clk_c",
2570 "scif2_data_d",
2571 "scif2_clk_d",
2572 "scif2_data_e",
2573};
2574
2575static const char * const scif3_groups[] = {
2576 "scif3_data",
2577 "scif3_clk",
2578 "scif3_data_b",
2579 "scif3_data_c",
2580 "scif3_data_d",
2581 "scif3_data_e",
2582 "scif3_clk_e",
2583};
2584
2585static const char * const scif4_groups[] = {
2586 "scif4_data",
2587 "scif4_clk",
2588 "scif4_data_b",
2589 "scif4_clk_b",
2590 "scif4_data_c",
2591 "scif4_data_d",
2592};
2593
2594static const char * const scif5_groups[] = {
2595 "scif5_data",
2596 "scif5_clk",
2597 "scif5_data_b",
2598 "scif5_clk_b",
2599 "scif5_data_c",
2600 "scif5_clk_c",
2601 "scif5_data_d",
2602 "scif5_clk_d",
2603};
2604
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002605static const char * const sdhi0_groups[] = {
2606 "sdhi0_data1",
2607 "sdhi0_data4",
2608 "sdhi0_ctrl",
2609 "sdhi0_cd",
2610 "sdhi0_wp",
2611};
2612
2613static const char * const sdhi1_groups[] = {
2614 "sdhi1_data1",
2615 "sdhi1_data4",
2616 "sdhi1_ctrl",
2617 "sdhi1_cd",
2618 "sdhi1_wp",
2619};
2620
2621static const char * const sdhi2_groups[] = {
2622 "sdhi2_data1",
2623 "sdhi2_data4",
2624 "sdhi2_ctrl",
2625 "sdhi2_cd",
2626 "sdhi2_wp",
2627};
2628
2629static const char * const sdhi3_groups[] = {
2630 "sdhi3_data1",
2631 "sdhi3_data4",
2632 "sdhi3_ctrl",
2633 "sdhi3_cd",
2634 "sdhi3_wp",
2635};
2636
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002637static const char * const usb0_groups[] = {
2638 "usb0",
2639};
2640
2641static const char * const usb1_groups[] = {
2642 "usb1",
2643};
2644
2645static const char * const usb2_groups[] = {
2646 "usb2",
2647};
2648
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002649static const struct sh_pfc_function pinmux_functions[] = {
2650 SH_PFC_FUNCTION(du0),
2651 SH_PFC_FUNCTION(du1),
Laurent Pinchartf5162382013-03-06 19:04:43 +01002652 SH_PFC_FUNCTION(hspi0),
2653 SH_PFC_FUNCTION(hspi1),
2654 SH_PFC_FUNCTION(hspi2),
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01002655 SH_PFC_FUNCTION(intc),
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01002656 SH_PFC_FUNCTION(lbsc),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002657 SH_PFC_FUNCTION(mmc0),
2658 SH_PFC_FUNCTION(mmc1),
2659 SH_PFC_FUNCTION(sdhi0),
2660 SH_PFC_FUNCTION(sdhi1),
2661 SH_PFC_FUNCTION(sdhi2),
2662 SH_PFC_FUNCTION(sdhi3),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002663 SH_PFC_FUNCTION(scif0),
2664 SH_PFC_FUNCTION(scif1),
2665 SH_PFC_FUNCTION(scif2),
2666 SH_PFC_FUNCTION(scif3),
2667 SH_PFC_FUNCTION(scif4),
2668 SH_PFC_FUNCTION(scif5),
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002669 SH_PFC_FUNCTION(usb0),
2670 SH_PFC_FUNCTION(usb1),
2671 SH_PFC_FUNCTION(usb2),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002672};
2673
Laurent Pincharta373ed02012-11-29 13:24:07 +01002674#define PINMUX_FN_BASE ARRAY_SIZE(pinmux_pins)
2675
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +01002676static const struct pinmux_func pinmux_func_gpios[] = {
Laurent Pinchart881023d2012-12-15 23:51:22 +01002677 GPIO_FN(AVS1), GPIO_FN(AVS2), GPIO_FN(A17), GPIO_FN(A18),
2678 GPIO_FN(A19),
2679
2680 /* IPSR0 */
2681 GPIO_FN(USB_PENC2), GPIO_FN(SCK0), GPIO_FN(PWM1), GPIO_FN(PWMFSW0),
2682 GPIO_FN(SCIF_CLK), GPIO_FN(TCLK0_C), GPIO_FN(BS), GPIO_FN(SD1_DAT2),
2683 GPIO_FN(MMC0_D2), GPIO_FN(FD2), GPIO_FN(ATADIR0), GPIO_FN(SDSELF),
2684 GPIO_FN(HCTS1), GPIO_FN(TX4_C), GPIO_FN(A0), GPIO_FN(SD1_DAT3),
2685 GPIO_FN(MMC0_D3), GPIO_FN(FD3), GPIO_FN(A20), GPIO_FN(TX5_D),
2686 GPIO_FN(HSPI_TX2_B), GPIO_FN(A21), GPIO_FN(SCK5_D),
2687 GPIO_FN(HSPI_CLK2_B), GPIO_FN(A22), GPIO_FN(RX5_D),
2688 GPIO_FN(HSPI_RX2_B), GPIO_FN(VI1_R0), GPIO_FN(A23), GPIO_FN(FCLE),
2689 GPIO_FN(HSPI_CLK2), GPIO_FN(VI1_R1), GPIO_FN(A24), GPIO_FN(SD1_CD),
2690 GPIO_FN(MMC0_D4), GPIO_FN(FD4), GPIO_FN(HSPI_CS2), GPIO_FN(VI1_R2),
2691 GPIO_FN(SSI_WS78_B), GPIO_FN(A25), GPIO_FN(SD1_WP), GPIO_FN(MMC0_D5),
2692 GPIO_FN(FD5), GPIO_FN(HSPI_RX2), GPIO_FN(VI1_R3), GPIO_FN(TX5_B),
2693 GPIO_FN(SSI_SDATA7_B), GPIO_FN(CTS0_B), GPIO_FN(CLKOUT),
2694 GPIO_FN(TX3C_IRDA_TX_C), GPIO_FN(PWM0_B), GPIO_FN(CS0),
2695 GPIO_FN(HSPI_CS2_B), GPIO_FN(CS1_A26), GPIO_FN(HSPI_TX2),
2696 GPIO_FN(SDSELF_B), GPIO_FN(RD_WR), GPIO_FN(FWE), GPIO_FN(ATAG0),
2697 GPIO_FN(VI1_R7), GPIO_FN(HRTS1), GPIO_FN(RX4_C),
2698
2699 /* IPSR1 */
2700 GPIO_FN(EX_CS0), GPIO_FN(RX3_C_IRDA_RX_C), GPIO_FN(MMC0_D6),
2701 GPIO_FN(FD6), GPIO_FN(EX_CS1), GPIO_FN(MMC0_D7), GPIO_FN(FD7),
2702 GPIO_FN(EX_CS2), GPIO_FN(SD1_CLK), GPIO_FN(MMC0_CLK), GPIO_FN(FALE),
2703 GPIO_FN(ATACS00), GPIO_FN(EX_CS3), GPIO_FN(SD1_CMD), GPIO_FN(MMC0_CMD),
2704 GPIO_FN(FRE), GPIO_FN(ATACS10), GPIO_FN(VI1_R4), GPIO_FN(RX5_B),
2705 GPIO_FN(HSCK1), GPIO_FN(SSI_SDATA8_B), GPIO_FN(RTS0_B_TANS_B),
2706 GPIO_FN(SSI_SDATA9), GPIO_FN(EX_CS4), GPIO_FN(SD1_DAT0),
2707 GPIO_FN(MMC0_D0), GPIO_FN(FD0), GPIO_FN(ATARD0), GPIO_FN(VI1_R5),
2708 GPIO_FN(SCK5_B), GPIO_FN(HTX1), GPIO_FN(TX2_E), GPIO_FN(TX0_B),
2709 GPIO_FN(SSI_SCK9), GPIO_FN(EX_CS5), GPIO_FN(SD1_DAT1),
2710 GPIO_FN(MMC0_D1), GPIO_FN(FD1), GPIO_FN(ATAWR0), GPIO_FN(VI1_R6),
2711 GPIO_FN(HRX1), GPIO_FN(RX2_E), GPIO_FN(RX0_B), GPIO_FN(SSI_WS9),
2712 GPIO_FN(MLB_CLK), GPIO_FN(PWM2), GPIO_FN(SCK4), GPIO_FN(MLB_SIG),
2713 GPIO_FN(PWM3), GPIO_FN(TX4), GPIO_FN(MLB_DAT), GPIO_FN(PWM4),
2714 GPIO_FN(RX4), GPIO_FN(HTX0), GPIO_FN(TX1), GPIO_FN(SDATA),
2715 GPIO_FN(CTS0_C), GPIO_FN(SUB_TCK), GPIO_FN(CC5_STATE2),
2716 GPIO_FN(CC5_STATE10), GPIO_FN(CC5_STATE18), GPIO_FN(CC5_STATE26),
2717 GPIO_FN(CC5_STATE34),
2718
2719 /* IPSR2 */
2720 GPIO_FN(HRX0), GPIO_FN(RX1), GPIO_FN(SCKZ), GPIO_FN(RTS0_C_TANS_C),
2721 GPIO_FN(SUB_TDI), GPIO_FN(CC5_STATE3), GPIO_FN(CC5_STATE11),
2722 GPIO_FN(CC5_STATE19), GPIO_FN(CC5_STATE27), GPIO_FN(CC5_STATE35),
2723 GPIO_FN(HSCK0), GPIO_FN(SCK1), GPIO_FN(MTS), GPIO_FN(PWM5),
2724 GPIO_FN(SCK0_C), GPIO_FN(SSI_SDATA9_B), GPIO_FN(SUB_TDO),
2725 GPIO_FN(CC5_STATE0), GPIO_FN(CC5_STATE8), GPIO_FN(CC5_STATE16),
2726 GPIO_FN(CC5_STATE24), GPIO_FN(CC5_STATE32), GPIO_FN(HCTS0),
2727 GPIO_FN(CTS1), GPIO_FN(STM), GPIO_FN(PWM0_D), GPIO_FN(RX0_C),
2728 GPIO_FN(SCIF_CLK_C), GPIO_FN(SUB_TRST), GPIO_FN(TCLK1_B),
2729 GPIO_FN(CC5_OSCOUT), GPIO_FN(HRTS0), GPIO_FN(RTS1_TANS),
2730 GPIO_FN(MDATA), GPIO_FN(TX0_C), GPIO_FN(SUB_TMS), GPIO_FN(CC5_STATE1),
2731 GPIO_FN(CC5_STATE9), GPIO_FN(CC5_STATE17), GPIO_FN(CC5_STATE25),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002732 GPIO_FN(CC5_STATE33), GPIO_FN(LCDOUT0),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002733 GPIO_FN(DREQ0), GPIO_FN(GPS_CLK_B), GPIO_FN(AUDATA0),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002734 GPIO_FN(TX5_C), GPIO_FN(LCDOUT1), GPIO_FN(DACK0),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002735 GPIO_FN(DRACK0), GPIO_FN(GPS_SIGN_B), GPIO_FN(AUDATA1), GPIO_FN(RX5_C),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002736 GPIO_FN(LCDOUT2), GPIO_FN(LCDOUT3),
2737 GPIO_FN(LCDOUT4), GPIO_FN(LCDOUT5),
2738 GPIO_FN(LCDOUT6), GPIO_FN(LCDOUT7),
2739 GPIO_FN(LCDOUT8), GPIO_FN(DREQ1), GPIO_FN(SCL2),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002740 GPIO_FN(AUDATA2),
2741
2742 /* IPSR3 */
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002743 GPIO_FN(LCDOUT9), GPIO_FN(DACK1), GPIO_FN(SDA2),
2744 GPIO_FN(AUDATA3), GPIO_FN(LCDOUT10),
2745 GPIO_FN(LCDOUT11),
2746 GPIO_FN(LCDOUT12), GPIO_FN(LCDOUT13),
2747 GPIO_FN(LCDOUT14),
2748 GPIO_FN(LCDOUT15), GPIO_FN(LCDOUT16),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002749 GPIO_FN(EX_WAIT1), GPIO_FN(SCL1), GPIO_FN(TCLK1), GPIO_FN(AUDATA4),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002750 GPIO_FN(LCDOUT17), GPIO_FN(EX_WAIT2), GPIO_FN(SDA1),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002751 GPIO_FN(GPS_MAG_B), GPIO_FN(AUDATA5), GPIO_FN(SCK5_C),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002752 GPIO_FN(LCDOUT18),
2753 GPIO_FN(LCDOUT19), GPIO_FN(LCDOUT20),
2754 GPIO_FN(LCDOUT21),
2755 GPIO_FN(LCDOUT22), GPIO_FN(LCDOUT23),
2756 GPIO_FN(QSTVA_QVS), GPIO_FN(TX3_D_IRDA_TX_D),
2757 GPIO_FN(SCL3_B), GPIO_FN(QCLK),
2758 GPIO_FN(QSTVB_QVE), GPIO_FN(RX3_D_IRDA_RX_D),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002759 GPIO_FN(SDA3_B), GPIO_FN(SDA2_C), GPIO_FN(DACK0_B), GPIO_FN(DRACK0_B),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002760 GPIO_FN(QSTH_QHS),
2761 GPIO_FN(QSTB_QHE),
2762 GPIO_FN(QCPV_QDE),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002763 GPIO_FN(CAN1_TX), GPIO_FN(TX2_C), GPIO_FN(SCL2_C), GPIO_FN(REMOCON),
2764
2765 /* IPSR4 */
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002766 GPIO_FN(QPOLA), GPIO_FN(CAN_CLK_C), GPIO_FN(SCK2_C),
2767 GPIO_FN(QPOLB), GPIO_FN(CAN1_RX), GPIO_FN(RX2_C),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002768 GPIO_FN(DREQ0_B), GPIO_FN(SSI_SCK78_B), GPIO_FN(SCK0_B),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002769 GPIO_FN(VI2_DATA0_VI2_B0), GPIO_FN(PWM6),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002770 GPIO_FN(SD3_CLK), GPIO_FN(TX3_E_IRDA_TX_E), GPIO_FN(AUDCK),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002771 GPIO_FN(PWMFSW0_B), GPIO_FN(VI2_DATA1_VI2_B1),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002772 GPIO_FN(PWM0), GPIO_FN(SD3_CMD), GPIO_FN(RX3_E_IRDA_RX_E),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002773 GPIO_FN(AUDSYNC), GPIO_FN(CTS0_D), GPIO_FN(VI2_G0),
2774 GPIO_FN(VI2_G1), GPIO_FN(VI2_G2),
2775 GPIO_FN(VI2_G3), GPIO_FN(VI2_G4),
2776 GPIO_FN(VI2_G5),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002777 GPIO_FN(VI2_DATA2_VI2_B2), GPIO_FN(SCL1_B), GPIO_FN(SD3_DAT2),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002778 GPIO_FN(SCK3_E), GPIO_FN(AUDATA6), GPIO_FN(TX0_D),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002779 GPIO_FN(VI2_DATA3_VI2_B3), GPIO_FN(SDA1_B), GPIO_FN(SD3_DAT3),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002780 GPIO_FN(SCK5), GPIO_FN(AUDATA7), GPIO_FN(RX0_D),
2781 GPIO_FN(VI2_G6), GPIO_FN(VI2_G7),
2782 GPIO_FN(VI2_R0), GPIO_FN(VI2_R1),
2783 GPIO_FN(VI2_R2), GPIO_FN(VI2_R3),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002784 GPIO_FN(VI2_DATA4_VI2_B4), GPIO_FN(SCL2_B), GPIO_FN(SD3_DAT0),
2785 GPIO_FN(TX5), GPIO_FN(SCK0_D),
2786
2787 /* IPSR5 */
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002788 GPIO_FN(VI2_DATA5_VI2_B5), GPIO_FN(SDA2_B),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002789 GPIO_FN(SD3_DAT1), GPIO_FN(RX5), GPIO_FN(RTS0_D_TANS_D),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002790 GPIO_FN(VI2_R4), GPIO_FN(VI2_R5),
2791 GPIO_FN(VI2_R6), GPIO_FN(VI2_R7),
2792 GPIO_FN(SCL2_D), GPIO_FN(SDA2_D),
2793 GPIO_FN(VI2_CLKENB), GPIO_FN(HSPI_CS1),
2794 GPIO_FN(SCL1_D), GPIO_FN(VI2_FIELD),
2795 GPIO_FN(SDA1_D), GPIO_FN(VI2_HSYNC),
2796 GPIO_FN(VI3_HSYNC), GPIO_FN(VI2_VSYNC),
2797 GPIO_FN(VI3_VSYNC),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002798 GPIO_FN(VI2_CLK), GPIO_FN(TX3_B_IRDA_TX_B), GPIO_FN(SD3_CD),
2799 GPIO_FN(HSPI_TX1), GPIO_FN(VI1_CLKENB), GPIO_FN(VI3_CLKENB),
2800 GPIO_FN(AUDIO_CLKC), GPIO_FN(TX2_D), GPIO_FN(SPEEDIN),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002801 GPIO_FN(GPS_SIGN_D), GPIO_FN(VI2_DATA6_VI2_B6),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002802 GPIO_FN(TCLK0), GPIO_FN(QSTVA_B_QVS_B), GPIO_FN(HSPI_CLK1),
2803 GPIO_FN(SCK2_D), GPIO_FN(AUDIO_CLKOUT_B), GPIO_FN(GPS_MAG_D),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002804 GPIO_FN(VI2_DATA7_VI2_B7), GPIO_FN(RX3_B_IRDA_RX_B),
Laurent Pinchart881023d2012-12-15 23:51:22 +01002805 GPIO_FN(SD3_WP), GPIO_FN(HSPI_RX1), GPIO_FN(VI1_FIELD),
2806 GPIO_FN(VI3_FIELD), GPIO_FN(AUDIO_CLKOUT), GPIO_FN(RX2_D),
2807 GPIO_FN(GPS_CLK_C), GPIO_FN(GPS_CLK_D), GPIO_FN(AUDIO_CLKA),
2808 GPIO_FN(CAN_TXCLK), GPIO_FN(AUDIO_CLKB), GPIO_FN(USB_OVC2),
2809 GPIO_FN(CAN_DEBUGOUT0), GPIO_FN(MOUT0),
2810
2811 /* IPSR6 */
2812 GPIO_FN(SSI_SCK0129), GPIO_FN(CAN_DEBUGOUT1), GPIO_FN(MOUT1),
2813 GPIO_FN(SSI_WS0129), GPIO_FN(CAN_DEBUGOUT2), GPIO_FN(MOUT2),
2814 GPIO_FN(SSI_SDATA0), GPIO_FN(CAN_DEBUGOUT3), GPIO_FN(MOUT5),
2815 GPIO_FN(SSI_SDATA1), GPIO_FN(CAN_DEBUGOUT4), GPIO_FN(MOUT6),
2816 GPIO_FN(SSI_SDATA2), GPIO_FN(CAN_DEBUGOUT5), GPIO_FN(SSI_SCK34),
2817 GPIO_FN(CAN_DEBUGOUT6), GPIO_FN(CAN0_TX_B), GPIO_FN(IERX),
2818 GPIO_FN(SSI_SCK9_C), GPIO_FN(SSI_WS34), GPIO_FN(CAN_DEBUGOUT7),
2819 GPIO_FN(CAN0_RX_B), GPIO_FN(IETX), GPIO_FN(SSI_WS9_C),
2820 GPIO_FN(SSI_SDATA3), GPIO_FN(PWM0_C), GPIO_FN(CAN_DEBUGOUT8),
2821 GPIO_FN(CAN_CLK_B), GPIO_FN(IECLK), GPIO_FN(SCIF_CLK_B),
2822 GPIO_FN(TCLK0_B), GPIO_FN(SSI_SDATA4), GPIO_FN(CAN_DEBUGOUT9),
2823 GPIO_FN(SSI_SDATA9_C), GPIO_FN(SSI_SCK5), GPIO_FN(ADICLK),
2824 GPIO_FN(CAN_DEBUGOUT10), GPIO_FN(SCK3), GPIO_FN(TCLK0_D),
2825 GPIO_FN(SSI_WS5), GPIO_FN(ADICS_SAMP), GPIO_FN(CAN_DEBUGOUT11),
2826 GPIO_FN(TX3_IRDA_TX), GPIO_FN(SSI_SDATA5), GPIO_FN(ADIDATA),
2827 GPIO_FN(CAN_DEBUGOUT12), GPIO_FN(RX3_IRDA_RX), GPIO_FN(SSI_SCK6),
2828 GPIO_FN(ADICHS0), GPIO_FN(CAN0_TX), GPIO_FN(IERX_B),
2829
2830 /* IPSR7 */
2831 GPIO_FN(SSI_WS6), GPIO_FN(ADICHS1), GPIO_FN(CAN0_RX), GPIO_FN(IETX_B),
2832 GPIO_FN(SSI_SDATA6), GPIO_FN(ADICHS2), GPIO_FN(CAN_CLK),
2833 GPIO_FN(IECLK_B), GPIO_FN(SSI_SCK78), GPIO_FN(CAN_DEBUGOUT13),
2834 GPIO_FN(IRQ0_B), GPIO_FN(SSI_SCK9_B), GPIO_FN(HSPI_CLK1_C),
2835 GPIO_FN(SSI_WS78), GPIO_FN(CAN_DEBUGOUT14), GPIO_FN(IRQ1_B),
2836 GPIO_FN(SSI_WS9_B), GPIO_FN(HSPI_CS1_C), GPIO_FN(SSI_SDATA7),
2837 GPIO_FN(CAN_DEBUGOUT15), GPIO_FN(IRQ2_B), GPIO_FN(TCLK1_C),
2838 GPIO_FN(HSPI_TX1_C), GPIO_FN(SSI_SDATA8), GPIO_FN(VSP),
2839 GPIO_FN(IRQ3_B), GPIO_FN(HSPI_RX1_C), GPIO_FN(SD0_CLK),
2840 GPIO_FN(ATACS01), GPIO_FN(SCK1_B), GPIO_FN(SD0_CMD), GPIO_FN(ATACS11),
2841 GPIO_FN(TX1_B), GPIO_FN(CC5_TDO), GPIO_FN(SD0_DAT0), GPIO_FN(ATADIR1),
2842 GPIO_FN(RX1_B), GPIO_FN(CC5_TRST), GPIO_FN(SD0_DAT1), GPIO_FN(ATAG1),
2843 GPIO_FN(SCK2_B), GPIO_FN(CC5_TMS), GPIO_FN(SD0_DAT2), GPIO_FN(ATARD1),
2844 GPIO_FN(TX2_B), GPIO_FN(CC5_TCK), GPIO_FN(SD0_DAT3), GPIO_FN(ATAWR1),
2845 GPIO_FN(RX2_B), GPIO_FN(CC5_TDI), GPIO_FN(SD0_CD), GPIO_FN(DREQ2),
2846 GPIO_FN(RTS1_B_TANS_B), GPIO_FN(SD0_WP), GPIO_FN(DACK2),
2847 GPIO_FN(CTS1_B),
2848
2849 /* IPSR8 */
2850 GPIO_FN(HSPI_CLK0), GPIO_FN(CTS0), GPIO_FN(USB_OVC0), GPIO_FN(AD_CLK),
2851 GPIO_FN(CC5_STATE4), GPIO_FN(CC5_STATE12), GPIO_FN(CC5_STATE20),
2852 GPIO_FN(CC5_STATE28), GPIO_FN(CC5_STATE36), GPIO_FN(HSPI_CS0),
2853 GPIO_FN(RTS0_TANS), GPIO_FN(USB_OVC1), GPIO_FN(AD_DI),
2854 GPIO_FN(CC5_STATE5), GPIO_FN(CC5_STATE13), GPIO_FN(CC5_STATE21),
2855 GPIO_FN(CC5_STATE29), GPIO_FN(CC5_STATE37), GPIO_FN(HSPI_TX0),
2856 GPIO_FN(TX0), GPIO_FN(CAN_DEBUG_HW_TRIGGER), GPIO_FN(AD_DO),
2857 GPIO_FN(CC5_STATE6), GPIO_FN(CC5_STATE14), GPIO_FN(CC5_STATE22),
2858 GPIO_FN(CC5_STATE30), GPIO_FN(CC5_STATE38), GPIO_FN(HSPI_RX0),
2859 GPIO_FN(RX0), GPIO_FN(CAN_STEP0), GPIO_FN(AD_NCS), GPIO_FN(CC5_STATE7),
2860 GPIO_FN(CC5_STATE15), GPIO_FN(CC5_STATE23), GPIO_FN(CC5_STATE31),
2861 GPIO_FN(CC5_STATE39), GPIO_FN(FMCLK), GPIO_FN(RDS_CLK), GPIO_FN(PCMOE),
2862 GPIO_FN(BPFCLK), GPIO_FN(PCMWE), GPIO_FN(FMIN), GPIO_FN(RDS_DATA),
2863 GPIO_FN(VI0_CLK), GPIO_FN(MMC1_CLK), GPIO_FN(VI0_CLKENB),
2864 GPIO_FN(TX1_C), GPIO_FN(HTX1_B), GPIO_FN(MT1_SYNC),
2865 GPIO_FN(VI0_FIELD), GPIO_FN(RX1_C), GPIO_FN(HRX1_B),
2866 GPIO_FN(VI0_HSYNC), GPIO_FN(VI0_DATA0_B_VI0_B0_B), GPIO_FN(CTS1_C),
2867 GPIO_FN(TX4_D), GPIO_FN(MMC1_CMD), GPIO_FN(HSCK1_B),
2868 GPIO_FN(VI0_VSYNC), GPIO_FN(VI0_DATA1_B_VI0_B1_B),
2869 GPIO_FN(RTS1_C_TANS_C), GPIO_FN(RX4_D), GPIO_FN(PWMFSW0_C),
2870
2871 /* IPSR9 */
2872 GPIO_FN(VI0_DATA0_VI0_B0), GPIO_FN(HRTS1_B), GPIO_FN(MT1_VCXO),
2873 GPIO_FN(VI0_DATA1_VI0_B1), GPIO_FN(HCTS1_B), GPIO_FN(MT1_PWM),
2874 GPIO_FN(VI0_DATA2_VI0_B2), GPIO_FN(MMC1_D0), GPIO_FN(VI0_DATA3_VI0_B3),
2875 GPIO_FN(MMC1_D1), GPIO_FN(VI0_DATA4_VI0_B4), GPIO_FN(MMC1_D2),
2876 GPIO_FN(VI0_DATA5_VI0_B5), GPIO_FN(MMC1_D3), GPIO_FN(VI0_DATA6_VI0_B6),
2877 GPIO_FN(MMC1_D4), GPIO_FN(ARM_TRACEDATA_0), GPIO_FN(VI0_DATA7_VI0_B7),
2878 GPIO_FN(MMC1_D5), GPIO_FN(ARM_TRACEDATA_1), GPIO_FN(VI0_G0),
2879 GPIO_FN(SSI_SCK78_C), GPIO_FN(IRQ0), GPIO_FN(ARM_TRACEDATA_2),
2880 GPIO_FN(VI0_G1), GPIO_FN(SSI_WS78_C), GPIO_FN(IRQ1),
2881 GPIO_FN(ARM_TRACEDATA_3), GPIO_FN(VI0_G2), GPIO_FN(ETH_TXD1),
2882 GPIO_FN(MMC1_D6), GPIO_FN(ARM_TRACEDATA_4), GPIO_FN(TS_SPSYNC0),
2883 GPIO_FN(VI0_G3), GPIO_FN(ETH_CRS_DV), GPIO_FN(MMC1_D7),
2884 GPIO_FN(ARM_TRACEDATA_5), GPIO_FN(TS_SDAT0), GPIO_FN(VI0_G4),
2885 GPIO_FN(ETH_TX_EN), GPIO_FN(SD2_DAT0_B), GPIO_FN(ARM_TRACEDATA_6),
2886 GPIO_FN(VI0_G5), GPIO_FN(ETH_RX_ER), GPIO_FN(SD2_DAT1_B),
2887 GPIO_FN(ARM_TRACEDATA_7), GPIO_FN(VI0_G6), GPIO_FN(ETH_RXD0),
2888 GPIO_FN(SD2_DAT2_B), GPIO_FN(ARM_TRACEDATA_8), GPIO_FN(VI0_G7),
2889 GPIO_FN(ETH_RXD1), GPIO_FN(SD2_DAT3_B), GPIO_FN(ARM_TRACEDATA_9),
2890
2891 /* IPSR10 */
2892 GPIO_FN(VI0_R0), GPIO_FN(SSI_SDATA7_C), GPIO_FN(SCK1_C),
2893 GPIO_FN(DREQ1_B), GPIO_FN(ARM_TRACEDATA_10), GPIO_FN(DREQ0_C),
2894 GPIO_FN(VI0_R1), GPIO_FN(SSI_SDATA8_C), GPIO_FN(DACK1_B),
2895 GPIO_FN(ARM_TRACEDATA_11), GPIO_FN(DACK0_C), GPIO_FN(DRACK0_C),
2896 GPIO_FN(VI0_R2), GPIO_FN(ETH_LINK), GPIO_FN(SD2_CLK_B), GPIO_FN(IRQ2),
2897 GPIO_FN(ARM_TRACEDATA_12), GPIO_FN(VI0_R3), GPIO_FN(ETH_MAGIC),
2898 GPIO_FN(SD2_CMD_B), GPIO_FN(IRQ3), GPIO_FN(ARM_TRACEDATA_13),
2899 GPIO_FN(VI0_R4), GPIO_FN(ETH_REFCLK), GPIO_FN(SD2_CD_B),
2900 GPIO_FN(HSPI_CLK1_B), GPIO_FN(ARM_TRACEDATA_14), GPIO_FN(MT1_CLK),
2901 GPIO_FN(TS_SCK0), GPIO_FN(VI0_R5), GPIO_FN(ETH_TXD0),
2902 GPIO_FN(SD2_WP_B), GPIO_FN(HSPI_CS1_B), GPIO_FN(ARM_TRACEDATA_15),
2903 GPIO_FN(MT1_D), GPIO_FN(TS_SDEN0), GPIO_FN(VI0_R6), GPIO_FN(ETH_MDC),
2904 GPIO_FN(DREQ2_C), GPIO_FN(HSPI_TX1_B), GPIO_FN(TRACECLK),
2905 GPIO_FN(MT1_BEN), GPIO_FN(PWMFSW0_D), GPIO_FN(VI0_R7),
2906 GPIO_FN(ETH_MDIO), GPIO_FN(DACK2_C), GPIO_FN(HSPI_RX1_B),
2907 GPIO_FN(SCIF_CLK_D), GPIO_FN(TRACECTL), GPIO_FN(MT1_PEN),
2908 GPIO_FN(VI1_CLK), GPIO_FN(SIM_D), GPIO_FN(SDA3), GPIO_FN(VI1_HSYNC),
2909 GPIO_FN(VI3_CLK), GPIO_FN(SSI_SCK4), GPIO_FN(GPS_SIGN_C),
2910 GPIO_FN(PWMFSW0_E), GPIO_FN(VI1_VSYNC), GPIO_FN(AUDIO_CLKOUT_C),
2911 GPIO_FN(SSI_WS4), GPIO_FN(SIM_CLK), GPIO_FN(GPS_MAG_C),
2912 GPIO_FN(SPV_TRST), GPIO_FN(SCL3),
2913
2914 /* IPSR11 */
2915 GPIO_FN(VI1_DATA0_VI1_B0), GPIO_FN(SD2_DAT0), GPIO_FN(SIM_RST),
2916 GPIO_FN(SPV_TCK), GPIO_FN(ADICLK_B), GPIO_FN(VI1_DATA1_VI1_B1),
2917 GPIO_FN(SD2_DAT1), GPIO_FN(MT0_CLK), GPIO_FN(SPV_TMS),
2918 GPIO_FN(ADICS_B_SAMP_B), GPIO_FN(VI1_DATA2_VI1_B2), GPIO_FN(SD2_DAT2),
2919 GPIO_FN(MT0_D), GPIO_FN(SPVTDI), GPIO_FN(ADIDATA_B),
2920 GPIO_FN(VI1_DATA3_VI1_B3), GPIO_FN(SD2_DAT3), GPIO_FN(MT0_BEN),
2921 GPIO_FN(SPV_TDO), GPIO_FN(ADICHS0_B), GPIO_FN(VI1_DATA4_VI1_B4),
2922 GPIO_FN(SD2_CLK), GPIO_FN(MT0_PEN), GPIO_FN(SPA_TRST),
2923 GPIO_FN(HSPI_CLK1_D), GPIO_FN(ADICHS1_B), GPIO_FN(VI1_DATA5_VI1_B5),
2924 GPIO_FN(SD2_CMD), GPIO_FN(MT0_SYNC), GPIO_FN(SPA_TCK),
2925 GPIO_FN(HSPI_CS1_D), GPIO_FN(ADICHS2_B), GPIO_FN(VI1_DATA6_VI1_B6),
2926 GPIO_FN(SD2_CD), GPIO_FN(MT0_VCXO), GPIO_FN(SPA_TMS),
2927 GPIO_FN(HSPI_TX1_D), GPIO_FN(VI1_DATA7_VI1_B7), GPIO_FN(SD2_WP),
2928 GPIO_FN(MT0_PWM), GPIO_FN(SPA_TDI), GPIO_FN(HSPI_RX1_D),
2929 GPIO_FN(VI1_G0), GPIO_FN(VI3_DATA0), GPIO_FN(DU1_DOTCLKOUT1),
2930 GPIO_FN(TS_SCK1), GPIO_FN(DREQ2_B), GPIO_FN(TX2), GPIO_FN(SPA_TDO),
2931 GPIO_FN(HCTS0_B), GPIO_FN(VI1_G1), GPIO_FN(VI3_DATA1),
2932 GPIO_FN(SSI_SCK1), GPIO_FN(TS_SDEN1), GPIO_FN(DACK2_B), GPIO_FN(RX2),
2933 GPIO_FN(HRTS0_B),
2934
2935 /* IPSR12 */
2936 GPIO_FN(VI1_G2), GPIO_FN(VI3_DATA2), GPIO_FN(SSI_WS1),
2937 GPIO_FN(TS_SPSYNC1), GPIO_FN(SCK2), GPIO_FN(HSCK0_B), GPIO_FN(VI1_G3),
2938 GPIO_FN(VI3_DATA3), GPIO_FN(SSI_SCK2), GPIO_FN(TS_SDAT1),
2939 GPIO_FN(SCL1_C), GPIO_FN(HTX0_B), GPIO_FN(VI1_G4), GPIO_FN(VI3_DATA4),
2940 GPIO_FN(SSI_WS2), GPIO_FN(SDA1_C), GPIO_FN(SIM_RST_B),
2941 GPIO_FN(HRX0_B), GPIO_FN(VI1_G5), GPIO_FN(VI3_DATA5),
2942 GPIO_FN(GPS_CLK), GPIO_FN(FSE), GPIO_FN(TX4_B), GPIO_FN(SIM_D_B),
2943 GPIO_FN(VI1_G6), GPIO_FN(VI3_DATA6), GPIO_FN(GPS_SIGN), GPIO_FN(FRB),
2944 GPIO_FN(RX4_B), GPIO_FN(SIM_CLK_B), GPIO_FN(VI1_G7),
2945 GPIO_FN(VI3_DATA7), GPIO_FN(GPS_MAG), GPIO_FN(FCE), GPIO_FN(SCK4_B),
2946};
2947
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +01002948static const struct pinmux_cfg_reg pinmux_config_regs[] = {
Laurent Pinchart881023d2012-12-15 23:51:22 +01002949 { PINMUX_CFG_REG("GPSR0", 0xfffc0004, 32, 1) {
2950 GP_0_31_FN, FN_IP3_31_29,
2951 GP_0_30_FN, FN_IP3_26_24,
2952 GP_0_29_FN, FN_IP3_22_21,
2953 GP_0_28_FN, FN_IP3_14_12,
2954 GP_0_27_FN, FN_IP3_11_9,
2955 GP_0_26_FN, FN_IP3_2_0,
2956 GP_0_25_FN, FN_IP2_30_28,
2957 GP_0_24_FN, FN_IP2_21_19,
2958 GP_0_23_FN, FN_IP2_18_16,
2959 GP_0_22_FN, FN_IP0_30_28,
2960 GP_0_21_FN, FN_IP0_5_3,
2961 GP_0_20_FN, FN_IP1_18_15,
2962 GP_0_19_FN, FN_IP1_14_11,
2963 GP_0_18_FN, FN_IP1_10_7,
2964 GP_0_17_FN, FN_IP1_6_4,
2965 GP_0_16_FN, FN_IP1_3_2,
2966 GP_0_15_FN, FN_IP1_1_0,
2967 GP_0_14_FN, FN_IP0_27_26,
2968 GP_0_13_FN, FN_IP0_25,
2969 GP_0_12_FN, FN_IP0_24_23,
2970 GP_0_11_FN, FN_IP0_22_19,
2971 GP_0_10_FN, FN_IP0_18_16,
2972 GP_0_9_FN, FN_IP0_15_14,
2973 GP_0_8_FN, FN_IP0_13_12,
2974 GP_0_7_FN, FN_IP0_11_10,
2975 GP_0_6_FN, FN_IP0_9_8,
2976 GP_0_5_FN, FN_A19,
2977 GP_0_4_FN, FN_A18,
2978 GP_0_3_FN, FN_A17,
2979 GP_0_2_FN, FN_IP0_7_6,
2980 GP_0_1_FN, FN_AVS2,
2981 GP_0_0_FN, FN_AVS1 }
2982 },
2983 { PINMUX_CFG_REG("GPSR1", 0xfffc0008, 32, 1) {
2984 GP_1_31_FN, FN_IP5_23_21,
2985 GP_1_30_FN, FN_IP5_20_17,
2986 GP_1_29_FN, FN_IP5_16_15,
2987 GP_1_28_FN, FN_IP5_14_13,
2988 GP_1_27_FN, FN_IP5_12_11,
2989 GP_1_26_FN, FN_IP5_10_9,
2990 GP_1_25_FN, FN_IP5_8,
2991 GP_1_24_FN, FN_IP5_7,
2992 GP_1_23_FN, FN_IP5_6,
2993 GP_1_22_FN, FN_IP5_5,
2994 GP_1_21_FN, FN_IP5_4,
2995 GP_1_20_FN, FN_IP5_3,
2996 GP_1_19_FN, FN_IP5_2_0,
2997 GP_1_18_FN, FN_IP4_31_29,
2998 GP_1_17_FN, FN_IP4_28,
2999 GP_1_16_FN, FN_IP4_27,
3000 GP_1_15_FN, FN_IP4_26,
3001 GP_1_14_FN, FN_IP4_25,
3002 GP_1_13_FN, FN_IP4_24,
3003 GP_1_12_FN, FN_IP4_23,
3004 GP_1_11_FN, FN_IP4_22_20,
3005 GP_1_10_FN, FN_IP4_19_17,
3006 GP_1_9_FN, FN_IP4_16,
3007 GP_1_8_FN, FN_IP4_15,
3008 GP_1_7_FN, FN_IP4_14,
3009 GP_1_6_FN, FN_IP4_13,
3010 GP_1_5_FN, FN_IP4_12,
3011 GP_1_4_FN, FN_IP4_11,
3012 GP_1_3_FN, FN_IP4_10_8,
3013 GP_1_2_FN, FN_IP4_7_5,
3014 GP_1_1_FN, FN_IP4_4_2,
3015 GP_1_0_FN, FN_IP4_1_0 }
3016 },
3017 { PINMUX_CFG_REG("GPSR2", 0xfffc000c, 32, 1) {
3018 GP_2_31_FN, FN_IP10_28_26,
3019 GP_2_30_FN, FN_IP10_25_24,
3020 GP_2_29_FN, FN_IP10_23_21,
3021 GP_2_28_FN, FN_IP10_20_18,
3022 GP_2_27_FN, FN_IP10_17_15,
3023 GP_2_26_FN, FN_IP10_14_12,
3024 GP_2_25_FN, FN_IP10_11_9,
3025 GP_2_24_FN, FN_IP10_8_6,
3026 GP_2_23_FN, FN_IP10_5_3,
3027 GP_2_22_FN, FN_IP10_2_0,
3028 GP_2_21_FN, FN_IP9_29_28,
3029 GP_2_20_FN, FN_IP9_27_26,
3030 GP_2_19_FN, FN_IP9_25_24,
3031 GP_2_18_FN, FN_IP9_23_22,
3032 GP_2_17_FN, FN_IP9_21_19,
3033 GP_2_16_FN, FN_IP9_18_16,
3034 GP_2_15_FN, FN_IP9_15_14,
3035 GP_2_14_FN, FN_IP9_13_12,
3036 GP_2_13_FN, FN_IP9_11_10,
3037 GP_2_12_FN, FN_IP9_9_8,
3038 GP_2_11_FN, FN_IP9_7,
3039 GP_2_10_FN, FN_IP9_6,
3040 GP_2_9_FN, FN_IP9_5,
3041 GP_2_8_FN, FN_IP9_4,
3042 GP_2_7_FN, FN_IP9_3_2,
3043 GP_2_6_FN, FN_IP9_1_0,
3044 GP_2_5_FN, FN_IP8_30_28,
3045 GP_2_4_FN, FN_IP8_27_25,
3046 GP_2_3_FN, FN_IP8_24_23,
3047 GP_2_2_FN, FN_IP8_22_21,
3048 GP_2_1_FN, FN_IP8_20,
3049 GP_2_0_FN, FN_IP5_27_24 }
3050 },
3051 { PINMUX_CFG_REG("GPSR3", 0xfffc0010, 32, 1) {
3052 GP_3_31_FN, FN_IP6_3_2,
3053 GP_3_30_FN, FN_IP6_1_0,
3054 GP_3_29_FN, FN_IP5_30_29,
3055 GP_3_28_FN, FN_IP5_28,
3056 GP_3_27_FN, FN_IP1_24_23,
3057 GP_3_26_FN, FN_IP1_22_21,
3058 GP_3_25_FN, FN_IP1_20_19,
3059 GP_3_24_FN, FN_IP7_26_25,
3060 GP_3_23_FN, FN_IP7_24_23,
3061 GP_3_22_FN, FN_IP7_22_21,
3062 GP_3_21_FN, FN_IP7_20_19,
3063 GP_3_20_FN, FN_IP7_30_29,
3064 GP_3_19_FN, FN_IP7_28_27,
3065 GP_3_18_FN, FN_IP7_18_17,
3066 GP_3_17_FN, FN_IP7_16_15,
3067 GP_3_16_FN, FN_IP12_17_15,
3068 GP_3_15_FN, FN_IP12_14_12,
3069 GP_3_14_FN, FN_IP12_11_9,
3070 GP_3_13_FN, FN_IP12_8_6,
3071 GP_3_12_FN, FN_IP12_5_3,
3072 GP_3_11_FN, FN_IP12_2_0,
3073 GP_3_10_FN, FN_IP11_29_27,
3074 GP_3_9_FN, FN_IP11_26_24,
3075 GP_3_8_FN, FN_IP11_23_21,
3076 GP_3_7_FN, FN_IP11_20_18,
3077 GP_3_6_FN, FN_IP11_17_15,
3078 GP_3_5_FN, FN_IP11_14_12,
3079 GP_3_4_FN, FN_IP11_11_9,
3080 GP_3_3_FN, FN_IP11_8_6,
3081 GP_3_2_FN, FN_IP11_5_3,
3082 GP_3_1_FN, FN_IP11_2_0,
3083 GP_3_0_FN, FN_IP10_31_29 }
3084 },
3085 { PINMUX_CFG_REG("GPSR4", 0xfffc0014, 32, 1) {
3086 GP_4_31_FN, FN_IP8_19,
3087 GP_4_30_FN, FN_IP8_18,
3088 GP_4_29_FN, FN_IP8_17_16,
3089 GP_4_28_FN, FN_IP0_2_0,
3090 GP_4_27_FN, FN_USB_PENC1,
3091 GP_4_26_FN, FN_USB_PENC0,
3092 GP_4_25_FN, FN_IP8_15_12,
3093 GP_4_24_FN, FN_IP8_11_8,
3094 GP_4_23_FN, FN_IP8_7_4,
3095 GP_4_22_FN, FN_IP8_3_0,
3096 GP_4_21_FN, FN_IP2_3_0,
3097 GP_4_20_FN, FN_IP1_28_25,
3098 GP_4_19_FN, FN_IP2_15_12,
3099 GP_4_18_FN, FN_IP2_11_8,
3100 GP_4_17_FN, FN_IP2_7_4,
3101 GP_4_16_FN, FN_IP7_14_13,
3102 GP_4_15_FN, FN_IP7_12_10,
3103 GP_4_14_FN, FN_IP7_9_7,
3104 GP_4_13_FN, FN_IP7_6_4,
3105 GP_4_12_FN, FN_IP7_3_2,
3106 GP_4_11_FN, FN_IP7_1_0,
3107 GP_4_10_FN, FN_IP6_30_29,
3108 GP_4_9_FN, FN_IP6_26_25,
3109 GP_4_8_FN, FN_IP6_24_23,
3110 GP_4_7_FN, FN_IP6_22_20,
3111 GP_4_6_FN, FN_IP6_19_18,
3112 GP_4_5_FN, FN_IP6_17_15,
3113 GP_4_4_FN, FN_IP6_14_12,
3114 GP_4_3_FN, FN_IP6_11_9,
3115 GP_4_2_FN, FN_IP6_8,
3116 GP_4_1_FN, FN_IP6_7_6,
3117 GP_4_0_FN, FN_IP6_5_4 }
3118 },
3119 { PINMUX_CFG_REG("GPSR5", 0xfffc0018, 32, 1) {
3120 GP_5_31_FN, FN_IP3_5,
3121 GP_5_30_FN, FN_IP3_4,
3122 GP_5_29_FN, FN_IP3_3,
3123 GP_5_28_FN, FN_IP2_27,
3124 GP_5_27_FN, FN_IP2_26,
3125 GP_5_26_FN, FN_IP2_25,
3126 GP_5_25_FN, FN_IP2_24,
3127 GP_5_24_FN, FN_IP2_23,
3128 GP_5_23_FN, FN_IP2_22,
3129 GP_5_22_FN, FN_IP3_28,
3130 GP_5_21_FN, FN_IP3_27,
3131 GP_5_20_FN, FN_IP3_23,
3132 GP_5_19_FN, FN_EX_WAIT0,
3133 GP_5_18_FN, FN_WE1,
3134 GP_5_17_FN, FN_WE0,
3135 GP_5_16_FN, FN_RD,
3136 GP_5_15_FN, FN_A16,
3137 GP_5_14_FN, FN_A15,
3138 GP_5_13_FN, FN_A14,
3139 GP_5_12_FN, FN_A13,
3140 GP_5_11_FN, FN_A12,
3141 GP_5_10_FN, FN_A11,
3142 GP_5_9_FN, FN_A10,
3143 GP_5_8_FN, FN_A9,
3144 GP_5_7_FN, FN_A8,
3145 GP_5_6_FN, FN_A7,
3146 GP_5_5_FN, FN_A6,
3147 GP_5_4_FN, FN_A5,
3148 GP_5_3_FN, FN_A4,
3149 GP_5_2_FN, FN_A3,
3150 GP_5_1_FN, FN_A2,
3151 GP_5_0_FN, FN_A1 }
3152 },
3153 { PINMUX_CFG_REG("GPSR6", 0xfffc001c, 32, 1) {
3154 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3155 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3156 0, 0, 0, 0, 0, 0, 0, 0,
3157 0, 0,
3158 0, 0,
3159 0, 0,
3160 GP_6_8_FN, FN_IP3_20,
3161 GP_6_7_FN, FN_IP3_19,
3162 GP_6_6_FN, FN_IP3_18,
3163 GP_6_5_FN, FN_IP3_17,
3164 GP_6_4_FN, FN_IP3_16,
3165 GP_6_3_FN, FN_IP3_15,
3166 GP_6_2_FN, FN_IP3_8,
3167 GP_6_1_FN, FN_IP3_7,
3168 GP_6_0_FN, FN_IP3_6 }
3169 },
3170
3171 { PINMUX_CFG_REG_VAR("IPSR0", 0xfffc0020, 32,
3172 1, 3, 2, 1, 2, 4, 3, 2, 2, 2, 2, 2, 3, 3) {
3173 /* IP0_31 [1] */
3174 0, 0,
3175 /* IP0_30_28 [3] */
3176 FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
3177 FN_HRTS1, FN_RX4_C, 0, 0,
3178 /* IP0_27_26 [2] */
3179 FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B, 0,
3180 /* IP0_25 [1] */
3181 FN_CS0, FN_HSPI_CS2_B,
3182 /* IP0_24_23 [2] */
3183 FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B, 0,
3184 /* IP0_22_19 [4] */
3185 FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
3186 FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
3187 FN_CTS0_B, 0, 0, 0,
3188 0, 0, 0, 0,
3189 /* IP0_18_16 [3] */
3190 FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
3191 FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B, 0,
3192 /* IP0_15_14 [2] */
3193 FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
3194 /* IP0_13_12 [2] */
3195 FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
3196 /* IP0_11_10 [2] */
3197 FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B, 0,
3198 /* IP0_9_8 [2] */
3199 FN_A20, FN_TX5_D, FN_HSPI_TX2_B, 0,
3200 /* IP0_7_6 [2] */
3201 FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
3202 /* IP0_5_3 [3] */
3203 FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
3204 FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
3205 /* IP0_2_0 [3] */
3206 FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
3207 FN_SCIF_CLK, FN_TCLK0_C, 0, 0 }
3208 },
3209 { PINMUX_CFG_REG_VAR("IPSR1", 0xfffc0024, 32,
3210 3, 4, 2, 2, 2, 4, 4, 4, 3, 2, 2) {
3211 /* IP1_31_29 [3] */
3212 0, 0, 0, 0, 0, 0, 0, 0,
3213 /* IP1_28_25 [4] */
3214 FN_HTX0, FN_TX1, FN_SDATA, FN_CTS0_C,
3215 FN_SUB_TCK, FN_CC5_STATE2, FN_CC5_STATE10, FN_CC5_STATE18,
3216 FN_CC5_STATE26, FN_CC5_STATE34, 0, 0,
3217 0, 0, 0, 0,
3218 /* IP1_24_23 [2] */
3219 FN_MLB_DAT, FN_PWM4, FN_RX4, 0,
3220 /* IP1_22_21 [2] */
3221 FN_MLB_SIG, FN_PWM3, FN_TX4, 0,
3222 /* IP1_20_19 [2] */
3223 FN_MLB_CLK, FN_PWM2, FN_SCK4, 0,
3224 /* IP1_18_15 [4] */
3225 FN_EX_CS5, FN_SD1_DAT1, FN_MMC0_D1, FN_FD1,
3226 FN_ATAWR0, FN_VI1_R6, FN_HRX1, FN_RX2_E,
3227 FN_RX0_B, FN_SSI_WS9, 0, 0,
3228 0, 0, 0, 0,
3229 /* IP1_14_11 [4] */
3230 FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
3231 FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
3232 FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, 0,
3233 0, 0, 0, 0,
3234 /* IP1_10_7 [4] */
3235 FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD, FN_FRE,
3236 FN_ATACS10, FN_VI1_R4, FN_RX5_B, FN_HSCK1,
3237 FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9, 0,
3238 0, 0, 0, 0,
3239 /* IP1_6_4 [3] */
3240 FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
3241 FN_ATACS00, 0, 0, 0,
3242 /* IP1_3_2 [2] */
3243 FN_EX_CS1, FN_MMC0_D7, FN_FD7, 0,
3244 /* IP1_1_0 [2] */
3245 FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6, FN_FD6 }
3246 },
3247 { PINMUX_CFG_REG_VAR("IPSR2", 0xfffc0028, 32,
3248 1, 3, 1, 1, 1, 1, 1, 1, 3, 3, 4, 4, 4, 4) {
3249 /* IP2_31 [1] */
3250 0, 0,
3251 /* IP2_30_28 [3] */
3252 FN_DU0_DG0, FN_LCDOUT8, FN_DREQ1, FN_SCL2,
3253 FN_AUDATA2, 0, 0, 0,
3254 /* IP2_27 [1] */
3255 FN_DU0_DR7, FN_LCDOUT7,
3256 /* IP2_26 [1] */
3257 FN_DU0_DR6, FN_LCDOUT6,
3258 /* IP2_25 [1] */
3259 FN_DU0_DR5, FN_LCDOUT5,
3260 /* IP2_24 [1] */
3261 FN_DU0_DR4, FN_LCDOUT4,
3262 /* IP2_23 [1] */
3263 FN_DU0_DR3, FN_LCDOUT3,
3264 /* IP2_22 [1] */
3265 FN_DU0_DR2, FN_LCDOUT2,
3266 /* IP2_21_19 [3] */
3267 FN_DU0_DR1, FN_LCDOUT1, FN_DACK0, FN_DRACK0,
3268 FN_GPS_SIGN_B, FN_AUDATA1, FN_RX5_C, 0,
3269 /* IP2_18_16 [3] */
3270 FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0, FN_GPS_CLK_B,
3271 FN_AUDATA0, FN_TX5_C, 0, 0,
3272 /* IP2_15_12 [4] */
3273 FN_HRTS0, FN_RTS1_TANS, FN_MDATA, FN_TX0_C,
3274 FN_SUB_TMS, FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17,
3275 FN_CC5_STATE25, FN_CC5_STATE33, 0, 0,
3276 0, 0, 0, 0,
3277 /* IP2_11_8 [4] */
3278 FN_HCTS0, FN_CTS1, FN_STM, FN_PWM0_D,
3279 FN_RX0_C, FN_SCIF_CLK_C, FN_SUB_TRST, FN_TCLK1_B,
3280 FN_CC5_OSCOUT, 0, 0, 0,
3281 0, 0, 0, 0,
3282 /* IP2_7_4 [4] */
3283 FN_HSCK0, FN_SCK1, FN_MTS, FN_PWM5,
3284 FN_SCK0_C, FN_SSI_SDATA9_B, FN_SUB_TDO, FN_CC5_STATE0,
3285 FN_CC5_STATE8, FN_CC5_STATE16, FN_CC5_STATE24, FN_CC5_STATE32,
3286 0, 0, 0, 0,
3287 /* IP2_3_0 [4] */
3288 FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
3289 FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
3290 FN_CC5_STATE27, FN_CC5_STATE35, 0, 0,
3291 0, 0, 0, 0 }
3292 },
3293 { PINMUX_CFG_REG_VAR("IPSR3", 0xfffc002c, 32,
3294 3, 1, 1, 3, 1, 2, 1, 1, 1, 1, 1,
3295 1, 3, 3, 1, 1, 1, 1, 1, 1, 3) {
3296 /* IP3_31_29 [3] */
3297 FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX, FN_TX2_C,
3298 FN_SCL2_C, FN_REMOCON, 0, 0,
3299 /* IP3_28 [1] */
3300 FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
3301 /* IP3_27 [1] */
3302 FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS,
3303 /* IP3_26_24 [3] */
3304 FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
3305 FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, 0,
3306 /* IP3_23 [1] */
3307 FN_DU0_DOTCLKOUT0, FN_QCLK,
3308 /* IP3_22_21 [2] */
3309 FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_TX3_D_IRDA_TX_D, FN_SCL3_B,
3310 /* IP3_20 [1] */
3311 FN_DU0_DB7, FN_LCDOUT23,
3312 /* IP3_19 [1] */
3313 FN_DU0_DB6, FN_LCDOUT22,
3314 /* IP3_18 [1] */
3315 FN_DU0_DB5, FN_LCDOUT21,
3316 /* IP3_17 [1] */
3317 FN_DU0_DB4, FN_LCDOUT20,
3318 /* IP3_16 [1] */
3319 FN_DU0_DB3, FN_LCDOUT19,
3320 /* IP3_15 [1] */
3321 FN_DU0_DB2, FN_LCDOUT18,
3322 /* IP3_14_12 [3] */
3323 FN_DU0_DB1, FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1,
3324 FN_GPS_MAG_B, FN_AUDATA5, FN_SCK5_C, 0,
3325 /* IP3_11_9 [3] */
3326 FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1, FN_SCL1,
3327 FN_TCLK1, FN_AUDATA4, 0, 0,
3328 /* IP3_8 [1] */
3329 FN_DU0_DG7, FN_LCDOUT15,
3330 /* IP3_7 [1] */
3331 FN_DU0_DG6, FN_LCDOUT14,
3332 /* IP3_6 [1] */
3333 FN_DU0_DG5, FN_LCDOUT13,
3334 /* IP3_5 [1] */
3335 FN_DU0_DG4, FN_LCDOUT12,
3336 /* IP3_4 [1] */
3337 FN_DU0_DG3, FN_LCDOUT11,
3338 /* IP3_3 [1] */
3339 FN_DU0_DG2, FN_LCDOUT10,
3340 /* IP3_2_0 [3] */
3341 FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
3342 FN_AUDATA3, 0, 0, 0 }
3343 },
3344 { PINMUX_CFG_REG_VAR("IPSR4", 0xfffc0030, 32,
3345 3, 1, 1, 1, 1, 1, 1, 3, 3,
3346 1, 1, 1, 1, 1, 1, 3, 3, 3, 2) {
3347 /* IP4_31_29 [3] */
3348 FN_DU1_DB0, FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0,
3349 FN_TX5, FN_SCK0_D, 0, 0,
3350 /* IP4_28 [1] */
3351 FN_DU1_DG7, FN_VI2_R3,
3352 /* IP4_27 [1] */
3353 FN_DU1_DG6, FN_VI2_R2,
3354 /* IP4_26 [1] */
3355 FN_DU1_DG5, FN_VI2_R1,
3356 /* IP4_25 [1] */
3357 FN_DU1_DG4, FN_VI2_R0,
3358 /* IP4_24 [1] */
3359 FN_DU1_DG3, FN_VI2_G7,
3360 /* IP4_23 [1] */
3361 FN_DU1_DG2, FN_VI2_G6,
3362 /* IP4_22_20 [3] */
3363 FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
3364 FN_SCK5, FN_AUDATA7, FN_RX0_D, 0,
3365 /* IP4_19_17 [3] */
3366 FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B, FN_SD3_DAT2,
3367 FN_SCK3_E, FN_AUDATA6, FN_TX0_D, 0,
3368 /* IP4_16 [1] */
3369 FN_DU1_DR7, FN_VI2_G5,
3370 /* IP4_15 [1] */
3371 FN_DU1_DR6, FN_VI2_G4,
3372 /* IP4_14 [1] */
3373 FN_DU1_DR5, FN_VI2_G3,
3374 /* IP4_13 [1] */
3375 FN_DU1_DR4, FN_VI2_G2,
3376 /* IP4_12 [1] */
3377 FN_DU1_DR3, FN_VI2_G1,
3378 /* IP4_11 [1] */
3379 FN_DU1_DR2, FN_VI2_G0,
3380 /* IP4_10_8 [3] */
3381 FN_DU1_DR1, FN_VI2_DATA1_VI2_B1, FN_PWM0, FN_SD3_CMD,
3382 FN_RX3_E_IRDA_RX_E, FN_AUDSYNC, FN_CTS0_D, 0,
3383 /* IP4_7_5 [3] */
3384 FN_DU1_DR0, FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK,
3385 FN_TX3_E_IRDA_TX_E, FN_AUDCK, FN_PWMFSW0_B, 0,
3386 /* IP4_4_2 [3] */
3387 FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
3388 FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, 0,
3389 /* IP4_1_0 [2] */
3390 FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C }
3391 },
3392 { PINMUX_CFG_REG_VAR("IPSR5", 0xfffc0034, 32,
3393 1, 2, 1, 4, 3, 4, 2, 2,
3394 2, 2, 1, 1, 1, 1, 1, 1, 3) {
3395 /* IP5_31 [1] */
3396 0, 0,
3397 /* IP5_30_29 [2] */
3398 FN_AUDIO_CLKB, FN_USB_OVC2, FN_CAN_DEBUGOUT0, FN_MOUT0,
3399 /* IP5_28 [1] */
3400 FN_AUDIO_CLKA, FN_CAN_TXCLK,
3401 /* IP5_27_24 [4] */
3402 FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B, FN_SD3_WP,
3403 FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD, FN_AUDIO_CLKOUT,
3404 FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D, 0,
3405 0, 0, 0, 0,
3406 /* IP5_23_21 [3] */
3407 FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
3408 FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
3409 /* IP5_20_17 [4] */
3410 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
3411 FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
3412 FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D, 0,
3413 0, 0, 0, 0,
3414 /* IP5_16_15 [2] */
3415 FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC, 0,
3416 /* IP5_14_13 [2] */
3417 FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC, FN_VI3_HSYNC, 0,
3418 /* IP5_12_11 [2] */
3419 FN_DU1_DOTCLKOUT, FN_VI2_FIELD, FN_SDA1_D, 0,
3420 /* IP5_10_9 [2] */
3421 FN_DU1_DOTCLKIN, FN_VI2_CLKENB, FN_HSPI_CS1, FN_SCL1_D,
3422 /* IP5_8 [1] */
3423 FN_DU1_DB7, FN_SDA2_D,
3424 /* IP5_7 [1] */
3425 FN_DU1_DB6, FN_SCL2_D,
3426 /* IP5_6 [1] */
3427 FN_DU1_DB5, FN_VI2_R7,
3428 /* IP5_5 [1] */
3429 FN_DU1_DB4, FN_VI2_R6,
3430 /* IP5_4 [1] */
3431 FN_DU1_DB3, FN_VI2_R5,
3432 /* IP5_3 [1] */
3433 FN_DU1_DB2, FN_VI2_R4,
3434 /* IP5_2_0 [3] */
3435 FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
3436 FN_RX5, FN_RTS0_D_TANS_D, 0, 0 }
3437 },
3438 { PINMUX_CFG_REG_VAR("IPSR6", 0xfffc0038, 32,
3439 1, 2, 2, 2, 2, 3, 2, 3, 3, 3, 1, 2, 2, 2, 2) {
3440 /* IP6_31 [1] */
3441 0, 0,
3442 /* IP6_30_29 [2] */
3443 FN_SSI_SCK6, FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
3444 /* IP_28_27 [2] */
3445 0, 0, 0, 0,
3446 /* IP6_26_25 [2] */
3447 FN_SSI_SDATA5, FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX,
3448 /* IP6_24_23 [2] */
3449 FN_SSI_WS5, FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX,
3450 /* IP6_22_20 [3] */
3451 FN_SSI_SCK5, FN_ADICLK, FN_CAN_DEBUGOUT10, FN_SCK3,
3452 FN_TCLK0_D, 0, 0, 0,
3453 /* IP6_19_18 [2] */
3454 FN_SSI_SDATA4, FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, 0,
3455 /* IP6_17_15 [3] */
3456 FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
3457 FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, 0,
3458 /* IP6_14_12 [3] */
3459 FN_SSI_WS34, FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX,
3460 FN_SSI_WS9_C, 0, 0, 0,
3461 /* IP6_11_9 [3] */
3462 FN_SSI_SCK34, FN_CAN_DEBUGOUT6, FN_CAN0_TX_B, FN_IERX,
3463 FN_SSI_SCK9_C, 0, 0, 0,
3464 /* IP6_8 [1] */
3465 FN_SSI_SDATA2, FN_CAN_DEBUGOUT5,
3466 /* IP6_7_6 [2] */
3467 FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6, 0,
3468 /* IP6_5_4 [2] */
3469 FN_SSI_SDATA0, FN_CAN_DEBUGOUT3, FN_MOUT5, 0,
3470 /* IP6_3_2 [2] */
3471 FN_SSI_WS0129, FN_CAN_DEBUGOUT2, FN_MOUT2, 0,
3472 /* IP6_1_0 [2] */
3473 FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, 0 }
3474 },
3475 { PINMUX_CFG_REG_VAR("IPSR7", 0xfffc003c, 32,
3476 1, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3, 3, 2, 2) {
3477 /* IP7_31 [1] */
3478 0, 0,
3479 /* IP7_30_29 [2] */
3480 FN_SD0_WP, FN_DACK2, FN_CTS1_B, 0,
3481 /* IP7_28_27 [2] */
3482 FN_SD0_CD, FN_DREQ2, FN_RTS1_B_TANS_B, 0,
3483 /* IP7_26_25 [2] */
3484 FN_SD0_DAT3, FN_ATAWR1, FN_RX2_B, FN_CC5_TDI,
3485 /* IP7_24_23 [2] */
3486 FN_SD0_DAT2, FN_ATARD1, FN_TX2_B, FN_CC5_TCK,
3487 /* IP7_22_21 [2] */
3488 FN_SD0_DAT1, FN_ATAG1, FN_SCK2_B, FN_CC5_TMS,
3489 /* IP7_20_19 [2] */
3490 FN_SD0_DAT0, FN_ATADIR1, FN_RX1_B, FN_CC5_TRST,
3491 /* IP7_18_17 [2] */
3492 FN_SD0_CMD, FN_ATACS11, FN_TX1_B, FN_CC5_TDO,
3493 /* IP7_16_15 [2] */
3494 FN_SD0_CLK, FN_ATACS01, FN_SCK1_B, 0,
3495 /* IP7_14_13 [2] */
3496 FN_SSI_SDATA8, FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C,
3497 /* IP7_12_10 [3] */
3498 FN_SSI_SDATA7, FN_CAN_DEBUGOUT15, FN_IRQ2_B, FN_TCLK1_C,
3499 FN_HSPI_TX1_C, 0, 0, 0,
3500 /* IP7_9_7 [3] */
3501 FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B, FN_SSI_WS9_B,
3502 FN_HSPI_CS1_C, 0, 0, 0,
3503 /* IP7_6_4 [3] */
3504 FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
3505 FN_HSPI_CLK1_C, 0, 0, 0,
3506 /* IP7_3_2 [2] */
3507 FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
3508 /* IP7_1_0 [2] */
3509 FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B }
3510 },
3511 { PINMUX_CFG_REG_VAR("IPSR8", 0xfffc0040, 32,
3512 1, 3, 3, 2, 2, 1, 1, 1, 2, 4, 4, 4, 4) {
3513 /* IP8_31 [1] */
3514 0, 0,
3515 /* IP8_30_28 [3] */
3516 FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B, FN_RTS1_C_TANS_C, FN_RX4_D,
3517 FN_PWMFSW0_C, 0, 0, 0,
3518 /* IP8_27_25 [3] */
3519 FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
3520 FN_MMC1_CMD, FN_HSCK1_B, 0, 0,
3521 /* IP8_24_23 [2] */
3522 FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B, 0,
3523 /* IP8_22_21 [2] */
3524 FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B, FN_MT1_SYNC,
3525 /* IP8_20 [1] */
3526 FN_VI0_CLK, FN_MMC1_CLK,
3527 /* IP8_19 [1] */
3528 FN_FMIN, FN_RDS_DATA,
3529 /* IP8_18 [1] */
3530 FN_BPFCLK, FN_PCMWE,
3531 /* IP8_17_16 [2] */
3532 FN_FMCLK, FN_RDS_CLK, FN_PCMOE, 0,
3533 /* IP8_15_12 [4] */
3534 FN_HSPI_RX0, FN_RX0, FN_CAN_STEP0, FN_AD_NCS,
3535 FN_CC5_STATE7, FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31,
3536 FN_CC5_STATE39, 0, 0, 0,
3537 0, 0, 0, 0,
3538 /* IP8_11_8 [4] */
3539 FN_HSPI_TX0, FN_TX0, FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO,
3540 FN_CC5_STATE6, FN_CC5_STATE14, FN_CC5_STATE22, FN_CC5_STATE30,
3541 FN_CC5_STATE38, 0, 0, 0,
3542 0, 0, 0, 0,
3543 /* IP8_7_4 [4] */
3544 FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1, FN_AD_DI,
3545 FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21, FN_CC5_STATE29,
3546 FN_CC5_STATE37, 0, 0, 0,
3547 0, 0, 0, 0,
3548 /* IP8_3_0 [4] */
3549 FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
3550 FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
3551 FN_CC5_STATE36, 0, 0, 0,
3552 0, 0, 0, 0 }
3553 },
3554 { PINMUX_CFG_REG_VAR("IPSR9", 0xfffc0044, 32,
3555 2, 2, 2, 2, 2, 3, 3, 2, 2,
3556 2, 2, 1, 1, 1, 1, 2, 2) {
3557 /* IP9_31_30 [2] */
3558 0, 0, 0, 0,
3559 /* IP9_29_28 [2] */
3560 FN_VI0_G7, FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
3561 /* IP9_27_26 [2] */
3562 FN_VI0_G6, FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8,
3563 /* IP9_25_24 [2] */
3564 FN_VI0_G5, FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7,
3565 /* IP9_23_22 [2] */
3566 FN_VI0_G4, FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6,
3567 /* IP9_21_19 [3] */
3568 FN_VI0_G3, FN_ETH_CRS_DV, FN_MMC1_D7, FN_ARM_TRACEDATA_5,
3569 FN_TS_SDAT0, 0, 0, 0,
3570 /* IP9_18_16 [3] */
3571 FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6, FN_ARM_TRACEDATA_4,
3572 FN_TS_SPSYNC0, 0, 0, 0,
3573 /* IP9_15_14 [2] */
3574 FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1, FN_ARM_TRACEDATA_3,
3575 /* IP9_13_12 [2] */
3576 FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0, FN_ARM_TRACEDATA_2,
3577 /* IP9_11_10 [2] */
3578 FN_VI0_DATA7_VI0_B7, FN_MMC1_D5, FN_ARM_TRACEDATA_1, 0,
3579 /* IP9_9_8 [2] */
3580 FN_VI0_DATA6_VI0_B6, FN_MMC1_D4, FN_ARM_TRACEDATA_0, 0,
3581 /* IP9_7 [1] */
3582 FN_VI0_DATA5_VI0_B5, FN_MMC1_D3,
3583 /* IP9_6 [1] */
3584 FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
3585 /* IP9_5 [1] */
3586 FN_VI0_DATA3_VI0_B3, FN_MMC1_D1,
3587 /* IP9_4 [1] */
3588 FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
3589 /* IP9_3_2 [2] */
3590 FN_VI0_DATA1_VI0_B1, FN_HCTS1_B, FN_MT1_PWM, 0,
3591 /* IP9_1_0 [2] */
3592 FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, 0 }
3593 },
3594 { PINMUX_CFG_REG_VAR("IPSR10", 0xfffc0048, 32,
3595 3, 3, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
3596 /* IP10_31_29 [3] */
3597 FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4, FN_SIM_CLK,
3598 FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3, 0,
3599 /* IP10_28_26 [3] */
3600 FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
3601 FN_PWMFSW0_E, 0, 0, 0,
3602 /* IP10_25_24 [2] */
3603 FN_VI1_CLK, FN_SIM_D, FN_SDA3, 0,
3604 /* IP10_23_21 [3] */
3605 FN_VI0_R7, FN_ETH_MDIO, FN_DACK2_C, FN_HSPI_RX1_B,
3606 FN_SCIF_CLK_D, FN_TRACECTL, FN_MT1_PEN, 0,
3607 /* IP10_20_18 [3] */
3608 FN_VI0_R6, FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B,
3609 FN_TRACECLK, FN_MT1_BEN, FN_PWMFSW0_D, 0,
3610 /* IP10_17_15 [3] */
3611 FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
3612 FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, 0,
3613 /* IP10_14_12 [3] */
3614 FN_VI0_R4, FN_ETH_REFCLK, FN_SD2_CD_B, FN_HSPI_CLK1_B,
3615 FN_ARM_TRACEDATA_14, FN_MT1_CLK, FN_TS_SCK0, 0,
3616 /* IP10_11_9 [3] */
3617 FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B, FN_IRQ3,
3618 FN_ARM_TRACEDATA_13, 0, 0, 0,
3619 /* IP10_8_6 [3] */
3620 FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
3621 FN_ARM_TRACEDATA_12, 0, 0, 0,
3622 /* IP10_5_3 [3] */
3623 FN_VI0_R1, FN_SSI_SDATA8_C, FN_DACK1_B, FN_ARM_TRACEDATA_11,
3624 FN_DACK0_C, FN_DRACK0_C, 0, 0,
3625 /* IP10_2_0 [3] */
3626 FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
3627 FN_ARM_TRACEDATA_10, FN_DREQ0_C, 0, 0 }
3628 },
3629 { PINMUX_CFG_REG_VAR("IPSR11", 0xfffc004c, 32,
3630 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
3631 /* IP11_31_30 [2] */
3632 0, 0, 0, 0,
3633 /* IP11_29_27 [3] */
3634 FN_VI1_G1, FN_VI3_DATA1, FN_SSI_SCK1, FN_TS_SDEN1,
3635 FN_DACK2_B, FN_RX2, FN_HRTS0_B, 0,
3636 /* IP11_26_24 [3] */
3637 FN_VI1_G0, FN_VI3_DATA0, FN_DU1_DOTCLKOUT1, FN_TS_SCK1,
3638 FN_DREQ2_B, FN_TX2, FN_SPA_TDO, FN_HCTS0_B,
3639 /* IP11_23_21 [3] */
3640 FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM, FN_SPA_TDI,
3641 FN_HSPI_RX1_D, 0, 0, 0,
3642 /* IP11_20_18 [3] */
3643 FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
3644 FN_HSPI_TX1_D, 0, 0, 0,
3645 /* IP11_17_15 [3] */
3646 FN_VI1_DATA5_VI1_B5, FN_SD2_CMD, FN_MT0_SYNC, FN_SPA_TCK,
3647 FN_HSPI_CS1_D, FN_ADICHS2_B, 0, 0,
3648 /* IP11_14_12 [3] */
3649 FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
3650 FN_HSPI_CLK1_D, FN_ADICHS1_B, 0, 0,
3651 /* IP11_11_9 [3] */
3652 FN_VI1_DATA3_VI1_B3, FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO,
3653 FN_ADICHS0_B, 0, 0, 0,
3654 /* IP11_8_6 [3] */
3655 FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2, FN_MT0_D, FN_SPVTDI,
3656 FN_ADIDATA_B, 0, 0, 0,
3657 /* IP11_5_3 [3] */
3658 FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK, FN_SPV_TMS,
3659 FN_ADICS_B_SAMP_B, 0, 0, 0,
3660 /* IP11_2_0 [3] */
3661 FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
3662 FN_ADICLK_B, 0, 0, 0 }
3663 },
3664 { PINMUX_CFG_REG_VAR("IPSR12", 0xfffc0050, 32,
3665 4, 4, 4, 2, 3, 3, 3, 3, 3, 3) {
3666 /* IP12_31_28 [4] */
3667 0, 0, 0, 0, 0, 0, 0, 0,
3668 0, 0, 0, 0, 0, 0, 0, 0,
3669 /* IP12_27_24 [4] */
3670 0, 0, 0, 0, 0, 0, 0, 0,
3671 0, 0, 0, 0, 0, 0, 0, 0,
3672 /* IP12_23_20 [4] */
3673 0, 0, 0, 0, 0, 0, 0, 0,
3674 0, 0, 0, 0, 0, 0, 0, 0,
3675 /* IP12_19_18 [2] */
3676 0, 0, 0, 0,
3677 /* IP12_17_15 [3] */
3678 FN_VI1_G7, FN_VI3_DATA7, FN_GPS_MAG, FN_FCE,
3679 FN_SCK4_B, 0, 0, 0,
3680 /* IP12_14_12 [3] */
3681 FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
3682 FN_RX4_B, FN_SIM_CLK_B, 0, 0,
3683 /* IP12_11_9 [3] */
3684 FN_VI1_G5, FN_VI3_DATA5, FN_GPS_CLK, FN_FSE,
3685 FN_TX4_B, FN_SIM_D_B, 0, 0,
3686 /* IP12_8_6 [3] */
3687 FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
3688 FN_SIM_RST_B, FN_HRX0_B, 0, 0,
3689 /* IP12_5_3 [3] */
3690 FN_VI1_G3, FN_VI3_DATA3, FN_SSI_SCK2, FN_TS_SDAT1,
3691 FN_SCL1_C, FN_HTX0_B, 0, 0,
3692 /* IP12_2_0 [3] */
3693 FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
3694 FN_SCK2, FN_HSCK0_B, 0, 0 }
3695 },
3696 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xfffc0090, 32,
3697 2, 2, 3, 3, 2, 2, 2, 2, 2,
3698 1, 1, 1, 1, 1, 1, 1, 2, 1, 2) {
3699 /* SEL_SCIF5 [2] */
3700 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
3701 /* SEL_SCIF4 [2] */
3702 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
3703 /* SEL_SCIF3 [3] */
3704 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
3705 FN_SEL_SCIF3_4, 0, 0, 0,
3706 /* SEL_SCIF2 [3] */
3707 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
3708 FN_SEL_SCIF2_4, 0, 0, 0,
3709 /* SEL_SCIF1 [2] */
3710 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0,
3711 /* SEL_SCIF0 [2] */
3712 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
3713 /* SEL_SSI9 [2] */
3714 FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2, 0,
3715 /* SEL_SSI8 [2] */
3716 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0,
3717 /* SEL_SSI7 [2] */
3718 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
3719 /* SEL_VI0 [1] */
3720 FN_SEL_VI0_0, FN_SEL_VI0_1,
3721 /* SEL_SD2 [1] */
3722 FN_SEL_SD2_0, FN_SEL_SD2_1,
3723 /* SEL_INT3 [1] */
3724 FN_SEL_INT3_0, FN_SEL_INT3_1,
3725 /* SEL_INT2 [1] */
3726 FN_SEL_INT2_0, FN_SEL_INT2_1,
3727 /* SEL_INT1 [1] */
3728 FN_SEL_INT1_0, FN_SEL_INT1_1,
3729 /* SEL_INT0 [1] */
3730 FN_SEL_INT0_0, FN_SEL_INT0_1,
3731 /* SEL_IE [1] */
3732 FN_SEL_IE_0, FN_SEL_IE_1,
3733 /* SEL_EXBUS2 [2] */
3734 FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2, 0,
3735 /* SEL_EXBUS1 [1] */
3736 FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
3737 /* SEL_EXBUS0 [2] */
3738 FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2, 0 }
3739 },
3740 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xfffc0094, 32,
3741 2, 2, 2, 2, 1, 1, 1, 3, 1,
3742 2, 2, 2, 2, 1, 1, 2, 1, 2, 2) {
3743 /* SEL_TMU1 [2] */
3744 FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2, 0,
3745 /* SEL_TMU0 [2] */
3746 FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
3747 /* SEL_SCIF [2] */
3748 FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
3749 /* SEL_CANCLK [2] */
3750 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
3751 /* SEL_CAN0 [1] */
3752 FN_SEL_CAN0_0, FN_SEL_CAN0_1,
3753 /* SEL_HSCIF1 [1] */
3754 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
3755 /* SEL_HSCIF0 [1] */
3756 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
3757 /* SEL_PWMFSW [3] */
3758 FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
3759 FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4, 0, 0, 0,
3760 /* SEL_ADI [1] */
3761 FN_SEL_ADI_0, FN_SEL_ADI_1,
3762 /* [2] */
3763 0, 0, 0, 0,
3764 /* [2] */
3765 0, 0, 0, 0,
3766 /* [2] */
3767 0, 0, 0, 0,
3768 /* SEL_GPS [2] */
3769 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
3770 /* SEL_SIM [1] */
3771 FN_SEL_SIM_0, FN_SEL_SIM_1,
3772 /* SEL_HSPI2 [1] */
3773 FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
3774 /* SEL_HSPI1 [2] */
3775 FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
3776 /* SEL_I2C3 [1] */
3777 FN_SEL_I2C3_0, FN_SEL_I2C3_1,
3778 /* SEL_I2C2 [2] */
3779 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
3780 /* SEL_I2C1 [2] */
3781 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3 }
3782 },
3783 { PINMUX_CFG_REG("INOUTSEL0", 0xffc40004, 32, 1) { GP_INOUTSEL(0) } },
3784 { PINMUX_CFG_REG("INOUTSEL1", 0xffc41004, 32, 1) { GP_INOUTSEL(1) } },
3785 { PINMUX_CFG_REG("INOUTSEL2", 0xffc42004, 32, 1) { GP_INOUTSEL(2) } },
3786 { PINMUX_CFG_REG("INOUTSEL3", 0xffc43004, 32, 1) { GP_INOUTSEL(3) } },
3787 { PINMUX_CFG_REG("INOUTSEL4", 0xffc44004, 32, 1) { GP_INOUTSEL(4) } },
3788 { PINMUX_CFG_REG("INOUTSEL5", 0xffc45004, 32, 1) { GP_INOUTSEL(5) } },
3789 { PINMUX_CFG_REG("INOUTSEL6", 0xffc46004, 32, 1) {
3790 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3791 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3792 0, 0, 0, 0, 0, 0, 0, 0,
3793 0, 0,
3794 0, 0,
3795 0, 0,
3796 GP_6_8_IN, GP_6_8_OUT,
3797 GP_6_7_IN, GP_6_7_OUT,
3798 GP_6_6_IN, GP_6_6_OUT,
3799 GP_6_5_IN, GP_6_5_OUT,
3800 GP_6_4_IN, GP_6_4_OUT,
3801 GP_6_3_IN, GP_6_3_OUT,
3802 GP_6_2_IN, GP_6_2_OUT,
3803 GP_6_1_IN, GP_6_1_OUT,
3804 GP_6_0_IN, GP_6_0_OUT, }
3805 },
3806 { },
3807};
3808
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +01003809static const struct pinmux_data_reg pinmux_data_regs[] = {
Laurent Pinchart881023d2012-12-15 23:51:22 +01003810 { PINMUX_DATA_REG("INDT0", 0xffc40008, 32) { GP_INDT(0) } },
3811 { PINMUX_DATA_REG("INDT1", 0xffc41008, 32) { GP_INDT(1) } },
3812 { PINMUX_DATA_REG("INDT2", 0xffc42008, 32) { GP_INDT(2) } },
3813 { PINMUX_DATA_REG("INDT3", 0xffc43008, 32) { GP_INDT(3) } },
3814 { PINMUX_DATA_REG("INDT4", 0xffc44008, 32) { GP_INDT(4) } },
3815 { PINMUX_DATA_REG("INDT5", 0xffc45008, 32) { GP_INDT(5) } },
3816 { PINMUX_DATA_REG("INDT6", 0xffc46008, 32) {
3817 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3818 0, 0, 0, 0, 0, 0, 0, GP_6_8_DATA,
3819 GP_6_7_DATA, GP_6_6_DATA, GP_6_5_DATA, GP_6_4_DATA,
3820 GP_6_3_DATA, GP_6_2_DATA, GP_6_1_DATA, GP_6_0_DATA }
3821 },
3822 { },
3823};
3824
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +01003825const struct sh_pfc_soc_info r8a7779_pinmux_info = {
Laurent Pinchart881023d2012-12-15 23:51:22 +01003826 .name = "r8a7779_pfc",
3827
3828 .unlock_reg = 0xfffc0000, /* PMMR */
3829
Laurent Pinchart881023d2012-12-15 23:51:22 +01003830 .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
3831 .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
Laurent Pinchart881023d2012-12-15 23:51:22 +01003832 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
3833
Laurent Pincharta373ed02012-11-29 13:24:07 +01003834 .pins = pinmux_pins,
3835 .nr_pins = ARRAY_SIZE(pinmux_pins),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01003836 .groups = pinmux_groups,
3837 .nr_groups = ARRAY_SIZE(pinmux_groups),
3838 .functions = pinmux_functions,
3839 .nr_functions = ARRAY_SIZE(pinmux_functions),
3840
Laurent Pincharta373ed02012-11-29 13:24:07 +01003841 .func_gpios = pinmux_func_gpios,
3842 .nr_func_gpios = ARRAY_SIZE(pinmux_func_gpios),
Laurent Pinchartd7a7ca52012-11-28 17:51:00 +01003843
Laurent Pinchart881023d2012-12-15 23:51:22 +01003844 .cfg_regs = pinmux_config_regs,
3845 .data_regs = pinmux_data_regs,
3846
3847 .gpio_data = pinmux_data,
3848 .gpio_data_size = ARRAY_SIZE(pinmux_data),
3849};