blob: 53a7f5fe6c825d58e14433da45f6cfc2bccd557e [file] [log] [blame]
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001/*
2 * Samsung SoC MIPI DSI Master driver.
3 *
4 * Copyright (c) 2014 Samsung Electronics Co., Ltd
5 *
6 * Contacts: Tomasz Figa <t.figa@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <drm/drmP.h>
14#include <drm/drm_crtc_helper.h>
15#include <drm/drm_mipi_dsi.h>
16#include <drm/drm_panel.h>
Gustavo Padovan4ea95262015-06-01 12:04:44 -030017#include <drm/drm_atomic_helper.h>
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090018
19#include <linux/clk.h>
YoungJun Choe17ddec2014-07-22 19:49:44 +090020#include <linux/gpio/consumer.h>
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090021#include <linux/irq.h>
YoungJun Cho9a320412014-07-17 18:01:23 +090022#include <linux/of_device.h>
YoungJun Choe17ddec2014-07-22 19:49:44 +090023#include <linux/of_gpio.h>
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +090024#include <linux/of_graph.h>
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090025#include <linux/phy/phy.h>
26#include <linux/regulator/consumer.h>
Inki Daef37cd5e2014-05-09 14:25:20 +090027#include <linux/component.h>
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090028
29#include <video/mipi_display.h>
30#include <video/videomode.h>
31
YoungJun Choe17ddec2014-07-22 19:49:44 +090032#include "exynos_drm_crtc.h"
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090033#include "exynos_drm_drv.h"
34
35/* returns true iff both arguments logically differs */
36#define NEQV(a, b) (!(a) ^ !(b))
37
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090038/* DSIM_STATUS */
39#define DSIM_STOP_STATE_DAT(x) (((x) & 0xf) << 0)
40#define DSIM_STOP_STATE_CLK (1 << 8)
41#define DSIM_TX_READY_HS_CLK (1 << 10)
42#define DSIM_PLL_STABLE (1 << 31)
43
44/* DSIM_SWRST */
45#define DSIM_FUNCRST (1 << 16)
46#define DSIM_SWRST (1 << 0)
47
48/* DSIM_TIMEOUT */
49#define DSIM_LPDR_TIMEOUT(x) ((x) << 0)
50#define DSIM_BTA_TIMEOUT(x) ((x) << 16)
51
52/* DSIM_CLKCTRL */
53#define DSIM_ESC_PRESCALER(x) (((x) & 0xffff) << 0)
54#define DSIM_ESC_PRESCALER_MASK (0xffff << 0)
55#define DSIM_LANE_ESC_CLK_EN_CLK (1 << 19)
56#define DSIM_LANE_ESC_CLK_EN_DATA(x) (((x) & 0xf) << 20)
57#define DSIM_LANE_ESC_CLK_EN_DATA_MASK (0xf << 20)
58#define DSIM_BYTE_CLKEN (1 << 24)
59#define DSIM_BYTE_CLK_SRC(x) (((x) & 0x3) << 25)
60#define DSIM_BYTE_CLK_SRC_MASK (0x3 << 25)
61#define DSIM_PLL_BYPASS (1 << 27)
62#define DSIM_ESC_CLKEN (1 << 28)
63#define DSIM_TX_REQUEST_HSCLK (1 << 31)
64
65/* DSIM_CONFIG */
66#define DSIM_LANE_EN_CLK (1 << 0)
67#define DSIM_LANE_EN(x) (((x) & 0xf) << 1)
68#define DSIM_NUM_OF_DATA_LANE(x) (((x) & 0x3) << 5)
69#define DSIM_SUB_PIX_FORMAT(x) (((x) & 0x7) << 8)
70#define DSIM_MAIN_PIX_FORMAT_MASK (0x7 << 12)
71#define DSIM_MAIN_PIX_FORMAT_RGB888 (0x7 << 12)
72#define DSIM_MAIN_PIX_FORMAT_RGB666 (0x6 << 12)
73#define DSIM_MAIN_PIX_FORMAT_RGB666_P (0x5 << 12)
74#define DSIM_MAIN_PIX_FORMAT_RGB565 (0x4 << 12)
75#define DSIM_SUB_VC (((x) & 0x3) << 16)
76#define DSIM_MAIN_VC (((x) & 0x3) << 18)
77#define DSIM_HSA_MODE (1 << 20)
78#define DSIM_HBP_MODE (1 << 21)
79#define DSIM_HFP_MODE (1 << 22)
80#define DSIM_HSE_MODE (1 << 23)
81#define DSIM_AUTO_MODE (1 << 24)
82#define DSIM_VIDEO_MODE (1 << 25)
83#define DSIM_BURST_MODE (1 << 26)
84#define DSIM_SYNC_INFORM (1 << 27)
85#define DSIM_EOT_DISABLE (1 << 28)
86#define DSIM_MFLUSH_VS (1 << 29)
Inki Dae78d3a8c2014-08-13 17:03:12 +090087/* This flag is valid only for exynos3250/3472/4415/5260/5430 */
88#define DSIM_CLKLANE_STOP (1 << 30)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090089
90/* DSIM_ESCMODE */
91#define DSIM_TX_TRIGGER_RST (1 << 4)
92#define DSIM_TX_LPDT_LP (1 << 6)
93#define DSIM_CMD_LPDT_LP (1 << 7)
94#define DSIM_FORCE_BTA (1 << 16)
95#define DSIM_FORCE_STOP_STATE (1 << 20)
96#define DSIM_STOP_STATE_CNT(x) (((x) & 0x7ff) << 21)
97#define DSIM_STOP_STATE_CNT_MASK (0x7ff << 21)
98
99/* DSIM_MDRESOL */
100#define DSIM_MAIN_STAND_BY (1 << 31)
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900101#define DSIM_MAIN_VRESOL(x, num_bits) (((x) & ((1 << (num_bits)) - 1)) << 16)
102#define DSIM_MAIN_HRESOL(x, num_bits) (((x) & ((1 << (num_bits)) - 1)) << 0)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900103
104/* DSIM_MVPORCH */
105#define DSIM_CMD_ALLOW(x) ((x) << 28)
106#define DSIM_STABLE_VFP(x) ((x) << 16)
107#define DSIM_MAIN_VBP(x) ((x) << 0)
108#define DSIM_CMD_ALLOW_MASK (0xf << 28)
109#define DSIM_STABLE_VFP_MASK (0x7ff << 16)
110#define DSIM_MAIN_VBP_MASK (0x7ff << 0)
111
112/* DSIM_MHPORCH */
113#define DSIM_MAIN_HFP(x) ((x) << 16)
114#define DSIM_MAIN_HBP(x) ((x) << 0)
115#define DSIM_MAIN_HFP_MASK ((0xffff) << 16)
116#define DSIM_MAIN_HBP_MASK ((0xffff) << 0)
117
118/* DSIM_MSYNC */
119#define DSIM_MAIN_VSA(x) ((x) << 22)
120#define DSIM_MAIN_HSA(x) ((x) << 0)
121#define DSIM_MAIN_VSA_MASK ((0x3ff) << 22)
122#define DSIM_MAIN_HSA_MASK ((0xffff) << 0)
123
124/* DSIM_SDRESOL */
125#define DSIM_SUB_STANDY(x) ((x) << 31)
126#define DSIM_SUB_VRESOL(x) ((x) << 16)
127#define DSIM_SUB_HRESOL(x) ((x) << 0)
128#define DSIM_SUB_STANDY_MASK ((0x1) << 31)
129#define DSIM_SUB_VRESOL_MASK ((0x7ff) << 16)
130#define DSIM_SUB_HRESOL_MASK ((0x7ff) << 0)
131
132/* DSIM_INTSRC */
133#define DSIM_INT_PLL_STABLE (1 << 31)
134#define DSIM_INT_SW_RST_RELEASE (1 << 30)
135#define DSIM_INT_SFR_FIFO_EMPTY (1 << 29)
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900136#define DSIM_INT_SFR_HDR_FIFO_EMPTY (1 << 28)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900137#define DSIM_INT_BTA (1 << 25)
138#define DSIM_INT_FRAME_DONE (1 << 24)
139#define DSIM_INT_RX_TIMEOUT (1 << 21)
140#define DSIM_INT_BTA_TIMEOUT (1 << 20)
141#define DSIM_INT_RX_DONE (1 << 18)
142#define DSIM_INT_RX_TE (1 << 17)
143#define DSIM_INT_RX_ACK (1 << 16)
144#define DSIM_INT_RX_ECC_ERR (1 << 15)
145#define DSIM_INT_RX_CRC_ERR (1 << 14)
146
147/* DSIM_FIFOCTRL */
148#define DSIM_RX_DATA_FULL (1 << 25)
149#define DSIM_RX_DATA_EMPTY (1 << 24)
150#define DSIM_SFR_HEADER_FULL (1 << 23)
151#define DSIM_SFR_HEADER_EMPTY (1 << 22)
152#define DSIM_SFR_PAYLOAD_FULL (1 << 21)
153#define DSIM_SFR_PAYLOAD_EMPTY (1 << 20)
154#define DSIM_I80_HEADER_FULL (1 << 19)
155#define DSIM_I80_HEADER_EMPTY (1 << 18)
156#define DSIM_I80_PAYLOAD_FULL (1 << 17)
157#define DSIM_I80_PAYLOAD_EMPTY (1 << 16)
158#define DSIM_SD_HEADER_FULL (1 << 15)
159#define DSIM_SD_HEADER_EMPTY (1 << 14)
160#define DSIM_SD_PAYLOAD_FULL (1 << 13)
161#define DSIM_SD_PAYLOAD_EMPTY (1 << 12)
162#define DSIM_MD_HEADER_FULL (1 << 11)
163#define DSIM_MD_HEADER_EMPTY (1 << 10)
164#define DSIM_MD_PAYLOAD_FULL (1 << 9)
165#define DSIM_MD_PAYLOAD_EMPTY (1 << 8)
166#define DSIM_RX_FIFO (1 << 4)
167#define DSIM_SFR_FIFO (1 << 3)
168#define DSIM_I80_FIFO (1 << 2)
169#define DSIM_SD_FIFO (1 << 1)
170#define DSIM_MD_FIFO (1 << 0)
171
172/* DSIM_PHYACCHR */
173#define DSIM_AFC_EN (1 << 14)
174#define DSIM_AFC_CTL(x) (((x) & 0x7) << 5)
175
176/* DSIM_PLLCTRL */
177#define DSIM_FREQ_BAND(x) ((x) << 24)
178#define DSIM_PLL_EN (1 << 23)
179#define DSIM_PLL_P(x) ((x) << 13)
180#define DSIM_PLL_M(x) ((x) << 4)
181#define DSIM_PLL_S(x) ((x) << 1)
182
YoungJun Cho9a320412014-07-17 18:01:23 +0900183/* DSIM_PHYCTRL */
184#define DSIM_PHYCTRL_ULPS_EXIT(x) (((x) & 0x1ff) << 0)
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900185#define DSIM_PHYCTRL_B_DPHYCTL_VREG_LP (1 << 30)
186#define DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP (1 << 14)
YoungJun Cho9a320412014-07-17 18:01:23 +0900187
188/* DSIM_PHYTIMING */
189#define DSIM_PHYTIMING_LPX(x) ((x) << 8)
190#define DSIM_PHYTIMING_HS_EXIT(x) ((x) << 0)
191
192/* DSIM_PHYTIMING1 */
193#define DSIM_PHYTIMING1_CLK_PREPARE(x) ((x) << 24)
194#define DSIM_PHYTIMING1_CLK_ZERO(x) ((x) << 16)
195#define DSIM_PHYTIMING1_CLK_POST(x) ((x) << 8)
196#define DSIM_PHYTIMING1_CLK_TRAIL(x) ((x) << 0)
197
198/* DSIM_PHYTIMING2 */
199#define DSIM_PHYTIMING2_HS_PREPARE(x) ((x) << 16)
200#define DSIM_PHYTIMING2_HS_ZERO(x) ((x) << 8)
201#define DSIM_PHYTIMING2_HS_TRAIL(x) ((x) << 0)
202
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900203#define DSI_MAX_BUS_WIDTH 4
204#define DSI_NUM_VIRTUAL_CHANNELS 4
205#define DSI_TX_FIFO_SIZE 2048
206#define DSI_RX_FIFO_SIZE 256
207#define DSI_XFER_TIMEOUT_MS 100
208#define DSI_RX_FIFO_EMPTY 0x30800002
209
Hyungwon Hwang26269af2015-06-12 21:59:03 +0900210#define OLD_SCLK_MIPI_CLK_NAME "pll_clk"
211
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900212#define REG_ADDR(dsi, reg_idx) ((dsi)->reg_base + \
213 dsi->driver_data->reg_ofs[(reg_idx)])
214#define DSI_WRITE(dsi, reg_idx, val) writel((val), \
215 REG_ADDR((dsi), (reg_idx)))
216#define DSI_READ(dsi, reg_idx) readl(REG_ADDR((dsi), (reg_idx)))
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900217
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900218static char *clk_names[5] = { "bus_clk", "sclk_mipi",
219 "phyclk_mipidphy0_bitclkdiv8", "phyclk_mipidphy0_rxclkesc0",
220 "sclk_rgb_vclk_to_dsim0" };
Hyungwon Hwang0ff03fd2015-06-12 21:59:06 +0900221
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900222enum exynos_dsi_transfer_type {
223 EXYNOS_DSI_TX,
224 EXYNOS_DSI_RX,
225};
226
227struct exynos_dsi_transfer {
228 struct list_head list;
229 struct completion completed;
230 int result;
231 u8 data_id;
232 u8 data[2];
233 u16 flags;
234
235 const u8 *tx_payload;
236 u16 tx_len;
237 u16 tx_done;
238
239 u8 *rx_payload;
240 u16 rx_len;
241 u16 rx_done;
242};
243
244#define DSIM_STATE_ENABLED BIT(0)
245#define DSIM_STATE_INITIALIZED BIT(1)
246#define DSIM_STATE_CMD_LPM BIT(2)
Hyungwon Hwang0e480f62015-06-11 23:40:30 +0900247#define DSIM_STATE_VIDOUT_AVAILABLE BIT(3)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900248
YoungJun Cho9a320412014-07-17 18:01:23 +0900249struct exynos_dsi_driver_data {
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900250 unsigned int *reg_ofs;
YoungJun Cho9a320412014-07-17 18:01:23 +0900251 unsigned int plltmr_reg;
YoungJun Cho9a320412014-07-17 18:01:23 +0900252 unsigned int has_freqband:1;
Inki Dae78d3a8c2014-08-13 17:03:12 +0900253 unsigned int has_clklane_stop:1;
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900254 unsigned int num_clks;
255 unsigned int max_freq;
256 unsigned int wait_for_reset;
257 unsigned int num_bits_resol;
258 unsigned int *reg_values;
YoungJun Cho9a320412014-07-17 18:01:23 +0900259};
260
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900261struct exynos_dsi {
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300262 struct drm_encoder encoder;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900263 struct mipi_dsi_host dsi_host;
264 struct drm_connector connector;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900265 struct device_node *panel_node;
266 struct drm_panel *panel;
267 struct device *dev;
268
269 void __iomem *reg_base;
270 struct phy *phy;
Hyungwon Hwang0ff03fd2015-06-12 21:59:06 +0900271 struct clk **clks;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900272 struct regulator_bulk_data supplies[2];
273 int irq;
YoungJun Choe17ddec2014-07-22 19:49:44 +0900274 int te_gpio;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900275
276 u32 pll_clk_rate;
277 u32 burst_clk_rate;
278 u32 esc_clk_rate;
279 u32 lanes;
280 u32 mode_flags;
281 u32 format;
282 struct videomode vm;
283
284 int state;
285 struct drm_property *brightness;
286 struct completion completed;
287
288 spinlock_t transfer_lock; /* protects transfer_list */
289 struct list_head transfer_list;
YoungJun Cho9a320412014-07-17 18:01:23 +0900290
291 struct exynos_dsi_driver_data *driver_data;
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +0900292 struct device_node *bridge_node;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900293};
294
295#define host_to_dsi(host) container_of(host, struct exynos_dsi, dsi_host)
296#define connector_to_dsi(c) container_of(c, struct exynos_dsi, connector)
297
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300298static inline struct exynos_dsi *encoder_to_dsi(struct drm_encoder *e)
Andrzej Hajda5cd5db82014-10-07 14:01:11 +0200299{
Gustavo Padovancf67cc92015-08-11 17:38:06 +0900300 return container_of(e, struct exynos_dsi, encoder);
Andrzej Hajda5cd5db82014-10-07 14:01:11 +0200301}
302
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900303enum reg_idx {
304 DSIM_STATUS_REG, /* Status register */
305 DSIM_SWRST_REG, /* Software reset register */
306 DSIM_CLKCTRL_REG, /* Clock control register */
307 DSIM_TIMEOUT_REG, /* Time out register */
308 DSIM_CONFIG_REG, /* Configuration register */
309 DSIM_ESCMODE_REG, /* Escape mode register */
310 DSIM_MDRESOL_REG,
311 DSIM_MVPORCH_REG, /* Main display Vporch register */
312 DSIM_MHPORCH_REG, /* Main display Hporch register */
313 DSIM_MSYNC_REG, /* Main display sync area register */
314 DSIM_INTSRC_REG, /* Interrupt source register */
315 DSIM_INTMSK_REG, /* Interrupt mask register */
316 DSIM_PKTHDR_REG, /* Packet Header FIFO register */
317 DSIM_PAYLOAD_REG, /* Payload FIFO register */
318 DSIM_RXFIFO_REG, /* Read FIFO register */
319 DSIM_FIFOCTRL_REG, /* FIFO status and control register */
320 DSIM_PLLCTRL_REG, /* PLL control register */
321 DSIM_PHYCTRL_REG,
322 DSIM_PHYTIMING_REG,
323 DSIM_PHYTIMING1_REG,
324 DSIM_PHYTIMING2_REG,
325 NUM_REGS
326};
327static unsigned int exynos_reg_ofs[] = {
328 [DSIM_STATUS_REG] = 0x00,
329 [DSIM_SWRST_REG] = 0x04,
330 [DSIM_CLKCTRL_REG] = 0x08,
331 [DSIM_TIMEOUT_REG] = 0x0c,
332 [DSIM_CONFIG_REG] = 0x10,
333 [DSIM_ESCMODE_REG] = 0x14,
334 [DSIM_MDRESOL_REG] = 0x18,
335 [DSIM_MVPORCH_REG] = 0x1c,
336 [DSIM_MHPORCH_REG] = 0x20,
337 [DSIM_MSYNC_REG] = 0x24,
338 [DSIM_INTSRC_REG] = 0x2c,
339 [DSIM_INTMSK_REG] = 0x30,
340 [DSIM_PKTHDR_REG] = 0x34,
341 [DSIM_PAYLOAD_REG] = 0x38,
342 [DSIM_RXFIFO_REG] = 0x3c,
343 [DSIM_FIFOCTRL_REG] = 0x44,
344 [DSIM_PLLCTRL_REG] = 0x4c,
345 [DSIM_PHYCTRL_REG] = 0x5c,
346 [DSIM_PHYTIMING_REG] = 0x64,
347 [DSIM_PHYTIMING1_REG] = 0x68,
348 [DSIM_PHYTIMING2_REG] = 0x6c,
349};
350
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900351static unsigned int exynos5433_reg_ofs[] = {
352 [DSIM_STATUS_REG] = 0x04,
353 [DSIM_SWRST_REG] = 0x0C,
354 [DSIM_CLKCTRL_REG] = 0x10,
355 [DSIM_TIMEOUT_REG] = 0x14,
356 [DSIM_CONFIG_REG] = 0x18,
357 [DSIM_ESCMODE_REG] = 0x1C,
358 [DSIM_MDRESOL_REG] = 0x20,
359 [DSIM_MVPORCH_REG] = 0x24,
360 [DSIM_MHPORCH_REG] = 0x28,
361 [DSIM_MSYNC_REG] = 0x2C,
362 [DSIM_INTSRC_REG] = 0x34,
363 [DSIM_INTMSK_REG] = 0x38,
364 [DSIM_PKTHDR_REG] = 0x3C,
365 [DSIM_PAYLOAD_REG] = 0x40,
366 [DSIM_RXFIFO_REG] = 0x44,
367 [DSIM_FIFOCTRL_REG] = 0x4C,
368 [DSIM_PLLCTRL_REG] = 0x94,
369 [DSIM_PHYCTRL_REG] = 0xA4,
370 [DSIM_PHYTIMING_REG] = 0xB4,
371 [DSIM_PHYTIMING1_REG] = 0xB8,
372 [DSIM_PHYTIMING2_REG] = 0xBC,
373};
374
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900375enum reg_value_idx {
376 RESET_TYPE,
377 PLL_TIMER,
378 STOP_STATE_CNT,
379 PHYCTRL_ULPS_EXIT,
380 PHYCTRL_VREG_LP,
381 PHYCTRL_SLEW_UP,
382 PHYTIMING_LPX,
383 PHYTIMING_HS_EXIT,
384 PHYTIMING_CLK_PREPARE,
385 PHYTIMING_CLK_ZERO,
386 PHYTIMING_CLK_POST,
387 PHYTIMING_CLK_TRAIL,
388 PHYTIMING_HS_PREPARE,
389 PHYTIMING_HS_ZERO,
390 PHYTIMING_HS_TRAIL
391};
392
393static unsigned int reg_values[] = {
394 [RESET_TYPE] = DSIM_SWRST,
395 [PLL_TIMER] = 500,
396 [STOP_STATE_CNT] = 0xf,
397 [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x0af),
398 [PHYCTRL_VREG_LP] = 0,
399 [PHYCTRL_SLEW_UP] = 0,
400 [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x06),
401 [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0b),
402 [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x07),
403 [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x27),
404 [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0d),
405 [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x08),
406 [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x09),
407 [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x0d),
408 [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0b),
409};
410
Chanho Parkfdc2e102016-01-30 23:11:50 +0900411static unsigned int exynos5422_reg_values[] = {
412 [RESET_TYPE] = DSIM_SWRST,
413 [PLL_TIMER] = 500,
414 [STOP_STATE_CNT] = 0xf,
415 [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0xaf),
416 [PHYCTRL_VREG_LP] = 0,
417 [PHYCTRL_SLEW_UP] = 0,
418 [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x08),
419 [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0d),
420 [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
421 [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x30),
422 [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
423 [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x0a),
424 [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0c),
425 [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x11),
426 [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0d),
427};
428
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900429static unsigned int exynos5433_reg_values[] = {
430 [RESET_TYPE] = DSIM_FUNCRST,
431 [PLL_TIMER] = 22200,
432 [STOP_STATE_CNT] = 0xa,
433 [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x190),
434 [PHYCTRL_VREG_LP] = DSIM_PHYCTRL_B_DPHYCTL_VREG_LP,
435 [PHYCTRL_SLEW_UP] = DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP,
436 [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x07),
437 [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0c),
438 [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
439 [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x2d),
440 [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
441 [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x09),
442 [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0b),
443 [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x10),
444 [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0c),
445};
446
Inki Dae473462a2014-08-13 17:09:12 +0900447static struct exynos_dsi_driver_data exynos3_dsi_driver_data = {
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900448 .reg_ofs = exynos_reg_ofs,
Inki Dae473462a2014-08-13 17:09:12 +0900449 .plltmr_reg = 0x50,
450 .has_freqband = 1,
451 .has_clklane_stop = 1,
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900452 .num_clks = 2,
453 .max_freq = 1000,
454 .wait_for_reset = 1,
455 .num_bits_resol = 11,
456 .reg_values = reg_values,
Inki Dae473462a2014-08-13 17:09:12 +0900457};
458
YoungJun Cho9a320412014-07-17 18:01:23 +0900459static struct exynos_dsi_driver_data exynos4_dsi_driver_data = {
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900460 .reg_ofs = exynos_reg_ofs,
YoungJun Cho9a320412014-07-17 18:01:23 +0900461 .plltmr_reg = 0x50,
462 .has_freqband = 1,
Inki Dae78d3a8c2014-08-13 17:03:12 +0900463 .has_clklane_stop = 1,
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900464 .num_clks = 2,
465 .max_freq = 1000,
466 .wait_for_reset = 1,
467 .num_bits_resol = 11,
468 .reg_values = reg_values,
YoungJun Cho9a320412014-07-17 18:01:23 +0900469};
470
YoungJun Cho4bc6d642014-11-07 15:12:24 +0900471static struct exynos_dsi_driver_data exynos4415_dsi_driver_data = {
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900472 .reg_ofs = exynos_reg_ofs,
YoungJun Cho4bc6d642014-11-07 15:12:24 +0900473 .plltmr_reg = 0x58,
474 .has_clklane_stop = 1,
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900475 .num_clks = 2,
476 .max_freq = 1000,
477 .wait_for_reset = 1,
478 .num_bits_resol = 11,
479 .reg_values = reg_values,
YoungJun Cho4bc6d642014-11-07 15:12:24 +0900480};
481
YoungJun Cho9a320412014-07-17 18:01:23 +0900482static struct exynos_dsi_driver_data exynos5_dsi_driver_data = {
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900483 .reg_ofs = exynos_reg_ofs,
YoungJun Cho9a320412014-07-17 18:01:23 +0900484 .plltmr_reg = 0x58,
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900485 .num_clks = 2,
486 .max_freq = 1000,
487 .wait_for_reset = 1,
488 .num_bits_resol = 11,
489 .reg_values = reg_values,
YoungJun Cho9a320412014-07-17 18:01:23 +0900490};
491
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900492static struct exynos_dsi_driver_data exynos5433_dsi_driver_data = {
493 .reg_ofs = exynos5433_reg_ofs,
494 .plltmr_reg = 0xa0,
495 .has_clklane_stop = 1,
496 .num_clks = 5,
497 .max_freq = 1500,
498 .wait_for_reset = 0,
499 .num_bits_resol = 12,
500 .reg_values = exynos5433_reg_values,
501};
502
Chanho Parkfdc2e102016-01-30 23:11:50 +0900503static struct exynos_dsi_driver_data exynos5422_dsi_driver_data = {
504 .reg_ofs = exynos5433_reg_ofs,
505 .plltmr_reg = 0xa0,
506 .has_clklane_stop = 1,
507 .num_clks = 2,
508 .max_freq = 1500,
509 .wait_for_reset = 1,
510 .num_bits_resol = 12,
511 .reg_values = exynos5422_reg_values,
512};
513
YoungJun Cho9a320412014-07-17 18:01:23 +0900514static struct of_device_id exynos_dsi_of_match[] = {
Inki Dae473462a2014-08-13 17:09:12 +0900515 { .compatible = "samsung,exynos3250-mipi-dsi",
516 .data = &exynos3_dsi_driver_data },
YoungJun Cho9a320412014-07-17 18:01:23 +0900517 { .compatible = "samsung,exynos4210-mipi-dsi",
518 .data = &exynos4_dsi_driver_data },
YoungJun Cho4bc6d642014-11-07 15:12:24 +0900519 { .compatible = "samsung,exynos4415-mipi-dsi",
520 .data = &exynos4415_dsi_driver_data },
YoungJun Cho9a320412014-07-17 18:01:23 +0900521 { .compatible = "samsung,exynos5410-mipi-dsi",
522 .data = &exynos5_dsi_driver_data },
Chanho Parkfdc2e102016-01-30 23:11:50 +0900523 { .compatible = "samsung,exynos5422-mipi-dsi",
524 .data = &exynos5422_dsi_driver_data },
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900525 { .compatible = "samsung,exynos5433-mipi-dsi",
526 .data = &exynos5433_dsi_driver_data },
YoungJun Cho9a320412014-07-17 18:01:23 +0900527 { }
528};
529
530static inline struct exynos_dsi_driver_data *exynos_dsi_get_driver_data(
531 struct platform_device *pdev)
532{
533 const struct of_device_id *of_id =
534 of_match_device(exynos_dsi_of_match, &pdev->dev);
535
536 return (struct exynos_dsi_driver_data *)of_id->data;
537}
538
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900539static void exynos_dsi_wait_for_reset(struct exynos_dsi *dsi)
540{
541 if (wait_for_completion_timeout(&dsi->completed, msecs_to_jiffies(300)))
542 return;
543
544 dev_err(dsi->dev, "timeout waiting for reset\n");
545}
546
547static void exynos_dsi_reset(struct exynos_dsi *dsi)
548{
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900549 struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
550
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900551 reinit_completion(&dsi->completed);
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900552 DSI_WRITE(dsi, DSIM_SWRST_REG, driver_data->reg_values[RESET_TYPE]);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900553}
554
555#ifndef MHZ
556#define MHZ (1000*1000)
557#endif
558
559static unsigned long exynos_dsi_pll_find_pms(struct exynos_dsi *dsi,
560 unsigned long fin, unsigned long fout, u8 *p, u16 *m, u8 *s)
561{
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900562 struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900563 unsigned long best_freq = 0;
564 u32 min_delta = 0xffffffff;
565 u8 p_min, p_max;
566 u8 _p, uninitialized_var(best_p);
567 u16 _m, uninitialized_var(best_m);
568 u8 _s, uninitialized_var(best_s);
569
570 p_min = DIV_ROUND_UP(fin, (12 * MHZ));
571 p_max = fin / (6 * MHZ);
572
573 for (_p = p_min; _p <= p_max; ++_p) {
574 for (_s = 0; _s <= 5; ++_s) {
575 u64 tmp;
576 u32 delta;
577
578 tmp = (u64)fout * (_p << _s);
579 do_div(tmp, fin);
580 _m = tmp;
581 if (_m < 41 || _m > 125)
582 continue;
583
584 tmp = (u64)_m * fin;
585 do_div(tmp, _p);
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900586 if (tmp < 500 * MHZ ||
587 tmp > driver_data->max_freq * MHZ)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900588 continue;
589
590 tmp = (u64)_m * fin;
591 do_div(tmp, _p << _s);
592
593 delta = abs(fout - tmp);
594 if (delta < min_delta) {
595 best_p = _p;
596 best_m = _m;
597 best_s = _s;
598 min_delta = delta;
599 best_freq = tmp;
600 }
601 }
602 }
603
604 if (best_freq) {
605 *p = best_p;
606 *m = best_m;
607 *s = best_s;
608 }
609
610 return best_freq;
611}
612
613static unsigned long exynos_dsi_set_pll(struct exynos_dsi *dsi,
614 unsigned long freq)
615{
YoungJun Cho9a320412014-07-17 18:01:23 +0900616 struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900617 unsigned long fin, fout;
YoungJun Cho9a320412014-07-17 18:01:23 +0900618 int timeout;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900619 u8 p, s;
620 u16 m;
621 u32 reg;
622
Hyungwon Hwang26269af2015-06-12 21:59:03 +0900623 fin = dsi->pll_clk_rate;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900624 fout = exynos_dsi_pll_find_pms(dsi, fin, freq, &p, &m, &s);
625 if (!fout) {
626 dev_err(dsi->dev,
627 "failed to find PLL PMS for requested frequency\n");
YoungJun Cho8525b5e2014-08-14 11:22:36 +0900628 return 0;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900629 }
YoungJun Cho9a320412014-07-17 18:01:23 +0900630 dev_dbg(dsi->dev, "PLL freq %lu, (p %d, m %d, s %d)\n", fout, p, m, s);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900631
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900632 writel(driver_data->reg_values[PLL_TIMER],
633 dsi->reg_base + driver_data->plltmr_reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900634
YoungJun Cho9a320412014-07-17 18:01:23 +0900635 reg = DSIM_PLL_EN | DSIM_PLL_P(p) | DSIM_PLL_M(m) | DSIM_PLL_S(s);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900636
YoungJun Cho9a320412014-07-17 18:01:23 +0900637 if (driver_data->has_freqband) {
638 static const unsigned long freq_bands[] = {
639 100 * MHZ, 120 * MHZ, 160 * MHZ, 200 * MHZ,
640 270 * MHZ, 320 * MHZ, 390 * MHZ, 450 * MHZ,
641 510 * MHZ, 560 * MHZ, 640 * MHZ, 690 * MHZ,
642 770 * MHZ, 870 * MHZ, 950 * MHZ,
643 };
644 int band;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900645
YoungJun Cho9a320412014-07-17 18:01:23 +0900646 for (band = 0; band < ARRAY_SIZE(freq_bands); ++band)
647 if (fout < freq_bands[band])
648 break;
649
650 dev_dbg(dsi->dev, "band %d\n", band);
651
652 reg |= DSIM_FREQ_BAND(band);
653 }
654
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900655 DSI_WRITE(dsi, DSIM_PLLCTRL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900656
657 timeout = 1000;
658 do {
659 if (timeout-- == 0) {
660 dev_err(dsi->dev, "PLL failed to stabilize\n");
YoungJun Cho8525b5e2014-08-14 11:22:36 +0900661 return 0;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900662 }
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900663 reg = DSI_READ(dsi, DSIM_STATUS_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900664 } while ((reg & DSIM_PLL_STABLE) == 0);
665
666 return fout;
667}
668
669static int exynos_dsi_enable_clock(struct exynos_dsi *dsi)
670{
671 unsigned long hs_clk, byte_clk, esc_clk;
672 unsigned long esc_div;
673 u32 reg;
674
675 hs_clk = exynos_dsi_set_pll(dsi, dsi->burst_clk_rate);
676 if (!hs_clk) {
677 dev_err(dsi->dev, "failed to configure DSI PLL\n");
678 return -EFAULT;
679 }
680
681 byte_clk = hs_clk / 8;
682 esc_div = DIV_ROUND_UP(byte_clk, dsi->esc_clk_rate);
683 esc_clk = byte_clk / esc_div;
684
685 if (esc_clk > 20 * MHZ) {
686 ++esc_div;
687 esc_clk = byte_clk / esc_div;
688 }
689
690 dev_dbg(dsi->dev, "hs_clk = %lu, byte_clk = %lu, esc_clk = %lu\n",
691 hs_clk, byte_clk, esc_clk);
692
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900693 reg = DSI_READ(dsi, DSIM_CLKCTRL_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900694 reg &= ~(DSIM_ESC_PRESCALER_MASK | DSIM_LANE_ESC_CLK_EN_CLK
695 | DSIM_LANE_ESC_CLK_EN_DATA_MASK | DSIM_PLL_BYPASS
696 | DSIM_BYTE_CLK_SRC_MASK);
697 reg |= DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN
698 | DSIM_ESC_PRESCALER(esc_div)
699 | DSIM_LANE_ESC_CLK_EN_CLK
700 | DSIM_LANE_ESC_CLK_EN_DATA(BIT(dsi->lanes) - 1)
701 | DSIM_BYTE_CLK_SRC(0)
702 | DSIM_TX_REQUEST_HSCLK;
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900703 DSI_WRITE(dsi, DSIM_CLKCTRL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900704
705 return 0;
706}
707
YoungJun Cho9a320412014-07-17 18:01:23 +0900708static void exynos_dsi_set_phy_ctrl(struct exynos_dsi *dsi)
709{
710 struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900711 unsigned int *reg_values = driver_data->reg_values;
YoungJun Cho9a320412014-07-17 18:01:23 +0900712 u32 reg;
713
714 if (driver_data->has_freqband)
715 return;
716
717 /* B D-PHY: D-PHY Master & Slave Analog Block control */
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900718 reg = reg_values[PHYCTRL_ULPS_EXIT] | reg_values[PHYCTRL_VREG_LP] |
719 reg_values[PHYCTRL_SLEW_UP];
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900720 DSI_WRITE(dsi, DSIM_PHYCTRL_REG, reg);
YoungJun Cho9a320412014-07-17 18:01:23 +0900721
722 /*
723 * T LPX: Transmitted length of any Low-Power state period
724 * T HS-EXIT: Time that the transmitter drives LP-11 following a HS
725 * burst
726 */
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900727 reg = reg_values[PHYTIMING_LPX] | reg_values[PHYTIMING_HS_EXIT];
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900728 DSI_WRITE(dsi, DSIM_PHYTIMING_REG, reg);
YoungJun Cho9a320412014-07-17 18:01:23 +0900729
730 /*
731 * T CLK-PREPARE: Time that the transmitter drives the Clock Lane LP-00
732 * Line state immediately before the HS-0 Line state starting the
733 * HS transmission
734 * T CLK-ZERO: Time that the transmitter drives the HS-0 state prior to
735 * transmitting the Clock.
736 * T CLK_POST: Time that the transmitter continues to send HS clock
737 * after the last associated Data Lane has transitioned to LP Mode
738 * Interval is defined as the period from the end of T HS-TRAIL to
739 * the beginning of T CLK-TRAIL
740 * T CLK-TRAIL: Time that the transmitter drives the HS-0 state after
741 * the last payload clock bit of a HS transmission burst
742 */
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900743 reg = reg_values[PHYTIMING_CLK_PREPARE] |
744 reg_values[PHYTIMING_CLK_ZERO] |
745 reg_values[PHYTIMING_CLK_POST] |
746 reg_values[PHYTIMING_CLK_TRAIL];
747
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900748 DSI_WRITE(dsi, DSIM_PHYTIMING1_REG, reg);
YoungJun Cho9a320412014-07-17 18:01:23 +0900749
750 /*
751 * T HS-PREPARE: Time that the transmitter drives the Data Lane LP-00
752 * Line state immediately before the HS-0 Line state starting the
753 * HS transmission
754 * T HS-ZERO: Time that the transmitter drives the HS-0 state prior to
755 * transmitting the Sync sequence.
756 * T HS-TRAIL: Time that the transmitter drives the flipped differential
757 * state after last payload data bit of a HS transmission burst
758 */
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900759 reg = reg_values[PHYTIMING_HS_PREPARE] | reg_values[PHYTIMING_HS_ZERO] |
760 reg_values[PHYTIMING_HS_TRAIL];
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900761 DSI_WRITE(dsi, DSIM_PHYTIMING2_REG, reg);
YoungJun Cho9a320412014-07-17 18:01:23 +0900762}
763
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900764static void exynos_dsi_disable_clock(struct exynos_dsi *dsi)
765{
766 u32 reg;
767
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900768 reg = DSI_READ(dsi, DSIM_CLKCTRL_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900769 reg &= ~(DSIM_LANE_ESC_CLK_EN_CLK | DSIM_LANE_ESC_CLK_EN_DATA_MASK
770 | DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN);
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900771 DSI_WRITE(dsi, DSIM_CLKCTRL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900772
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900773 reg = DSI_READ(dsi, DSIM_PLLCTRL_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900774 reg &= ~DSIM_PLL_EN;
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900775 DSI_WRITE(dsi, DSIM_PLLCTRL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900776}
777
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900778static void exynos_dsi_enable_lane(struct exynos_dsi *dsi, u32 lane)
779{
780 u32 reg = DSI_READ(dsi, DSIM_CONFIG_REG);
781 reg |= (DSIM_NUM_OF_DATA_LANE(dsi->lanes - 1) | DSIM_LANE_EN_CLK |
782 DSIM_LANE_EN(lane));
783 DSI_WRITE(dsi, DSIM_CONFIG_REG, reg);
784}
785
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900786static int exynos_dsi_init_link(struct exynos_dsi *dsi)
787{
Inki Dae78d3a8c2014-08-13 17:03:12 +0900788 struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900789 int timeout;
790 u32 reg;
791 u32 lanes_mask;
792
793 /* Initialize FIFO pointers */
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900794 reg = DSI_READ(dsi, DSIM_FIFOCTRL_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900795 reg &= ~0x1f;
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900796 DSI_WRITE(dsi, DSIM_FIFOCTRL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900797
798 usleep_range(9000, 11000);
799
800 reg |= 0x1f;
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900801 DSI_WRITE(dsi, DSIM_FIFOCTRL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900802 usleep_range(9000, 11000);
803
804 /* DSI configuration */
805 reg = 0;
806
YoungJun Cho2f36e332014-07-17 18:01:16 +0900807 /*
808 * The first bit of mode_flags specifies display configuration.
809 * If this bit is set[= MIPI_DSI_MODE_VIDEO], dsi will support video
810 * mode, otherwise it will support command mode.
811 */
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900812 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
813 reg |= DSIM_VIDEO_MODE;
814
YoungJun Cho2f36e332014-07-17 18:01:16 +0900815 /*
816 * The user manual describes that following bits are ignored in
817 * command mode.
818 */
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900819 if (!(dsi->mode_flags & MIPI_DSI_MODE_VSYNC_FLUSH))
820 reg |= DSIM_MFLUSH_VS;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900821 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
822 reg |= DSIM_SYNC_INFORM;
823 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
824 reg |= DSIM_BURST_MODE;
825 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_AUTO_VERT)
826 reg |= DSIM_AUTO_MODE;
827 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE)
828 reg |= DSIM_HSE_MODE;
829 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP))
830 reg |= DSIM_HFP_MODE;
831 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP))
832 reg |= DSIM_HBP_MODE;
833 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA))
834 reg |= DSIM_HSA_MODE;
835 }
836
YoungJun Cho2f36e332014-07-17 18:01:16 +0900837 if (!(dsi->mode_flags & MIPI_DSI_MODE_EOT_PACKET))
838 reg |= DSIM_EOT_DISABLE;
839
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900840 switch (dsi->format) {
841 case MIPI_DSI_FMT_RGB888:
842 reg |= DSIM_MAIN_PIX_FORMAT_RGB888;
843 break;
844 case MIPI_DSI_FMT_RGB666:
845 reg |= DSIM_MAIN_PIX_FORMAT_RGB666;
846 break;
847 case MIPI_DSI_FMT_RGB666_PACKED:
848 reg |= DSIM_MAIN_PIX_FORMAT_RGB666_P;
849 break;
850 case MIPI_DSI_FMT_RGB565:
851 reg |= DSIM_MAIN_PIX_FORMAT_RGB565;
852 break;
853 default:
854 dev_err(dsi->dev, "invalid pixel format\n");
855 return -EINVAL;
856 }
857
Inki Dae78d3a8c2014-08-13 17:03:12 +0900858 /*
859 * Use non-continuous clock mode if the periparal wants and
860 * host controller supports
861 *
862 * In non-continous clock mode, host controller will turn off
863 * the HS clock between high-speed transmissions to reduce
864 * power consumption.
865 */
866 if (driver_data->has_clklane_stop &&
867 dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) {
868 reg |= DSIM_CLKLANE_STOP;
Inki Dae78d3a8c2014-08-13 17:03:12 +0900869 }
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900870 DSI_WRITE(dsi, DSIM_CONFIG_REG, reg);
871
872 lanes_mask = BIT(dsi->lanes) - 1;
873 exynos_dsi_enable_lane(dsi, lanes_mask);
Inki Dae78d3a8c2014-08-13 17:03:12 +0900874
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900875 /* Check clock and data lane state are stop state */
876 timeout = 100;
877 do {
878 if (timeout-- == 0) {
879 dev_err(dsi->dev, "waiting for bus lanes timed out\n");
880 return -EFAULT;
881 }
882
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900883 reg = DSI_READ(dsi, DSIM_STATUS_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900884 if ((reg & DSIM_STOP_STATE_DAT(lanes_mask))
885 != DSIM_STOP_STATE_DAT(lanes_mask))
886 continue;
887 } while (!(reg & (DSIM_STOP_STATE_CLK | DSIM_TX_READY_HS_CLK)));
888
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900889 reg = DSI_READ(dsi, DSIM_ESCMODE_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900890 reg &= ~DSIM_STOP_STATE_CNT_MASK;
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900891 reg |= DSIM_STOP_STATE_CNT(driver_data->reg_values[STOP_STATE_CNT]);
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900892 DSI_WRITE(dsi, DSIM_ESCMODE_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900893
894 reg = DSIM_BTA_TIMEOUT(0xff) | DSIM_LPDR_TIMEOUT(0xffff);
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900895 DSI_WRITE(dsi, DSIM_TIMEOUT_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900896
897 return 0;
898}
899
900static void exynos_dsi_set_display_mode(struct exynos_dsi *dsi)
901{
902 struct videomode *vm = &dsi->vm;
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900903 unsigned int num_bits_resol = dsi->driver_data->num_bits_resol;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900904 u32 reg;
905
906 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
907 reg = DSIM_CMD_ALLOW(0xf)
908 | DSIM_STABLE_VFP(vm->vfront_porch)
909 | DSIM_MAIN_VBP(vm->vback_porch);
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900910 DSI_WRITE(dsi, DSIM_MVPORCH_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900911
912 reg = DSIM_MAIN_HFP(vm->hfront_porch)
913 | DSIM_MAIN_HBP(vm->hback_porch);
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900914 DSI_WRITE(dsi, DSIM_MHPORCH_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900915
916 reg = DSIM_MAIN_VSA(vm->vsync_len)
917 | DSIM_MAIN_HSA(vm->hsync_len);
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900918 DSI_WRITE(dsi, DSIM_MSYNC_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900919 }
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900920 reg = DSIM_MAIN_HRESOL(vm->hactive, num_bits_resol) |
921 DSIM_MAIN_VRESOL(vm->vactive, num_bits_resol);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900922
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900923 DSI_WRITE(dsi, DSIM_MDRESOL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900924
925 dev_dbg(dsi->dev, "LCD size = %dx%d\n", vm->hactive, vm->vactive);
926}
927
928static void exynos_dsi_set_display_enable(struct exynos_dsi *dsi, bool enable)
929{
930 u32 reg;
931
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900932 reg = DSI_READ(dsi, DSIM_MDRESOL_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900933 if (enable)
934 reg |= DSIM_MAIN_STAND_BY;
935 else
936 reg &= ~DSIM_MAIN_STAND_BY;
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900937 DSI_WRITE(dsi, DSIM_MDRESOL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900938}
939
940static int exynos_dsi_wait_for_hdr_fifo(struct exynos_dsi *dsi)
941{
942 int timeout = 2000;
943
944 do {
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900945 u32 reg = DSI_READ(dsi, DSIM_FIFOCTRL_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900946
947 if (!(reg & DSIM_SFR_HEADER_FULL))
948 return 0;
949
950 if (!cond_resched())
951 usleep_range(950, 1050);
952 } while (--timeout);
953
954 return -ETIMEDOUT;
955}
956
957static void exynos_dsi_set_cmd_lpm(struct exynos_dsi *dsi, bool lpm)
958{
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900959 u32 v = DSI_READ(dsi, DSIM_ESCMODE_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900960
961 if (lpm)
962 v |= DSIM_CMD_LPDT_LP;
963 else
964 v &= ~DSIM_CMD_LPDT_LP;
965
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900966 DSI_WRITE(dsi, DSIM_ESCMODE_REG, v);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900967}
968
969static void exynos_dsi_force_bta(struct exynos_dsi *dsi)
970{
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900971 u32 v = DSI_READ(dsi, DSIM_ESCMODE_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900972 v |= DSIM_FORCE_BTA;
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900973 DSI_WRITE(dsi, DSIM_ESCMODE_REG, v);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900974}
975
976static void exynos_dsi_send_to_fifo(struct exynos_dsi *dsi,
977 struct exynos_dsi_transfer *xfer)
978{
979 struct device *dev = dsi->dev;
980 const u8 *payload = xfer->tx_payload + xfer->tx_done;
981 u16 length = xfer->tx_len - xfer->tx_done;
982 bool first = !xfer->tx_done;
983 u32 reg;
984
985 dev_dbg(dev, "< xfer %p: tx len %u, done %u, rx len %u, done %u\n",
986 xfer, xfer->tx_len, xfer->tx_done, xfer->rx_len, xfer->rx_done);
987
988 if (length > DSI_TX_FIFO_SIZE)
989 length = DSI_TX_FIFO_SIZE;
990
991 xfer->tx_done += length;
992
993 /* Send payload */
994 while (length >= 4) {
995 reg = (payload[3] << 24) | (payload[2] << 16)
996 | (payload[1] << 8) | payload[0];
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900997 DSI_WRITE(dsi, DSIM_PAYLOAD_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900998 payload += 4;
999 length -= 4;
1000 }
1001
1002 reg = 0;
1003 switch (length) {
1004 case 3:
1005 reg |= payload[2] << 16;
1006 /* Fall through */
1007 case 2:
1008 reg |= payload[1] << 8;
1009 /* Fall through */
1010 case 1:
1011 reg |= payload[0];
Hyungwon Hwangba12ac22015-06-12 21:59:04 +09001012 DSI_WRITE(dsi, DSIM_PAYLOAD_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001013 break;
1014 case 0:
1015 /* Do nothing */
1016 break;
1017 }
1018
1019 /* Send packet header */
1020 if (!first)
1021 return;
1022
1023 reg = (xfer->data[1] << 16) | (xfer->data[0] << 8) | xfer->data_id;
1024 if (exynos_dsi_wait_for_hdr_fifo(dsi)) {
1025 dev_err(dev, "waiting for header FIFO timed out\n");
1026 return;
1027 }
1028
1029 if (NEQV(xfer->flags & MIPI_DSI_MSG_USE_LPM,
1030 dsi->state & DSIM_STATE_CMD_LPM)) {
1031 exynos_dsi_set_cmd_lpm(dsi, xfer->flags & MIPI_DSI_MSG_USE_LPM);
1032 dsi->state ^= DSIM_STATE_CMD_LPM;
1033 }
1034
Hyungwon Hwangba12ac22015-06-12 21:59:04 +09001035 DSI_WRITE(dsi, DSIM_PKTHDR_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001036
1037 if (xfer->flags & MIPI_DSI_MSG_REQ_ACK)
1038 exynos_dsi_force_bta(dsi);
1039}
1040
1041static void exynos_dsi_read_from_fifo(struct exynos_dsi *dsi,
1042 struct exynos_dsi_transfer *xfer)
1043{
1044 u8 *payload = xfer->rx_payload + xfer->rx_done;
1045 bool first = !xfer->rx_done;
1046 struct device *dev = dsi->dev;
1047 u16 length;
1048 u32 reg;
1049
1050 if (first) {
Hyungwon Hwangba12ac22015-06-12 21:59:04 +09001051 reg = DSI_READ(dsi, DSIM_RXFIFO_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001052
1053 switch (reg & 0x3f) {
1054 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
1055 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
1056 if (xfer->rx_len >= 2) {
1057 payload[1] = reg >> 16;
1058 ++xfer->rx_done;
1059 }
1060 /* Fall through */
1061 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
1062 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
1063 payload[0] = reg >> 8;
1064 ++xfer->rx_done;
1065 xfer->rx_len = xfer->rx_done;
1066 xfer->result = 0;
1067 goto clear_fifo;
1068 case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
1069 dev_err(dev, "DSI Error Report: 0x%04x\n",
1070 (reg >> 8) & 0xffff);
1071 xfer->result = 0;
1072 goto clear_fifo;
1073 }
1074
1075 length = (reg >> 8) & 0xffff;
1076 if (length > xfer->rx_len) {
1077 dev_err(dev,
1078 "response too long (%u > %u bytes), stripping\n",
1079 xfer->rx_len, length);
1080 length = xfer->rx_len;
1081 } else if (length < xfer->rx_len)
1082 xfer->rx_len = length;
1083 }
1084
1085 length = xfer->rx_len - xfer->rx_done;
1086 xfer->rx_done += length;
1087
1088 /* Receive payload */
1089 while (length >= 4) {
Hyungwon Hwangba12ac22015-06-12 21:59:04 +09001090 reg = DSI_READ(dsi, DSIM_RXFIFO_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001091 payload[0] = (reg >> 0) & 0xff;
1092 payload[1] = (reg >> 8) & 0xff;
1093 payload[2] = (reg >> 16) & 0xff;
1094 payload[3] = (reg >> 24) & 0xff;
1095 payload += 4;
1096 length -= 4;
1097 }
1098
1099 if (length) {
Hyungwon Hwangba12ac22015-06-12 21:59:04 +09001100 reg = DSI_READ(dsi, DSIM_RXFIFO_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001101 switch (length) {
1102 case 3:
1103 payload[2] = (reg >> 16) & 0xff;
1104 /* Fall through */
1105 case 2:
1106 payload[1] = (reg >> 8) & 0xff;
1107 /* Fall through */
1108 case 1:
1109 payload[0] = reg & 0xff;
1110 }
1111 }
1112
1113 if (xfer->rx_done == xfer->rx_len)
1114 xfer->result = 0;
1115
1116clear_fifo:
1117 length = DSI_RX_FIFO_SIZE / 4;
1118 do {
Hyungwon Hwangba12ac22015-06-12 21:59:04 +09001119 reg = DSI_READ(dsi, DSIM_RXFIFO_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001120 if (reg == DSI_RX_FIFO_EMPTY)
1121 break;
1122 } while (--length);
1123}
1124
1125static void exynos_dsi_transfer_start(struct exynos_dsi *dsi)
1126{
1127 unsigned long flags;
1128 struct exynos_dsi_transfer *xfer;
1129 bool start = false;
1130
1131again:
1132 spin_lock_irqsave(&dsi->transfer_lock, flags);
1133
1134 if (list_empty(&dsi->transfer_list)) {
1135 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1136 return;
1137 }
1138
1139 xfer = list_first_entry(&dsi->transfer_list,
1140 struct exynos_dsi_transfer, list);
1141
1142 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1143
1144 if (xfer->tx_len && xfer->tx_done == xfer->tx_len)
1145 /* waiting for RX */
1146 return;
1147
1148 exynos_dsi_send_to_fifo(dsi, xfer);
1149
1150 if (xfer->tx_len || xfer->rx_len)
1151 return;
1152
1153 xfer->result = 0;
1154 complete(&xfer->completed);
1155
1156 spin_lock_irqsave(&dsi->transfer_lock, flags);
1157
1158 list_del_init(&xfer->list);
1159 start = !list_empty(&dsi->transfer_list);
1160
1161 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1162
1163 if (start)
1164 goto again;
1165}
1166
1167static bool exynos_dsi_transfer_finish(struct exynos_dsi *dsi)
1168{
1169 struct exynos_dsi_transfer *xfer;
1170 unsigned long flags;
1171 bool start = true;
1172
1173 spin_lock_irqsave(&dsi->transfer_lock, flags);
1174
1175 if (list_empty(&dsi->transfer_list)) {
1176 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1177 return false;
1178 }
1179
1180 xfer = list_first_entry(&dsi->transfer_list,
1181 struct exynos_dsi_transfer, list);
1182
1183 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1184
1185 dev_dbg(dsi->dev,
1186 "> xfer %p, tx_len %u, tx_done %u, rx_len %u, rx_done %u\n",
1187 xfer, xfer->tx_len, xfer->tx_done, xfer->rx_len, xfer->rx_done);
1188
1189 if (xfer->tx_done != xfer->tx_len)
1190 return true;
1191
1192 if (xfer->rx_done != xfer->rx_len)
1193 exynos_dsi_read_from_fifo(dsi, xfer);
1194
1195 if (xfer->rx_done != xfer->rx_len)
1196 return true;
1197
1198 spin_lock_irqsave(&dsi->transfer_lock, flags);
1199
1200 list_del_init(&xfer->list);
1201 start = !list_empty(&dsi->transfer_list);
1202
1203 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1204
1205 if (!xfer->rx_len)
1206 xfer->result = 0;
1207 complete(&xfer->completed);
1208
1209 return start;
1210}
1211
1212static void exynos_dsi_remove_transfer(struct exynos_dsi *dsi,
1213 struct exynos_dsi_transfer *xfer)
1214{
1215 unsigned long flags;
1216 bool start;
1217
1218 spin_lock_irqsave(&dsi->transfer_lock, flags);
1219
1220 if (!list_empty(&dsi->transfer_list) &&
1221 xfer == list_first_entry(&dsi->transfer_list,
1222 struct exynos_dsi_transfer, list)) {
1223 list_del_init(&xfer->list);
1224 start = !list_empty(&dsi->transfer_list);
1225 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1226 if (start)
1227 exynos_dsi_transfer_start(dsi);
1228 return;
1229 }
1230
1231 list_del_init(&xfer->list);
1232
1233 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1234}
1235
1236static int exynos_dsi_transfer(struct exynos_dsi *dsi,
1237 struct exynos_dsi_transfer *xfer)
1238{
1239 unsigned long flags;
1240 bool stopped;
1241
1242 xfer->tx_done = 0;
1243 xfer->rx_done = 0;
1244 xfer->result = -ETIMEDOUT;
1245 init_completion(&xfer->completed);
1246
1247 spin_lock_irqsave(&dsi->transfer_lock, flags);
1248
1249 stopped = list_empty(&dsi->transfer_list);
1250 list_add_tail(&xfer->list, &dsi->transfer_list);
1251
1252 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1253
1254 if (stopped)
1255 exynos_dsi_transfer_start(dsi);
1256
1257 wait_for_completion_timeout(&xfer->completed,
1258 msecs_to_jiffies(DSI_XFER_TIMEOUT_MS));
1259 if (xfer->result == -ETIMEDOUT) {
1260 exynos_dsi_remove_transfer(dsi, xfer);
1261 dev_err(dsi->dev, "xfer timed out: %*ph %*ph\n", 2, xfer->data,
1262 xfer->tx_len, xfer->tx_payload);
1263 return -ETIMEDOUT;
1264 }
1265
1266 /* Also covers hardware timeout condition */
1267 return xfer->result;
1268}
1269
1270static irqreturn_t exynos_dsi_irq(int irq, void *dev_id)
1271{
1272 struct exynos_dsi *dsi = dev_id;
1273 u32 status;
1274
Hyungwon Hwangba12ac22015-06-12 21:59:04 +09001275 status = DSI_READ(dsi, DSIM_INTSRC_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001276 if (!status) {
1277 static unsigned long int j;
1278 if (printk_timed_ratelimit(&j, 500))
1279 dev_warn(dsi->dev, "spurious interrupt\n");
1280 return IRQ_HANDLED;
1281 }
Hyungwon Hwangba12ac22015-06-12 21:59:04 +09001282 DSI_WRITE(dsi, DSIM_INTSRC_REG, status);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001283
1284 if (status & DSIM_INT_SW_RST_RELEASE) {
Hyungwon Hwange6f988a2015-06-12 21:59:07 +09001285 u32 mask = ~(DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
1286 DSIM_INT_SFR_HDR_FIFO_EMPTY | DSIM_INT_FRAME_DONE |
1287 DSIM_INT_RX_ECC_ERR | DSIM_INT_SW_RST_RELEASE);
Hyungwon Hwangba12ac22015-06-12 21:59:04 +09001288 DSI_WRITE(dsi, DSIM_INTMSK_REG, mask);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001289 complete(&dsi->completed);
1290 return IRQ_HANDLED;
1291 }
1292
Hyungwon Hwange6f988a2015-06-12 21:59:07 +09001293 if (!(status & (DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
1294 DSIM_INT_FRAME_DONE | DSIM_INT_PLL_STABLE)))
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001295 return IRQ_HANDLED;
1296
1297 if (exynos_dsi_transfer_finish(dsi))
1298 exynos_dsi_transfer_start(dsi);
1299
1300 return IRQ_HANDLED;
1301}
1302
YoungJun Choe17ddec2014-07-22 19:49:44 +09001303static irqreturn_t exynos_dsi_te_irq_handler(int irq, void *dev_id)
1304{
1305 struct exynos_dsi *dsi = (struct exynos_dsi *)dev_id;
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001306 struct drm_encoder *encoder = &dsi->encoder;
YoungJun Choe17ddec2014-07-22 19:49:44 +09001307
Hyungwon Hwang0e480f62015-06-11 23:40:30 +09001308 if (dsi->state & DSIM_STATE_VIDOUT_AVAILABLE)
YoungJun Choe17ddec2014-07-22 19:49:44 +09001309 exynos_drm_crtc_te_handler(encoder->crtc);
1310
1311 return IRQ_HANDLED;
1312}
1313
1314static void exynos_dsi_enable_irq(struct exynos_dsi *dsi)
1315{
1316 enable_irq(dsi->irq);
1317
1318 if (gpio_is_valid(dsi->te_gpio))
1319 enable_irq(gpio_to_irq(dsi->te_gpio));
1320}
1321
1322static void exynos_dsi_disable_irq(struct exynos_dsi *dsi)
1323{
1324 if (gpio_is_valid(dsi->te_gpio))
1325 disable_irq(gpio_to_irq(dsi->te_gpio));
1326
1327 disable_irq(dsi->irq);
1328}
1329
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001330static int exynos_dsi_init(struct exynos_dsi *dsi)
1331{
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +09001332 struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
1333
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001334 exynos_dsi_reset(dsi);
YoungJun Choe17ddec2014-07-22 19:49:44 +09001335 exynos_dsi_enable_irq(dsi);
Hyungwon Hwange6f988a2015-06-12 21:59:07 +09001336
1337 if (driver_data->reg_values[RESET_TYPE] == DSIM_FUNCRST)
1338 exynos_dsi_enable_lane(dsi, BIT(dsi->lanes) - 1);
1339
YoungJun Cho9a320412014-07-17 18:01:23 +09001340 exynos_dsi_enable_clock(dsi);
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +09001341 if (driver_data->wait_for_reset)
1342 exynos_dsi_wait_for_reset(dsi);
YoungJun Cho9a320412014-07-17 18:01:23 +09001343 exynos_dsi_set_phy_ctrl(dsi);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001344 exynos_dsi_init_link(dsi);
1345
1346 return 0;
1347}
1348
YoungJun Choe17ddec2014-07-22 19:49:44 +09001349static int exynos_dsi_register_te_irq(struct exynos_dsi *dsi)
1350{
1351 int ret;
YoungJun Cho0cef83a52014-11-17 22:00:16 +09001352 int te_gpio_irq;
YoungJun Choe17ddec2014-07-22 19:49:44 +09001353
1354 dsi->te_gpio = of_get_named_gpio(dsi->panel_node, "te-gpios", 0);
1355 if (!gpio_is_valid(dsi->te_gpio)) {
1356 dev_err(dsi->dev, "no te-gpios specified\n");
1357 ret = dsi->te_gpio;
1358 goto out;
1359 }
1360
Hyungwon Hwang51d1dec2015-06-12 21:59:09 +09001361 ret = gpio_request(dsi->te_gpio, "te_gpio");
YoungJun Choe17ddec2014-07-22 19:49:44 +09001362 if (ret) {
1363 dev_err(dsi->dev, "gpio request failed with %d\n", ret);
1364 goto out;
1365 }
1366
YoungJun Cho0cef83a52014-11-17 22:00:16 +09001367 te_gpio_irq = gpio_to_irq(dsi->te_gpio);
YoungJun Cho0cef83a52014-11-17 22:00:16 +09001368 irq_set_status_flags(te_gpio_irq, IRQ_NOAUTOEN);
Hyungwon Hwang51d1dec2015-06-12 21:59:09 +09001369
YoungJun Cho0cef83a52014-11-17 22:00:16 +09001370 ret = request_threaded_irq(te_gpio_irq, exynos_dsi_te_irq_handler, NULL,
YoungJun Choe17ddec2014-07-22 19:49:44 +09001371 IRQF_TRIGGER_RISING, "TE", dsi);
1372 if (ret) {
1373 dev_err(dsi->dev, "request interrupt failed with %d\n", ret);
1374 gpio_free(dsi->te_gpio);
1375 goto out;
1376 }
1377
1378out:
1379 return ret;
1380}
1381
1382static void exynos_dsi_unregister_te_irq(struct exynos_dsi *dsi)
1383{
1384 if (gpio_is_valid(dsi->te_gpio)) {
1385 free_irq(gpio_to_irq(dsi->te_gpio), dsi);
1386 gpio_free(dsi->te_gpio);
1387 dsi->te_gpio = -ENOENT;
1388 }
1389}
1390
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001391static int exynos_dsi_host_attach(struct mipi_dsi_host *host,
1392 struct mipi_dsi_device *device)
1393{
1394 struct exynos_dsi *dsi = host_to_dsi(host);
1395
1396 dsi->lanes = device->lanes;
1397 dsi->format = device->format;
1398 dsi->mode_flags = device->mode_flags;
1399 dsi->panel_node = device->dev.of_node;
1400
YoungJun Choe17ddec2014-07-22 19:49:44 +09001401 /*
1402 * This is a temporary solution and should be made by more generic way.
1403 *
1404 * If attached panel device is for command mode one, dsi should register
1405 * TE interrupt handler.
1406 */
1407 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO)) {
1408 int ret = exynos_dsi_register_te_irq(dsi);
1409
1410 if (ret)
1411 return ret;
1412 }
1413
YoungJun Choecb84152014-11-17 22:00:15 +09001414 if (dsi->connector.dev)
1415 drm_helper_hpd_irq_event(dsi->connector.dev);
1416
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001417 return 0;
1418}
1419
1420static int exynos_dsi_host_detach(struct mipi_dsi_host *host,
1421 struct mipi_dsi_device *device)
1422{
1423 struct exynos_dsi *dsi = host_to_dsi(host);
1424
YoungJun Choe17ddec2014-07-22 19:49:44 +09001425 exynos_dsi_unregister_te_irq(dsi);
1426
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001427 dsi->panel_node = NULL;
1428
1429 if (dsi->connector.dev)
1430 drm_helper_hpd_irq_event(dsi->connector.dev);
1431
1432 return 0;
1433}
1434
1435/* distinguish between short and long DSI packet types */
1436static bool exynos_dsi_is_short_dsi_type(u8 type)
1437{
1438 return (type & 0x0f) <= 8;
1439}
1440
1441static ssize_t exynos_dsi_host_transfer(struct mipi_dsi_host *host,
Thierry Redinged6ff402014-08-05 11:27:56 +02001442 const struct mipi_dsi_msg *msg)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001443{
1444 struct exynos_dsi *dsi = host_to_dsi(host);
1445 struct exynos_dsi_transfer xfer;
1446 int ret;
1447
Hyungwon Hwang0e480f62015-06-11 23:40:30 +09001448 if (!(dsi->state & DSIM_STATE_ENABLED))
1449 return -EINVAL;
1450
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001451 if (!(dsi->state & DSIM_STATE_INITIALIZED)) {
1452 ret = exynos_dsi_init(dsi);
1453 if (ret)
1454 return ret;
1455 dsi->state |= DSIM_STATE_INITIALIZED;
1456 }
1457
1458 if (msg->tx_len == 0)
1459 return -EINVAL;
1460
1461 xfer.data_id = msg->type | (msg->channel << 6);
1462
1463 if (exynos_dsi_is_short_dsi_type(msg->type)) {
1464 const char *tx_buf = msg->tx_buf;
1465
1466 if (msg->tx_len > 2)
1467 return -EINVAL;
1468 xfer.tx_len = 0;
1469 xfer.data[0] = tx_buf[0];
1470 xfer.data[1] = (msg->tx_len == 2) ? tx_buf[1] : 0;
1471 } else {
1472 xfer.tx_len = msg->tx_len;
1473 xfer.data[0] = msg->tx_len & 0xff;
1474 xfer.data[1] = msg->tx_len >> 8;
1475 xfer.tx_payload = msg->tx_buf;
1476 }
1477
1478 xfer.rx_len = msg->rx_len;
1479 xfer.rx_payload = msg->rx_buf;
1480 xfer.flags = msg->flags;
1481
1482 ret = exynos_dsi_transfer(dsi, &xfer);
1483 return (ret < 0) ? ret : xfer.rx_done;
1484}
1485
1486static const struct mipi_dsi_host_ops exynos_dsi_ops = {
1487 .attach = exynos_dsi_host_attach,
1488 .detach = exynos_dsi_host_detach,
1489 .transfer = exynos_dsi_host_transfer,
1490};
1491
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001492static void exynos_dsi_enable(struct drm_encoder *encoder)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001493{
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001494 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001495 int ret;
1496
1497 if (dsi->state & DSIM_STATE_ENABLED)
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001498 return;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001499
Inki Daeba6e4772015-11-16 20:29:24 +09001500 pm_runtime_get_sync(dsi->dev);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001501
Hyungwon Hwang0e480f62015-06-11 23:40:30 +09001502 dsi->state |= DSIM_STATE_ENABLED;
1503
Ajay Kumarcdfb8692014-07-31 23:12:06 +05301504 ret = drm_panel_prepare(dsi->panel);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001505 if (ret < 0) {
Hyungwon Hwang0e480f62015-06-11 23:40:30 +09001506 dsi->state &= ~DSIM_STATE_ENABLED;
Inki Daeba6e4772015-11-16 20:29:24 +09001507 pm_runtime_put_sync(dsi->dev);
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001508 return;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001509 }
1510
1511 exynos_dsi_set_display_mode(dsi);
1512 exynos_dsi_set_display_enable(dsi, true);
1513
Ajay Kumarcdfb8692014-07-31 23:12:06 +05301514 ret = drm_panel_enable(dsi->panel);
1515 if (ret < 0) {
YoungJun Chod41bb382014-10-01 15:19:13 +09001516 dsi->state &= ~DSIM_STATE_ENABLED;
Ajay Kumarcdfb8692014-07-31 23:12:06 +05301517 exynos_dsi_set_display_enable(dsi, false);
1518 drm_panel_unprepare(dsi->panel);
Inki Daeba6e4772015-11-16 20:29:24 +09001519 pm_runtime_put_sync(dsi->dev);
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001520 return;
Ajay Kumarcdfb8692014-07-31 23:12:06 +05301521 }
1522
Hyungwon Hwang0e480f62015-06-11 23:40:30 +09001523 dsi->state |= DSIM_STATE_VIDOUT_AVAILABLE;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001524}
1525
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001526static void exynos_dsi_disable(struct drm_encoder *encoder)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001527{
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001528 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001529
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001530 if (!(dsi->state & DSIM_STATE_ENABLED))
1531 return;
1532
Hyungwon Hwang0e480f62015-06-11 23:40:30 +09001533 dsi->state &= ~DSIM_STATE_VIDOUT_AVAILABLE;
1534
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001535 drm_panel_disable(dsi->panel);
Ajay Kumarcdfb8692014-07-31 23:12:06 +05301536 exynos_dsi_set_display_enable(dsi, false);
1537 drm_panel_unprepare(dsi->panel);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001538
1539 dsi->state &= ~DSIM_STATE_ENABLED;
Hyungwon Hwang0e480f62015-06-11 23:40:30 +09001540
Inki Daeba6e4772015-11-16 20:29:24 +09001541 pm_runtime_put_sync(dsi->dev);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001542}
1543
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001544static enum drm_connector_status
1545exynos_dsi_detect(struct drm_connector *connector, bool force)
1546{
1547 struct exynos_dsi *dsi = connector_to_dsi(connector);
1548
1549 if (!dsi->panel) {
1550 dsi->panel = of_drm_find_panel(dsi->panel_node);
1551 if (dsi->panel)
1552 drm_panel_attach(dsi->panel, &dsi->connector);
1553 } else if (!dsi->panel_node) {
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001554 struct drm_encoder *encoder;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001555
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001556 encoder = platform_get_drvdata(to_platform_device(dsi->dev));
1557 exynos_dsi_disable(encoder);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001558 drm_panel_detach(dsi->panel);
1559 dsi->panel = NULL;
1560 }
1561
1562 if (dsi->panel)
1563 return connector_status_connected;
1564
1565 return connector_status_disconnected;
1566}
1567
1568static void exynos_dsi_connector_destroy(struct drm_connector *connector)
1569{
Andrzej Hajda0ae46012014-09-09 15:16:10 +02001570 drm_connector_unregister(connector);
1571 drm_connector_cleanup(connector);
1572 connector->dev = NULL;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001573}
1574
Ville Syrjälä800ba2b2015-12-15 12:21:06 +01001575static const struct drm_connector_funcs exynos_dsi_connector_funcs = {
Gustavo Padovan63498e32015-06-01 12:04:53 -03001576 .dpms = drm_atomic_helper_connector_dpms,
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001577 .detect = exynos_dsi_detect,
1578 .fill_modes = drm_helper_probe_single_connector_modes,
1579 .destroy = exynos_dsi_connector_destroy,
Gustavo Padovan4ea95262015-06-01 12:04:44 -03001580 .reset = drm_atomic_helper_connector_reset,
1581 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1582 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001583};
1584
1585static int exynos_dsi_get_modes(struct drm_connector *connector)
1586{
1587 struct exynos_dsi *dsi = connector_to_dsi(connector);
1588
1589 if (dsi->panel)
1590 return dsi->panel->funcs->get_modes(dsi->panel);
1591
1592 return 0;
1593}
1594
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001595static struct drm_encoder *
1596exynos_dsi_best_encoder(struct drm_connector *connector)
1597{
1598 struct exynos_dsi *dsi = connector_to_dsi(connector);
1599
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001600 return &dsi->encoder;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001601}
1602
Ville Syrjälä800ba2b2015-12-15 12:21:06 +01001603static const struct drm_connector_helper_funcs exynos_dsi_connector_helper_funcs = {
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001604 .get_modes = exynos_dsi_get_modes,
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001605 .best_encoder = exynos_dsi_best_encoder,
1606};
1607
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001608static int exynos_dsi_create_connector(struct drm_encoder *encoder)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001609{
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001610 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001611 struct drm_connector *connector = &dsi->connector;
1612 int ret;
1613
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001614 connector->polled = DRM_CONNECTOR_POLL_HPD;
1615
1616 ret = drm_connector_init(encoder->dev, connector,
1617 &exynos_dsi_connector_funcs,
1618 DRM_MODE_CONNECTOR_DSI);
1619 if (ret) {
1620 DRM_ERROR("Failed to initialize connector with drm\n");
1621 return ret;
1622 }
1623
1624 drm_connector_helper_add(connector, &exynos_dsi_connector_helper_funcs);
Thomas Wood34ea3d32014-05-29 16:57:41 +01001625 drm_connector_register(connector);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001626 drm_mode_connector_attach_encoder(connector, encoder);
1627
1628 return 0;
1629}
1630
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001631static void exynos_dsi_mode_set(struct drm_encoder *encoder,
1632 struct drm_display_mode *mode,
1633 struct drm_display_mode *adjusted_mode)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001634{
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001635 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001636 struct videomode *vm = &dsi->vm;
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001637 struct drm_display_mode *m = adjusted_mode;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001638
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001639 vm->hactive = m->hdisplay;
1640 vm->vactive = m->vdisplay;
1641 vm->vfront_porch = m->vsync_start - m->vdisplay;
1642 vm->vback_porch = m->vtotal - m->vsync_end;
1643 vm->vsync_len = m->vsync_end - m->vsync_start;
1644 vm->hfront_porch = m->hsync_start - m->hdisplay;
1645 vm->hback_porch = m->htotal - m->hsync_end;
1646 vm->hsync_len = m->hsync_end - m->hsync_start;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001647}
1648
Ville Syrjälä800ba2b2015-12-15 12:21:06 +01001649static const struct drm_encoder_helper_funcs exynos_dsi_encoder_helper_funcs = {
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001650 .mode_set = exynos_dsi_mode_set,
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001651 .enable = exynos_dsi_enable,
1652 .disable = exynos_dsi_disable,
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001653};
1654
Ville Syrjälä800ba2b2015-12-15 12:21:06 +01001655static const struct drm_encoder_funcs exynos_dsi_encoder_funcs = {
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001656 .destroy = drm_encoder_cleanup,
1657};
1658
Sjoerd Simonsbd024b82014-07-30 11:29:41 +09001659MODULE_DEVICE_TABLE(of, exynos_dsi_of_match);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001660
1661/* of_* functions will be removed after merge of of_graph patches */
1662static struct device_node *
1663of_get_child_by_name_reg(struct device_node *parent, const char *name, u32 reg)
1664{
1665 struct device_node *np;
1666
1667 for_each_child_of_node(parent, np) {
1668 u32 r;
1669
1670 if (!np->name || of_node_cmp(np->name, name))
1671 continue;
1672
1673 if (of_property_read_u32(np, "reg", &r) < 0)
1674 r = 0;
1675
1676 if (reg == r)
1677 break;
1678 }
1679
1680 return np;
1681}
1682
1683static struct device_node *of_graph_get_port_by_reg(struct device_node *parent,
1684 u32 reg)
1685{
1686 struct device_node *ports, *port;
1687
1688 ports = of_get_child_by_name(parent, "ports");
1689 if (ports)
1690 parent = ports;
1691
1692 port = of_get_child_by_name_reg(parent, "port", reg);
1693
1694 of_node_put(ports);
1695
1696 return port;
1697}
1698
1699static struct device_node *
1700of_graph_get_endpoint_by_reg(struct device_node *port, u32 reg)
1701{
1702 return of_get_child_by_name_reg(port, "endpoint", reg);
1703}
1704
1705static int exynos_dsi_of_read_u32(const struct device_node *np,
1706 const char *propname, u32 *out_value)
1707{
1708 int ret = of_property_read_u32(np, propname, out_value);
1709
1710 if (ret < 0)
1711 pr_err("%s: failed to get '%s' property\n", np->full_name,
1712 propname);
1713
1714 return ret;
1715}
1716
1717enum {
1718 DSI_PORT_IN,
1719 DSI_PORT_OUT
1720};
1721
1722static int exynos_dsi_parse_dt(struct exynos_dsi *dsi)
1723{
1724 struct device *dev = dsi->dev;
1725 struct device_node *node = dev->of_node;
1726 struct device_node *port, *ep;
1727 int ret;
1728
1729 ret = exynos_dsi_of_read_u32(node, "samsung,pll-clock-frequency",
1730 &dsi->pll_clk_rate);
1731 if (ret < 0)
1732 return ret;
1733
1734 port = of_graph_get_port_by_reg(node, DSI_PORT_OUT);
1735 if (!port) {
1736 dev_err(dev, "no output port specified\n");
1737 return -EINVAL;
1738 }
1739
1740 ep = of_graph_get_endpoint_by_reg(port, 0);
1741 of_node_put(port);
1742 if (!ep) {
1743 dev_err(dev, "no endpoint specified in output port\n");
1744 return -EINVAL;
1745 }
1746
1747 ret = exynos_dsi_of_read_u32(ep, "samsung,burst-clock-frequency",
1748 &dsi->burst_clk_rate);
1749 if (ret < 0)
1750 goto end;
1751
1752 ret = exynos_dsi_of_read_u32(ep, "samsung,esc-clock-frequency",
1753 &dsi->esc_clk_rate);
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +09001754 if (ret < 0)
1755 goto end;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001756
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +09001757 of_node_put(ep);
1758
1759 ep = of_graph_get_next_endpoint(node, NULL);
1760 if (!ep) {
Inki Dae1b256fa2015-12-03 14:35:23 +09001761 ret = -EINVAL;
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +09001762 goto end;
1763 }
1764
1765 dsi->bridge_node = of_graph_get_remote_port_parent(ep);
1766 if (!dsi->bridge_node) {
Inki Dae1b256fa2015-12-03 14:35:23 +09001767 ret = -EINVAL;
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +09001768 goto end;
1769 }
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001770end:
1771 of_node_put(ep);
1772
1773 return ret;
1774}
1775
Inki Daef37cd5e2014-05-09 14:25:20 +09001776static int exynos_dsi_bind(struct device *dev, struct device *master,
1777 void *data)
1778{
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001779 struct drm_encoder *encoder = dev_get_drvdata(dev);
1780 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
Inki Daef37cd5e2014-05-09 14:25:20 +09001781 struct drm_device *drm_dev = data;
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +09001782 struct drm_bridge *bridge;
Inki Daef37cd5e2014-05-09 14:25:20 +09001783 int ret;
1784
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001785 ret = exynos_drm_crtc_get_pipe_from_type(drm_dev,
1786 EXYNOS_DISPLAY_TYPE_LCD);
1787 if (ret < 0)
Gustavo Padovana2986e82015-08-05 20:24:20 -03001788 return ret;
Gustavo Padovana2986e82015-08-05 20:24:20 -03001789
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001790 encoder->possible_crtcs = 1 << ret;
1791
1792 DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
1793
1794 drm_encoder_init(drm_dev, encoder, &exynos_dsi_encoder_funcs,
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001795 DRM_MODE_ENCODER_TMDS, NULL);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001796
1797 drm_encoder_helper_add(encoder, &exynos_dsi_encoder_helper_funcs);
1798
1799 ret = exynos_dsi_create_connector(encoder);
Gustavo Padovana2986e82015-08-05 20:24:20 -03001800 if (ret) {
1801 DRM_ERROR("failed to create connector ret = %d\n", ret);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001802 drm_encoder_cleanup(encoder);
Inki Daef37cd5e2014-05-09 14:25:20 +09001803 return ret;
1804 }
1805
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +09001806 bridge = of_drm_find_bridge(dsi->bridge_node);
1807 if (bridge) {
Marek Szyprowski6fe9dbf2016-02-03 13:42:51 +01001808 encoder->bridge = bridge;
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +09001809 drm_bridge_attach(drm_dev, bridge);
1810 }
1811
Inki Daef37cd5e2014-05-09 14:25:20 +09001812 return mipi_dsi_host_register(&dsi->dsi_host);
1813}
1814
1815static void exynos_dsi_unbind(struct device *dev, struct device *master,
1816 void *data)
1817{
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001818 struct drm_encoder *encoder = dev_get_drvdata(dev);
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001819 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
Inki Daef37cd5e2014-05-09 14:25:20 +09001820
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001821 exynos_dsi_disable(encoder);
Inki Daef37cd5e2014-05-09 14:25:20 +09001822
Andrzej Hajda0ae46012014-09-09 15:16:10 +02001823 mipi_dsi_host_unregister(&dsi->dsi_host);
Inki Daef37cd5e2014-05-09 14:25:20 +09001824}
1825
Inki Daef37cd5e2014-05-09 14:25:20 +09001826static const struct component_ops exynos_dsi_component_ops = {
1827 .bind = exynos_dsi_bind,
1828 .unbind = exynos_dsi_unbind,
1829};
1830
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001831static int exynos_dsi_probe(struct platform_device *pdev)
1832{
Andrzej Hajda2900c692014-10-07 14:01:08 +02001833 struct device *dev = &pdev->dev;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001834 struct resource *res;
1835 struct exynos_dsi *dsi;
Hyungwon Hwang0ff03fd2015-06-12 21:59:06 +09001836 int ret, i;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001837
Andrzej Hajda2900c692014-10-07 14:01:08 +02001838 dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
1839 if (!dsi)
1840 return -ENOMEM;
1841
YoungJun Choe17ddec2014-07-22 19:49:44 +09001842 /* To be checked as invalid one */
1843 dsi->te_gpio = -ENOENT;
1844
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001845 init_completion(&dsi->completed);
1846 spin_lock_init(&dsi->transfer_lock);
1847 INIT_LIST_HEAD(&dsi->transfer_list);
1848
1849 dsi->dsi_host.ops = &exynos_dsi_ops;
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001850 dsi->dsi_host.dev = dev;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001851
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001852 dsi->dev = dev;
YoungJun Cho9a320412014-07-17 18:01:23 +09001853 dsi->driver_data = exynos_dsi_get_driver_data(pdev);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001854
1855 ret = exynos_dsi_parse_dt(dsi);
1856 if (ret)
Andrzej Hajda86650402015-06-11 23:23:37 +09001857 return ret;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001858
1859 dsi->supplies[0].supply = "vddcore";
1860 dsi->supplies[1].supply = "vddio";
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001861 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(dsi->supplies),
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001862 dsi->supplies);
1863 if (ret) {
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001864 dev_info(dev, "failed to get regulators: %d\n", ret);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001865 return -EPROBE_DEFER;
1866 }
1867
Hyungwon Hwang0ff03fd2015-06-12 21:59:06 +09001868 dsi->clks = devm_kzalloc(dev,
1869 sizeof(*dsi->clks) * dsi->driver_data->num_clks,
1870 GFP_KERNEL);
Hyungwon Hwange6f988a2015-06-12 21:59:07 +09001871 if (!dsi->clks)
1872 return -ENOMEM;
1873
Hyungwon Hwang0ff03fd2015-06-12 21:59:06 +09001874 for (i = 0; i < dsi->driver_data->num_clks; i++) {
1875 dsi->clks[i] = devm_clk_get(dev, clk_names[i]);
1876 if (IS_ERR(dsi->clks[i])) {
1877 if (strcmp(clk_names[i], "sclk_mipi") == 0) {
1878 strcpy(clk_names[i], OLD_SCLK_MIPI_CLK_NAME);
1879 i--;
1880 continue;
1881 }
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001882
Hyungwon Hwang0ff03fd2015-06-12 21:59:06 +09001883 dev_info(dev, "failed to get the clock: %s\n",
1884 clk_names[i]);
1885 return PTR_ERR(dsi->clks[i]);
1886 }
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001887 }
1888
1889 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001890 dsi->reg_base = devm_ioremap_resource(dev, res);
Jingoo Han293d3f62014-04-17 19:08:40 +09001891 if (IS_ERR(dsi->reg_base)) {
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001892 dev_err(dev, "failed to remap io region\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001893 return PTR_ERR(dsi->reg_base);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001894 }
1895
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001896 dsi->phy = devm_phy_get(dev, "dsim");
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001897 if (IS_ERR(dsi->phy)) {
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001898 dev_info(dev, "failed to get dsim phy\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001899 return PTR_ERR(dsi->phy);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001900 }
1901
1902 dsi->irq = platform_get_irq(pdev, 0);
1903 if (dsi->irq < 0) {
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001904 dev_err(dev, "failed to request dsi irq resource\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001905 return dsi->irq;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001906 }
1907
1908 irq_set_status_flags(dsi->irq, IRQ_NOAUTOEN);
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001909 ret = devm_request_threaded_irq(dev, dsi->irq, NULL,
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001910 exynos_dsi_irq, IRQF_ONESHOT,
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001911 dev_name(dev), dsi);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001912 if (ret) {
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001913 dev_err(dev, "failed to request dsi irq\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001914 return ret;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001915 }
1916
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001917 platform_set_drvdata(pdev, &dsi->encoder);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001918
Inki Daeba6e4772015-11-16 20:29:24 +09001919 pm_runtime_enable(dev);
1920
Andrzej Hajda86650402015-06-11 23:23:37 +09001921 return component_add(dev, &exynos_dsi_component_ops);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001922}
1923
1924static int exynos_dsi_remove(struct platform_device *pdev)
1925{
Inki Daeba6e4772015-11-16 20:29:24 +09001926 pm_runtime_disable(&pdev->dev);
1927
Inki Daedf5225b2014-05-29 18:28:02 +09001928 component_del(&pdev->dev, &exynos_dsi_component_ops);
Inki Daedf5225b2014-05-29 18:28:02 +09001929
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001930 return 0;
1931}
1932
Arnd Bergmann010848a2016-01-20 11:33:37 +01001933static int __maybe_unused exynos_dsi_suspend(struct device *dev)
Inki Daeba6e4772015-11-16 20:29:24 +09001934{
1935 struct drm_encoder *encoder = dev_get_drvdata(dev);
1936 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
1937 struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
1938 int ret, i;
1939
1940 usleep_range(10000, 20000);
1941
1942 if (dsi->state & DSIM_STATE_INITIALIZED) {
1943 dsi->state &= ~DSIM_STATE_INITIALIZED;
1944
1945 exynos_dsi_disable_clock(dsi);
1946
1947 exynos_dsi_disable_irq(dsi);
1948 }
1949
1950 dsi->state &= ~DSIM_STATE_CMD_LPM;
1951
1952 phy_power_off(dsi->phy);
1953
1954 for (i = driver_data->num_clks - 1; i > -1; i--)
1955 clk_disable_unprepare(dsi->clks[i]);
1956
1957 ret = regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1958 if (ret < 0)
1959 dev_err(dsi->dev, "cannot disable regulators %d\n", ret);
1960
1961 return 0;
1962}
1963
Arnd Bergmann010848a2016-01-20 11:33:37 +01001964static int __maybe_unused exynos_dsi_resume(struct device *dev)
Inki Daeba6e4772015-11-16 20:29:24 +09001965{
1966 struct drm_encoder *encoder = dev_get_drvdata(dev);
1967 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
1968 struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
1969 int ret, i;
1970
1971 ret = regulator_bulk_enable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1972 if (ret < 0) {
1973 dev_err(dsi->dev, "cannot enable regulators %d\n", ret);
1974 return ret;
1975 }
1976
1977 for (i = 0; i < driver_data->num_clks; i++) {
1978 ret = clk_prepare_enable(dsi->clks[i]);
1979 if (ret < 0)
1980 goto err_clk;
1981 }
1982
1983 ret = phy_power_on(dsi->phy);
1984 if (ret < 0) {
1985 dev_err(dsi->dev, "cannot enable phy %d\n", ret);
1986 goto err_clk;
1987 }
1988
1989 return 0;
1990
1991err_clk:
1992 while (--i > -1)
1993 clk_disable_unprepare(dsi->clks[i]);
1994 regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1995
1996 return ret;
1997}
Inki Daeba6e4772015-11-16 20:29:24 +09001998
1999static const struct dev_pm_ops exynos_dsi_pm_ops = {
2000 SET_RUNTIME_PM_OPS(exynos_dsi_suspend, exynos_dsi_resume, NULL)
2001};
2002
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09002003struct platform_driver dsi_driver = {
2004 .probe = exynos_dsi_probe,
2005 .remove = exynos_dsi_remove,
2006 .driver = {
2007 .name = "exynos-dsi",
2008 .owner = THIS_MODULE,
Inki Daeba6e4772015-11-16 20:29:24 +09002009 .pm = &exynos_dsi_pm_ops,
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09002010 .of_match_table = exynos_dsi_of_match,
2011 },
2012};
2013
2014MODULE_AUTHOR("Tomasz Figa <t.figa@samsung.com>");
2015MODULE_AUTHOR("Andrzej Hajda <a.hajda@samsung.com>");
2016MODULE_DESCRIPTION("Samsung SoC MIPI DSI Master");
2017MODULE_LICENSE("GPL v2");