blob: 669f59017b1256970a15550aa6b47d7058b2028d [file] [log] [blame]
Vivien Didelotec561272016-09-02 14:45:33 -04001/*
Vivien Didelot1d900162017-06-19 10:55:45 -04002 * Marvell 88E6xxx Switch Global 2 Registers support
Vivien Didelotec561272016-09-02 14:45:33 -04003 *
4 * Copyright (c) 2008 Marvell Semiconductor
5 *
Vivien Didelot4333d612017-03-28 15:10:36 -04006 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
7 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Vivien Didelotec561272016-09-02 14:45:33 -04008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 */
14
15#ifndef _MV88E6XXX_GLOBAL2_H
16#define _MV88E6XXX_GLOBAL2_H
17
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040018#include "chip.h"
Vivien Didelotec561272016-09-02 14:45:33 -040019
Vivien Didelot1d900162017-06-19 10:55:45 -040020/* Offset 0x00: Interrupt Source Register */
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -040021#define MV88E6XXX_G2_INT_SRC 0x00
22#define MV88E6XXX_G2_INT_SRC_WDOG 0x8000
23#define MV88E6XXX_G2_INT_SRC_JAM_LIMIT 0x4000
24#define MV88E6XXX_G2_INT_SRC_DUPLEX_MISMATCH 0x2000
25#define MV88E6XXX_G2_INT_SRC_WAKE_EVENT 0x1000
26#define MV88E6352_G2_INT_SRC_SERDES 0x0800
27#define MV88E6352_G2_INT_SRC_PHY 0x001f
28#define MV88E6390_G2_INT_SRC_PHY 0x07fe
29
Vivien Didelot1d900162017-06-19 10:55:45 -040030#define MV88E6XXX_G2_INT_SOURCE_WATCHDOG 15
31
32/* Offset 0x01: Interrupt Mask Register */
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -040033#define MV88E6XXX_G2_INT_MASK 0x01
34#define MV88E6XXX_G2_INT_MASK_WDOG 0x8000
35#define MV88E6XXX_G2_INT_MASK_JAM_LIMIT 0x4000
36#define MV88E6XXX_G2_INT_MASK_DUPLEX_MISMATCH 0x2000
37#define MV88E6XXX_G2_INT_MASK_WAKE_EVENT 0x1000
38#define MV88E6352_G2_INT_MASK_SERDES 0x0800
39#define MV88E6352_G2_INT_MASK_PHY 0x001f
40#define MV88E6390_G2_INT_MASK_PHY 0x07fe
Vivien Didelot6bff47b2017-06-19 10:55:40 -040041
42/* Offset 0x02: MGMT Enable Register 2x */
43#define MV88E6XXX_G2_MGMT_EN_2X 0x02
44
45/* Offset 0x03: MGMT Enable Register 0x */
46#define MV88E6XXX_G2_MGMT_EN_0X 0x03
47
Vivien Didelot1d900162017-06-19 10:55:45 -040048/* Offset 0x04: Flow Control Delay Register */
49#define MV88E6XXX_G2_FLOW_CTL 0x04
Vivien Didelot6bff47b2017-06-19 10:55:40 -040050
51/* Offset 0x05: Switch Management Register */
52#define MV88E6XXX_G2_SWITCH_MGMT 0x05
53#define MV88E6XXX_G2_SWITCH_MGMT_USE_DOUBLE_TAG_DATA 0x8000
54#define MV88E6XXX_G2_SWITCH_MGMT_PREVENT_LOOPS 0x4000
55#define MV88E6XXX_G2_SWITCH_MGMT_FLOW_CTL_MSG 0x2000
56#define MV88E6XXX_G2_SWITCH_MGMT_FORCE_FLOW_CTL_PRI 0x0080
57#define MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU 0x0008
Vivien Didelot067e4742017-06-19 10:55:39 -040058
59/* Offset 0x06: Device Mapping Table Register */
60#define MV88E6XXX_G2_DEVICE_MAPPING 0x06
61#define MV88E6XXX_G2_DEVICE_MAPPING_UPDATE 0x8000
62#define MV88E6XXX_G2_DEVICE_MAPPING_DEV_MASK 0x1f00
63#define MV88E6XXX_G2_DEVICE_MAPPING_PORT_MASK 0x000f
Vivien Didelot56dc7342017-06-19 10:55:38 -040064
65/* Offset 0x07: Trunk Mask Table Register */
66#define MV88E6XXX_G2_TRUNK_MASK 0x07
67#define MV88E6XXX_G2_TRUNK_MASK_UPDATE 0x8000
68#define MV88E6XXX_G2_TRUNK_MASK_NUM_MASK 0x7000
69#define MV88E6XXX_G2_TRUNK_MASK_HASH 0x0800
70
71/* Offset 0x08: Trunk Mapping Table Register */
72#define MV88E6XXX_G2_TRUNK_MAPPING 0x08
73#define MV88E6XXX_G2_TRUNK_MAPPING_UPDATE 0x8000
74#define MV88E6XXX_G2_TRUNK_MAPPING_ID_MASK 0x7800
Vivien Didelotcd8da8b2017-06-19 10:55:36 -040075
76/* Offset 0x09: Ingress Rate Command Register */
77#define MV88E6XXX_G2_IRL_CMD 0x09
78#define MV88E6XXX_G2_IRL_CMD_BUSY 0x8000
79#define MV88E6352_G2_IRL_CMD_OP_MASK 0x7000
80#define MV88E6352_G2_IRL_CMD_OP_NOOP 0x0000
81#define MV88E6352_G2_IRL_CMD_OP_INIT_ALL 0x1000
82#define MV88E6352_G2_IRL_CMD_OP_INIT_RES 0x2000
83#define MV88E6352_G2_IRL_CMD_OP_WRITE_REG 0x3000
84#define MV88E6352_G2_IRL_CMD_OP_READ_REG 0x4000
85#define MV88E6390_G2_IRL_CMD_OP_MASK 0x6000
86#define MV88E6390_G2_IRL_CMD_OP_READ_REG 0x0000
87#define MV88E6390_G2_IRL_CMD_OP_INIT_ALL 0x2000
88#define MV88E6390_G2_IRL_CMD_OP_INIT_RES 0x4000
89#define MV88E6390_G2_IRL_CMD_OP_WRITE_REG 0x6000
90#define MV88E6352_G2_IRL_CMD_PORT_MASK 0x0f00
91#define MV88E6390_G2_IRL_CMD_PORT_MASK 0x1f00
92#define MV88E6XXX_G2_IRL_CMD_RES_MASK 0x00e0
93#define MV88E6XXX_G2_IRL_CMD_REG_MASK 0x000f
94
95/* Offset 0x0A: Ingress Rate Data Register */
96#define MV88E6XXX_G2_IRL_DATA 0x0a
97#define MV88E6XXX_G2_IRL_DATA_MASK 0xffff
98
Vivien Didelot67d1ea82017-06-19 10:55:41 -040099/* Offset 0x0B: Cross-chip Port VLAN Register */
100#define MV88E6XXX_G2_PVT_ADDR 0x0b
101#define MV88E6XXX_G2_PVT_ADDR_BUSY 0x8000
102#define MV88E6XXX_G2_PVT_ADDR_OP_MASK 0x7000
103#define MV88E6XXX_G2_PVT_ADDR_OP_INIT_ONES 0x1000
104#define MV88E6XXX_G2_PVT_ADDR_OP_WRITE_PVLAN 0x3000
105#define MV88E6XXX_G2_PVT_ADDR_OP_READ 0x4000
106#define MV88E6XXX_G2_PVT_ADDR_PTR_MASK 0x01ff
107
108/* Offset 0x0C: Cross-chip Port VLAN Data Register */
109#define MV88E6XXX_G2_PVT_DATA 0x0c
110#define MV88E6XXX_G2_PVT_DATA_MASK 0x7f
111
Vivien Dideloted441522017-06-19 10:55:43 -0400112/* Offset 0x0D: Switch MAC/WoL/WoF Register */
113#define MV88E6XXX_G2_SWITCH_MAC 0x0d
114#define MV88E6XXX_G2_SWITCH_MAC_UPDATE 0x8000
115#define MV88E6XXX_G2_SWITCH_MAC_PTR_MASK 0x1f00
116#define MV88E6XXX_G2_SWITCH_MAC_DATA_MASK 0x00ff
117
Vivien Didelot1d900162017-06-19 10:55:45 -0400118/* Offset 0x0E: ATU Stats Register */
119#define MV88E6XXX_G2_ATU_STATS 0x0e
120
121/* Offset 0x0F: Priority Override Table */
122#define MV88E6XXX_G2_PRIO_OVERRIDE 0x0f
123#define MV88E6XXX_G2_PRIO_OVERRIDE_UPDATE 0x8000
124#define MV88E6XXX_G2_PRIO_OVERRIDE_FPRISET 0x1000
125#define MV88E6XXX_G2_PRIO_OVERRIDE_PTR_MASK 0x0f00
126#define MV88E6352_G2_PRIO_OVERRIDE_QPRIAVBEN 0x0080
127#define MV88E6352_G2_PRIO_OVERRIDE_DATAAVB_MASK 0x0030
128#define MV88E6XXX_G2_PRIO_OVERRIDE_QFPRIEN 0x0008
129#define MV88E6XXX_G2_PRIO_OVERRIDE_DATA_MASK 0x0007
Vivien Didelot7fc8c9d2017-06-19 10:55:42 -0400130
131/* Offset 0x14: EEPROM Command */
132#define MV88E6XXX_G2_EEPROM_CMD 0x14
133#define MV88E6XXX_G2_EEPROM_CMD_BUSY 0x8000
134#define MV88E6XXX_G2_EEPROM_CMD_OP_MASK 0x7000
135#define MV88E6XXX_G2_EEPROM_CMD_OP_WRITE 0x3000
136#define MV88E6XXX_G2_EEPROM_CMD_OP_READ 0x4000
137#define MV88E6XXX_G2_EEPROM_CMD_OP_LOAD 0x6000
138#define MV88E6XXX_G2_EEPROM_CMD_RUNNING 0x0800
139#define MV88E6XXX_G2_EEPROM_CMD_WRITE_EN 0x0400
140#define MV88E6352_G2_EEPROM_CMD_ADDR_MASK 0x00ff
141#define MV88E6390_G2_EEPROM_CMD_DATA_MASK 0x00ff
142
143/* Offset 0x15: EEPROM Data */
144#define MV88E6352_G2_EEPROM_DATA 0x15
145#define MV88E6352_G2_EEPROM_DATA_MASK 0xffff
146
147/* Offset 0x15: EEPROM Addr */
148#define MV88E6390_G2_EEPROM_ADDR 0x15
149#define MV88E6390_G2_EEPROM_ADDR_MASK 0xffff
150
Vivien Didelot1d900162017-06-19 10:55:45 -0400151/* Offset 0x16: AVB Command Register */
152#define MV88E6352_G2_AVB_CMD 0x16
153
154/* Offset 0x17: AVB Data Register */
155#define MV88E6352_G2_AVB_DATA 0x17
Vivien Didelotd23a83f2017-06-02 17:06:19 -0400156
Vivien Didelote289ef02017-06-19 10:55:37 -0400157/* Offset 0x18: SMI PHY Command Register */
158#define MV88E6XXX_G2_SMI_PHY_CMD 0x18
159#define MV88E6XXX_G2_SMI_PHY_CMD_BUSY 0x8000
160#define MV88E6390_G2_SMI_PHY_CMD_FUNC_MASK 0x6000
161#define MV88E6390_G2_SMI_PHY_CMD_FUNC_INTERNAL 0x0000
162#define MV88E6390_G2_SMI_PHY_CMD_FUNC_EXTERNAL 0x2000
163#define MV88E6390_G2_SMI_PHY_CMD_FUNC_SETUP 0x4000
164#define MV88E6XXX_G2_SMI_PHY_CMD_MODE_MASK 0x1000
165#define MV88E6XXX_G2_SMI_PHY_CMD_MODE_45 0x0000
166#define MV88E6XXX_G2_SMI_PHY_CMD_MODE_22 0x1000
167#define MV88E6XXX_G2_SMI_PHY_CMD_OP_MASK 0x0c00
168#define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_WRITE_DATA 0x0400
169#define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_READ_DATA 0x0800
170#define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_ADDR 0x0000
171#define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_DATA 0x0400
172#define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA_INC 0x0800
173#define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA 0x0c00
174#define MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK 0x03e0
175#define MV88E6XXX_G2_SMI_PHY_CMD_REG_ADDR_MASK 0x001f
176#define MV88E6XXX_G2_SMI_PHY_CMD_SETUP_PTR_MASK 0x03ff
177
178/* Offset 0x19: SMI PHY Data Register */
179#define MV88E6XXX_G2_SMI_PHY_DATA 0x19
180
Vivien Didelot1d900162017-06-19 10:55:45 -0400181/* Offset 0x1A: Scratch and Misc. Register */
182#define MV88E6XXX_G2_SCRATCH_MISC_MISC 0x1a
183#define MV88E6XXX_G2_SCRATCH_MISC_UPDATE 0x8000
184#define MV88E6XXX_G2_SCRATCH_MISC_PTR_MASK 0x7f00
185#define MV88E6XXX_G2_SCRATCH_MISC_DATA_MASK 0x00ff
Vivien Didelot3b19df72017-06-19 10:55:44 -0400186
187/* Offset 0x1B: Watch Dog Control Register */
188#define MV88E6352_G2_WDOG_CTL 0x1b
189#define MV88E6352_G2_WDOG_CTL_EGRESS_EVENT 0x0080
190#define MV88E6352_G2_WDOG_CTL_RMU_TIMEOUT 0x0040
191#define MV88E6352_G2_WDOG_CTL_QC_ENABLE 0x0020
192#define MV88E6352_G2_WDOG_CTL_EGRESS_HISTORY 0x0010
193#define MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE 0x0008
194#define MV88E6352_G2_WDOG_CTL_FORCE_IRQ 0x0004
195#define MV88E6352_G2_WDOG_CTL_HISTORY 0x0002
196#define MV88E6352_G2_WDOG_CTL_SWRESET 0x0001
197
198/* Offset 0x1B: Watch Dog Control Register */
199#define MV88E6390_G2_WDOG_CTL 0x1b
200#define MV88E6390_G2_WDOG_CTL_UPDATE 0x8000
201#define MV88E6390_G2_WDOG_CTL_PTR_MASK 0x7f00
202#define MV88E6390_G2_WDOG_CTL_PTR_INT_SOURCE 0x0000
203#define MV88E6390_G2_WDOG_CTL_PTR_INT_STS 0x1000
204#define MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE 0x1100
205#define MV88E6390_G2_WDOG_CTL_PTR_EVENT 0x1200
206#define MV88E6390_G2_WDOG_CTL_PTR_HISTORY 0x1300
207#define MV88E6390_G2_WDOG_CTL_DATA_MASK 0x00ff
208#define MV88E6390_G2_WDOG_CTL_CUT_THROUGH 0x0008
209#define MV88E6390_G2_WDOG_CTL_QUEUE_CONTROLLER 0x0004
210#define MV88E6390_G2_WDOG_CTL_EGRESS 0x0002
211#define MV88E6390_G2_WDOG_CTL_FORCE_IRQ 0x0001
212
Vivien Didelot1d900162017-06-19 10:55:45 -0400213/* Offset 0x1C: QoS Weights Register */
214#define MV88E6XXX_G2_QOS_WEIGHTS 0x1c
215#define MV88E6XXX_G2_QOS_WEIGHTS_UPDATE 0x8000
216#define MV88E6352_G2_QOS_WEIGHTS_PTR_MASK 0x3f00
217#define MV88E6390_G2_QOS_WEIGHTS_PTR_MASK 0x7f00
218#define MV88E6XXX_G2_QOS_WEIGHTS_DATA_MASK 0x00ff
219
220/* Offset 0x1D: Misc Register */
221#define MV88E6XXX_G2_MISC 0x1d
222#define MV88E6XXX_G2_MISC_5_BIT_PORT 0x4000
223#define MV88E6352_G2_NOEGR_POLICY 0x2000
224#define MV88E6390_G2_LAG_ID_4 0x2000
Vivien Didelotd23a83f2017-06-02 17:06:19 -0400225
Vivien Didelotca070c12016-09-02 14:45:34 -0400226#ifdef CONFIG_NET_DSA_MV88E6XXX_GLOBAL2
227
228static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip)
229{
230 return 0;
231}
232
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400233int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
234int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
235
Andrew Lunnee26a222017-01-24 14:53:48 +0100236int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
237 struct mii_bus *bus,
238 int addr, int reg, u16 *val);
239int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
240 struct mii_bus *bus,
241 int addr, int reg, u16 val);
Vivien Didelotec561272016-09-02 14:45:33 -0400242int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr);
Vivien Didelot98fc3c62017-01-12 18:07:16 -0500243
244int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
245 struct ethtool_eeprom *eeprom, u8 *data);
246int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
247 struct ethtool_eeprom *eeprom, u8 *data);
248
Vivien Didelotec561272016-09-02 14:45:33 -0400249int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
250 struct ethtool_eeprom *eeprom, u8 *data);
251int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
252 struct ethtool_eeprom *eeprom, u8 *data);
Vivien Didelot98fc3c62017-01-12 18:07:16 -0500253
Vivien Didelot17a15942017-03-30 17:37:09 -0400254int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip, int src_dev,
255 int src_port, u16 data);
Vivien Didelot81228992017-03-30 17:37:08 -0400256int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip);
257
Vivien Didelotec561272016-09-02 14:45:33 -0400258int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200259int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip);
260void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip);
Vivien Didelot51c901a2017-07-17 13:03:41 -0400261
262int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
263int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
Vivien Didelotec561272016-09-02 14:45:33 -0400264
Vivien Didelot9e907d72017-07-17 13:03:43 -0400265int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip);
266
Andrew Lunnfcd25162017-02-09 00:03:42 +0100267extern const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops;
Andrew Lunn61303732017-02-09 00:03:43 +0100268extern const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops;
Andrew Lunnfcd25162017-02-09 00:03:42 +0100269
Vivien Didelotca070c12016-09-02 14:45:34 -0400270#else /* !CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */
271
272static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip)
273{
Vivien Didelot9069c132017-07-17 13:03:44 -0400274 if (chip->info->global2_addr) {
Vivien Didelotca070c12016-09-02 14:45:34 -0400275 dev_err(chip->dev, "this chip requires CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 enabled\n");
276 return -EOPNOTSUPP;
277 }
278
279 return 0;
280}
281
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400282static inline int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip,
283 int port)
284{
285 return -EOPNOTSUPP;
286}
287
288static inline int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip,
289 int port)
290{
291 return -EOPNOTSUPP;
292}
293
Vivien Didelotca070c12016-09-02 14:45:34 -0400294static inline int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
Andrew Lunnee26a222017-01-24 14:53:48 +0100295 struct mii_bus *bus,
Vivien Didelotca070c12016-09-02 14:45:34 -0400296 int addr, int reg, u16 *val)
297{
298 return -EOPNOTSUPP;
299}
300
301static inline int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
Andrew Lunnee26a222017-01-24 14:53:48 +0100302 struct mii_bus *bus,
Vivien Didelotca070c12016-09-02 14:45:34 -0400303 int addr, int reg, u16 val)
304{
305 return -EOPNOTSUPP;
306}
307
308static inline int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip,
309 u8 *addr)
310{
311 return -EOPNOTSUPP;
312}
313
Vivien Didelot98fc3c62017-01-12 18:07:16 -0500314static inline int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
315 struct ethtool_eeprom *eeprom,
316 u8 *data)
317{
318 return -EOPNOTSUPP;
319}
320
321static inline int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
322 struct ethtool_eeprom *eeprom,
323 u8 *data)
324{
325 return -EOPNOTSUPP;
326}
327
Vivien Didelotca070c12016-09-02 14:45:34 -0400328static inline int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
329 struct ethtool_eeprom *eeprom,
330 u8 *data)
331{
332 return -EOPNOTSUPP;
333}
334
335static inline int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
336 struct ethtool_eeprom *eeprom,
337 u8 *data)
338{
339 return -EOPNOTSUPP;
340}
341
Arnd Bergmann59b2c312017-05-29 14:56:01 +0200342static inline int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip,
343 int src_dev, int src_port, u16 data)
Vivien Didelot17a15942017-03-30 17:37:09 -0400344{
345 return -EOPNOTSUPP;
346}
347
Arnd Bergmann59b2c312017-05-29 14:56:01 +0200348static inline int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip)
Vivien Didelot81228992017-03-30 17:37:08 -0400349{
350 return -EOPNOTSUPP;
351}
352
Vivien Didelotca070c12016-09-02 14:45:34 -0400353static inline int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip)
354{
355 return -EOPNOTSUPP;
356}
357
Andrew Lunndc30c352016-10-16 19:56:49 +0200358static inline int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip)
359{
360 return -EOPNOTSUPP;
361}
362
363static inline void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip)
364{
365}
366
Vivien Didelot51c901a2017-07-17 13:03:41 -0400367static inline int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
368{
369 return -EOPNOTSUPP;
370}
371
372static inline int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
Andrew Lunn6e55f692016-12-03 04:45:16 +0100373{
374 return -EOPNOTSUPP;
375}
376
Vivien Didelot9e907d72017-07-17 13:03:43 -0400377static inline int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip)
378{
379 return -EOPNOTSUPP;
380}
381
Andrew Lunnfcd25162017-02-09 00:03:42 +0100382static const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops = {};
Andrew Lunn61303732017-02-09 00:03:43 +0100383static const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops = {};
Andrew Lunnfcd25162017-02-09 00:03:42 +0100384
Vivien Didelotca070c12016-09-02 14:45:34 -0400385#endif /* CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */
386
Vivien Didelotec561272016-09-02 14:45:33 -0400387#endif /* _MV88E6XXX_GLOBAL2_H */