blob: 0062601a63c25f140003215878573746460a8b24 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
Daniel Mack64792852014-03-27 11:27:40 +010030#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020036#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030037#include <sound/omap-pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040038
39#include "davinci-pcm.h"
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030040#include "edma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040041#include "davinci-mcasp.h"
42
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030043#define MCASP_MAX_AFIFO_DEPTH 64
44
Peter Ujfalusi790bb942014-02-03 14:51:52 +020045struct davinci_mcasp_context {
46 u32 txfmtctl;
47 u32 rxfmtctl;
48 u32 txfmt;
49 u32 rxfmt;
50 u32 aclkxctl;
51 u32 aclkrctl;
52 u32 pdir;
53};
54
Peter Ujfalusi70091a32013-11-14 11:35:29 +020055struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020056 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020057 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020058 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020059 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020060 struct device *dev;
61
62 /* McASP specific data */
63 int tdm_slots;
64 u8 op_mode;
65 u8 num_serializer;
66 u8 *serial_dir;
67 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020068 u8 bclk_div;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020069 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020070 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020071
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020072 int sysclk_freq;
73 bool bclk_master;
74
Peter Ujfalusi21400a72013-11-14 11:35:26 +020075 /* McASP FIFO related */
76 u8 txnumevt;
77 u8 rxnumevt;
78
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020079 bool dat_port;
80
Peter Ujfalusi21400a72013-11-14 11:35:26 +020081#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020082 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020083#endif
84};
85
Peter Ujfalusif68205a2013-11-14 11:35:36 +020086static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
87 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040088{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020089 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040090 __raw_writel(__raw_readl(reg) | val, reg);
91}
92
Peter Ujfalusif68205a2013-11-14 11:35:36 +020093static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
94 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040095{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020096 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040097 __raw_writel((__raw_readl(reg) & ~(val)), reg);
98}
99
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200100static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
101 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400102{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200103 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400104 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
105}
106
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200107static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
108 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400109{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200110 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400111}
112
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200113static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400114{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200115 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400116}
117
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200118static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400119{
120 int i = 0;
121
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200122 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400123
124 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
125 /* loop count is to avoid the lock-up */
126 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128 break;
129 }
130
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200131 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400132 printk(KERN_ERR "GBLCTL write error\n");
133}
134
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200135static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
136{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200137 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
138 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200139
140 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
141}
142
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200143static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400144{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200145 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
146 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200147
148 /*
149 * When ASYNC == 0 the transmit and receive sections operate
150 * synchronously from the transmit clock and frame sync. We need to make
151 * sure that the TX signlas are enabled when starting reception.
152 */
153 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200154 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
155 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200156 }
157
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200158 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
159 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400160
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200161 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
162 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
163 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400164
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200165 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
166 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200167
168 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200169 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400170}
171
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200172static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400173{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400174 u8 offset = 0, i;
175 u32 cnt;
176
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200177 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
178 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
179 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
180 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400181
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200182 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
183 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
184 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200185 for (i = 0; i < mcasp->num_serializer; i++) {
186 if (mcasp->serial_dir[i] == TX_MODE) {
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400187 offset = i;
188 break;
189 }
190 }
191
192 /* wait for TX ready */
193 cnt = 0;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200194 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400195 TXSTATE) && (cnt < 100000))
196 cnt++;
197
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200198 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400199}
200
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200201static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400202{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200203 u32 reg;
204
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200205 mcasp->streams++;
206
Chaithrika U S539d3d82009-09-23 10:12:08 -0400207 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200208 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200209 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200210 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
211 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530212 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200213 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400214 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200215 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200216 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200217 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
218 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530219 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200220 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400221 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400222}
223
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200224static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400225{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200226 /*
227 * In synchronous mode stop the TX clocks if no other stream is
228 * running
229 */
230 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200231 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200232
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200233 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
234 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400235}
236
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200237static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400238{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200239 u32 val = 0;
240
241 /*
242 * In synchronous mode keep TX clocks running if the capture stream is
243 * still running.
244 */
245 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
246 val = TXHCLKRST | TXCLKRST | TXFSRST;
247
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200248 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
249 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400250}
251
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200252static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400253{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200254 u32 reg;
255
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200256 mcasp->streams--;
257
Chaithrika U S539d3d82009-09-23 10:12:08 -0400258 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200259 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200260 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200261 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530262 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200263 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400264 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200265 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200266 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200267 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530268 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200269 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400270 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400271}
272
273static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
274 unsigned int fmt)
275{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200276 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200277 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300278 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300279 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300280 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400281
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200282 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200283 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300284 case SND_SOC_DAIFMT_DSP_A:
285 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
286 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300287 /* 1st data bit occur one ACLK cycle after the frame sync */
288 data_delay = 1;
289 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200290 case SND_SOC_DAIFMT_DSP_B:
291 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200292 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
293 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300294 /* No delay after FS */
295 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200296 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300297 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200298 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200299 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
300 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300301 /* 1st data bit occur one ACLK cycle after the frame sync */
302 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300303 /* FS need to be inverted */
304 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200305 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300306 case SND_SOC_DAIFMT_LEFT_J:
307 /* configure a full-word SYNC pulse (LRCLK) */
308 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
309 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
310 /* No delay after FS */
311 data_delay = 0;
312 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300313 default:
314 ret = -EINVAL;
315 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200316 }
317
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300318 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
319 FSXDLY(3));
320 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
321 FSRDLY(3));
322
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400323 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
324 case SND_SOC_DAIFMT_CBS_CFS:
325 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200326 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
327 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400328
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200329 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
330 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400331
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200332 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
333 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200334 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400335 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400336 case SND_SOC_DAIFMT_CBM_CFS:
337 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200338 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
339 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400340
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200341 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
342 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400343
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200344 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
345 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200346 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400347 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400348 case SND_SOC_DAIFMT_CBM_CFM:
349 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200350 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
351 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400352
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200353 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
354 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400355
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200356 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
357 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200358 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400359 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400360 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200361 ret = -EINVAL;
362 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400363 }
364
365 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
366 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200367 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300368 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300369 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400370 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400371 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200372 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300373 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300374 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400375 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400376 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200377 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300378 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300379 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400380 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400381 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200382 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200383 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300384 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400385 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400386 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200387 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300388 goto out;
389 }
390
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300391 if (inv_fs)
392 fs_pol_rising = !fs_pol_rising;
393
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300394 if (fs_pol_rising) {
395 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
396 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
397 } else {
398 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
399 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400400 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200401out:
402 pm_runtime_put_sync(mcasp->dev);
403 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400404}
405
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200406static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
407{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200408 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200409
410 switch (div_id) {
411 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200412 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200413 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200414 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200415 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
416 break;
417
418 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200419 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200420 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200421 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200422 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Daniel Mack82675252014-07-16 14:04:41 +0200423 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200424 break;
425
Daniel Mack1b3bc062012-12-05 18:20:38 +0100426 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200427 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100428 break;
429
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200430 default:
431 return -EINVAL;
432 }
433
434 return 0;
435}
436
Daniel Mack5b66aa22012-10-04 15:08:41 +0200437static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
438 unsigned int freq, int dir)
439{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200440 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200441
442 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200443 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
444 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
445 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200446 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200447 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
448 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
449 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200450 }
451
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200452 mcasp->sysclk_freq = freq;
453
Daniel Mack5b66aa22012-10-04 15:08:41 +0200454 return 0;
455}
456
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200457static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100458 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400459{
Daniel Mackba764b32012-12-05 18:20:37 +0100460 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200461 u32 tx_rotate = (word_length / 4) & 0x7;
Daniel Mackba764b32012-12-05 18:20:37 +0100462 u32 mask = (1ULL << word_length) - 1;
Peter Ujfalusife0a29e2014-09-04 10:52:53 +0300463 /*
464 * For captured data we should not rotate, inversion and masking is
465 * enoguh to get the data to the right position:
466 * Format data from bus after reverse (XRBUF)
467 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
468 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
469 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
470 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
471 */
472 u32 rx_rotate = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400473
Daniel Mack1b3bc062012-12-05 18:20:38 +0100474 /*
475 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
476 * callback, take it into account here. That allows us to for example
477 * send 32 bits per channel to the codec, while only 16 of them carry
478 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200479 * The clock ratio is given for a full period of data (for I2S format
480 * both left and right channels), so it has to be divided by number of
481 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100482 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200483 if (mcasp->bclk_lrclk_ratio)
484 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100485
Daniel Mackba764b32012-12-05 18:20:37 +0100486 /* mapping of the XSSZ bit-field as described in the datasheet */
487 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400488
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200489 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200490 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
491 RXSSZ(0x0F));
492 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
493 TXSSZ(0x0F));
494 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
495 TXROT(7));
496 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
497 RXROT(7));
498 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200499 }
500
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200501 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400502
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400503 return 0;
504}
505
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200506static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300507 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400508{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300509 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
510 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400511 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400512 u8 tx_ser = 0;
513 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200514 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100515 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300516 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200517 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400518 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300519 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200520 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400521
522 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200523 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400524
525 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200526 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
527 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400528 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200529 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
530 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400531 }
532
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200533 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200534 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
535 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200536 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100537 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200538 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400539 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200540 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100541 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200542 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400543 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100544 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200545 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
546 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400547 }
548 }
549
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300550 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
551 active_serializers = tx_ser;
552 numevt = mcasp->txnumevt;
553 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
554 } else {
555 active_serializers = rx_ser;
556 numevt = mcasp->rxnumevt;
557 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
558 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100559
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300560 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200561 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300562 "enabled in mcasp (%d)\n", channels,
563 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100564 return -EINVAL;
565 }
566
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300567 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300568 if (!numevt) {
569 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300570 if (active_serializers > 1) {
571 /*
572 * If more than one serializers are in use we have one
573 * DMA request to provide data for all serializers.
574 * For example if three serializers are enabled the DMA
575 * need to transfer three words per DMA request.
576 */
577 dma_params->fifo_level = active_serializers;
578 dma_data->maxburst = active_serializers;
579 } else {
580 dma_params->fifo_level = 0;
581 dma_data->maxburst = 0;
582 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300583 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300584 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400585
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300586 if (period_words % active_serializers) {
587 dev_err(mcasp->dev, "Invalid combination of period words and "
588 "active serializers: %d, %d\n", period_words,
589 active_serializers);
590 return -EINVAL;
591 }
592
593 /*
594 * Calculate the optimal AFIFO depth for platform side:
595 * The number of words for numevt need to be in steps of active
596 * serializers.
597 */
598 n = numevt % active_serializers;
599 if (n)
600 numevt += (active_serializers - n);
601 while (period_words % numevt && numevt > 0)
602 numevt -= active_serializers;
603 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300604 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400605
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300606 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
607 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100608
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300609 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300610 if (numevt == 1)
611 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300612 dma_params->fifo_level = numevt;
613 dma_data->maxburst = numevt;
614
Michal Bachraty2952b272013-02-28 16:07:08 +0100615 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400616}
617
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200618static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400619{
620 int i, active_slots;
621 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200622 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400623
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200624 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
625 dev_err(mcasp->dev, "tdm slot %d not supported\n",
626 mcasp->tdm_slots);
627 return -EINVAL;
628 }
629
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200630 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400631 for (i = 0; i < active_slots; i++)
632 mask |= (1 << i);
633
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200634 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400635
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200636 if (!mcasp->dat_port)
637 busel = TXSEL;
638
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200639 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
640 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
641 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
642 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400643
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200644 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
645 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
646 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
647 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400648
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200649 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400650}
651
652/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100653static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
654 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400655{
Daniel Mack64792852014-03-27 11:27:40 +0100656 u32 cs_value = 0;
657 u8 *cs_bytes = (u8*) &cs_value;
658
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400659 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
660 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200661 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400662
663 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200664 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400665
666 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200667 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400668
669 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200670 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400671
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200672 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400673
674 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200675 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400676
677 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200678 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200679
Daniel Mack64792852014-03-27 11:27:40 +0100680 /* Set S/PDIF channel status bits */
681 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
682 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
683
684 switch (rate) {
685 case 22050:
686 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
687 break;
688 case 24000:
689 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
690 break;
691 case 32000:
692 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
693 break;
694 case 44100:
695 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
696 break;
697 case 48000:
698 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
699 break;
700 case 88200:
701 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
702 break;
703 case 96000:
704 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
705 break;
706 case 176400:
707 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
708 break;
709 case 192000:
710 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
711 break;
712 default:
713 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
714 return -EINVAL;
715 }
716
717 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
718 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
719
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200720 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400721}
722
723static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
724 struct snd_pcm_hw_params *params,
725 struct snd_soc_dai *cpu_dai)
726{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200727 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400728 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200729 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400730 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200731 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300732 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200733 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200734
Daniel Mack82675252014-07-16 14:04:41 +0200735 /*
736 * If mcasp is BCLK master, and a BCLK divider was not provided by
737 * the machine driver, we need to calculate the ratio.
738 */
739 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200740 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
Jyri Sarha09298782014-06-13 12:50:00 +0300741 unsigned int div = mcasp->sysclk_freq / bclk_freq;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200742 if (mcasp->sysclk_freq % bclk_freq != 0) {
Jyri Sarha09298782014-06-13 12:50:00 +0300743 if (((mcasp->sysclk_freq / div) - bclk_freq) >
744 (bclk_freq - (mcasp->sysclk_freq / (div+1))))
745 div++;
746 dev_warn(mcasp->dev,
747 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
748 mcasp->sysclk_freq, div, bclk_freq);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200749 }
Jyri Sarha09298782014-06-13 12:50:00 +0300750 davinci_mcasp_set_clkdiv(cpu_dai, 1, div);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200751 }
752
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300753 ret = mcasp_common_hw_param(mcasp, substream->stream,
754 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200755 if (ret)
756 return ret;
757
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200758 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +0100759 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400760 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200761 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
762
763 if (ret)
764 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400765
766 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400767 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400768 case SNDRV_PCM_FORMAT_S8:
769 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100770 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400771 break;
772
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400773 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400774 case SNDRV_PCM_FORMAT_S16_LE:
775 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100776 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400777 break;
778
Daniel Mack21eb24d2012-10-09 09:35:16 +0200779 case SNDRV_PCM_FORMAT_U24_3LE:
780 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200781 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100782 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200783 break;
784
Daniel Mack6b7fa012012-10-09 11:56:40 +0200785 case SNDRV_PCM_FORMAT_U24_LE:
786 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +0300787 dma_params->data_type = 4;
788 word_length = 24;
789 break;
790
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400791 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400792 case SNDRV_PCM_FORMAT_S32_LE:
793 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100794 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400795 break;
796
797 default:
798 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
799 return -EINVAL;
800 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400801
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300802 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400803 dma_params->acnt = 4;
804 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400805 dma_params->acnt = dma_params->data_type;
806
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200807 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400808
809 return 0;
810}
811
812static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
813 int cmd, struct snd_soc_dai *cpu_dai)
814{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200815 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400816 int ret = 0;
817
818 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400819 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530820 case SNDRV_PCM_TRIGGER_START:
821 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200822 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400823 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400824 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530825 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400826 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200827 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400828 break;
829
830 default:
831 ret = -EINVAL;
832 }
833
834 return ret;
835}
836
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100837static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400838 .trigger = davinci_mcasp_trigger,
839 .hw_params = davinci_mcasp_hw_params,
840 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200841 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200842 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400843};
844
Peter Ujfalusid5902f692014-04-01 15:55:07 +0300845static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
846{
847 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
848
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +0300849 if (mcasp->version >= MCASP_VERSION_3) {
Peter Ujfalusid5902f692014-04-01 15:55:07 +0300850 /* Using dmaengine PCM */
851 dai->playback_dma_data =
852 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
853 dai->capture_dma_data =
854 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
855 } else {
856 /* Using davinci-pcm */
857 dai->playback_dma_data = mcasp->dma_params;
858 dai->capture_dma_data = mcasp->dma_params;
859 }
860
861 return 0;
862}
863
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200864#ifdef CONFIG_PM_SLEEP
865static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
866{
867 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200868 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200869
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200870 context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
871 context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
872 context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
873 context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
874 context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
875 context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
876 context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200877
878 return 0;
879}
880
881static int davinci_mcasp_resume(struct snd_soc_dai *dai)
882{
883 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200884 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200885
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200886 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
887 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
888 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
889 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
890 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
891 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
892 mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200893
894 return 0;
895}
896#else
897#define davinci_mcasp_suspend NULL
898#define davinci_mcasp_resume NULL
899#endif
900
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200901#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
902
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400903#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
904 SNDRV_PCM_FMTBIT_U8 | \
905 SNDRV_PCM_FMTBIT_S16_LE | \
906 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200907 SNDRV_PCM_FMTBIT_S24_LE | \
908 SNDRV_PCM_FMTBIT_U24_LE | \
909 SNDRV_PCM_FMTBIT_S24_3LE | \
910 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400911 SNDRV_PCM_FMTBIT_S32_LE | \
912 SNDRV_PCM_FMTBIT_U32_LE)
913
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000914static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400915 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000916 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f692014-04-01 15:55:07 +0300917 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200918 .suspend = davinci_mcasp_suspend,
919 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400920 .playback = {
921 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100922 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400923 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400924 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400925 },
926 .capture = {
927 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100928 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400929 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400930 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400931 },
932 .ops = &davinci_mcasp_dai_ops,
933
934 },
935 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200936 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f692014-04-01 15:55:07 +0300937 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400938 .playback = {
939 .channels_min = 1,
940 .channels_max = 384,
941 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400942 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400943 },
944 .ops = &davinci_mcasp_dai_ops,
945 },
946
947};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400948
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700949static const struct snd_soc_component_driver davinci_mcasp_component = {
950 .name = "davinci-mcasp",
951};
952
Jyri Sarha256ba182013-10-18 18:37:42 +0300953/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200954static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300955 .tx_dma_offset = 0x400,
956 .rx_dma_offset = 0x400,
957 .asp_chan_q = EVENTQ_0,
958 .version = MCASP_VERSION_1,
959};
960
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200961static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300962 .tx_dma_offset = 0x2000,
963 .rx_dma_offset = 0x2000,
964 .asp_chan_q = EVENTQ_0,
965 .version = MCASP_VERSION_2,
966};
967
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200968static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300969 .tx_dma_offset = 0,
970 .rx_dma_offset = 0,
971 .asp_chan_q = EVENTQ_0,
972 .version = MCASP_VERSION_3,
973};
974
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200975static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200976 .tx_dma_offset = 0x200,
977 .rx_dma_offset = 0x284,
978 .asp_chan_q = EVENTQ_0,
979 .version = MCASP_VERSION_4,
980};
981
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530982static const struct of_device_id mcasp_dt_ids[] = {
983 {
984 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300985 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530986 },
987 {
988 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300989 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530990 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530991 {
Jyri Sarha3af9e032013-10-18 18:37:44 +0300992 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +0200993 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530994 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200995 {
996 .compatible = "ti,dra7-mcasp-audio",
997 .data = &dra7_mcasp_pdata,
998 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530999 { /* sentinel */ }
1000};
1001MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1002
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001003static int mcasp_reparent_fck(struct platform_device *pdev)
1004{
1005 struct device_node *node = pdev->dev.of_node;
1006 struct clk *gfclk, *parent_clk;
1007 const char *parent_name;
1008 int ret;
1009
1010 if (!node)
1011 return 0;
1012
1013 parent_name = of_get_property(node, "fck_parent", NULL);
1014 if (!parent_name)
1015 return 0;
1016
1017 gfclk = clk_get(&pdev->dev, "fck");
1018 if (IS_ERR(gfclk)) {
1019 dev_err(&pdev->dev, "failed to get fck\n");
1020 return PTR_ERR(gfclk);
1021 }
1022
1023 parent_clk = clk_get(NULL, parent_name);
1024 if (IS_ERR(parent_clk)) {
1025 dev_err(&pdev->dev, "failed to get parent clock\n");
1026 ret = PTR_ERR(parent_clk);
1027 goto err1;
1028 }
1029
1030 ret = clk_set_parent(gfclk, parent_clk);
1031 if (ret) {
1032 dev_err(&pdev->dev, "failed to reparent fck\n");
1033 goto err2;
1034 }
1035
1036err2:
1037 clk_put(parent_clk);
1038err1:
1039 clk_put(gfclk);
1040 return ret;
1041}
1042
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001043static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301044 struct platform_device *pdev)
1045{
1046 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001047 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301048 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301049 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001050 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301051
1052 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301053 u32 val;
1054 int i, ret = 0;
1055
1056 if (pdev->dev.platform_data) {
1057 pdata = pdev->dev.platform_data;
1058 return pdata;
1059 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001060 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301061 } else {
1062 /* control shouldn't reach here. something is wrong */
1063 ret = -EINVAL;
1064 goto nodata;
1065 }
1066
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301067 ret = of_property_read_u32(np, "op-mode", &val);
1068 if (ret >= 0)
1069 pdata->op_mode = val;
1070
1071 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001072 if (ret >= 0) {
1073 if (val < 2 || val > 32) {
1074 dev_err(&pdev->dev,
1075 "tdm-slots must be in rage [2-32]\n");
1076 ret = -EINVAL;
1077 goto nodata;
1078 }
1079
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301080 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001081 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301082
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301083 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1084 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301085 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001086 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1087 (sizeof(*of_serial_dir) * val),
1088 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301089 if (!of_serial_dir) {
1090 ret = -ENOMEM;
1091 goto nodata;
1092 }
1093
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001094 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301095 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1096
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001097 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301098 pdata->serial_dir = of_serial_dir;
1099 }
1100
Jyri Sarha4023fe62013-10-18 18:37:43 +03001101 ret = of_property_match_string(np, "dma-names", "tx");
1102 if (ret < 0)
1103 goto nodata;
1104
1105 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1106 &dma_spec);
1107 if (ret < 0)
1108 goto nodata;
1109
1110 pdata->tx_dma_channel = dma_spec.args[0];
1111
1112 ret = of_property_match_string(np, "dma-names", "rx");
1113 if (ret < 0)
1114 goto nodata;
1115
1116 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1117 &dma_spec);
1118 if (ret < 0)
1119 goto nodata;
1120
1121 pdata->rx_dma_channel = dma_spec.args[0];
1122
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301123 ret = of_property_read_u32(np, "tx-num-evt", &val);
1124 if (ret >= 0)
1125 pdata->txnumevt = val;
1126
1127 ret = of_property_read_u32(np, "rx-num-evt", &val);
1128 if (ret >= 0)
1129 pdata->rxnumevt = val;
1130
1131 ret = of_property_read_u32(np, "sram-size-playback", &val);
1132 if (ret >= 0)
1133 pdata->sram_size_playback = val;
1134
1135 ret = of_property_read_u32(np, "sram-size-capture", &val);
1136 if (ret >= 0)
1137 pdata->sram_size_capture = val;
1138
1139 return pdata;
1140
1141nodata:
1142 if (ret < 0) {
1143 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1144 ret);
1145 pdata = NULL;
1146 }
1147 return pdata;
1148}
1149
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001150static int davinci_mcasp_probe(struct platform_device *pdev)
1151{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001152 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001153 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001154 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001155 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001156 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001157 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001158
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301159 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1160 dev_err(&pdev->dev, "No platform data supplied\n");
1161 return -EINVAL;
1162 }
1163
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001164 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001165 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001166 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001167 return -ENOMEM;
1168
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301169 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1170 if (!pdata) {
1171 dev_err(&pdev->dev, "no platform data\n");
1172 return -EINVAL;
1173 }
1174
Jyri Sarha256ba182013-10-18 18:37:42 +03001175 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001176 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001177 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001178 "\"mpu\" mem resource not found, using index 0\n");
1179 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1180 if (!mem) {
1181 dev_err(&pdev->dev, "no mem resource?\n");
1182 return -ENODEV;
1183 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001184 }
1185
Julia Lawall96d31e22011-12-29 17:51:21 +01001186 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301187 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001188 if (!ioarea) {
1189 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001190 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001191 }
1192
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301193 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001194
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301195 ret = pm_runtime_get_sync(&pdev->dev);
1196 if (IS_ERR_VALUE(ret)) {
1197 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1198 return ret;
1199 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001200
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001201 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1202 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301203 dev_err(&pdev->dev, "ioremap failed\n");
1204 ret = -ENOMEM;
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001205 goto err;
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301206 }
1207
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001208 mcasp->op_mode = pdata->op_mode;
1209 mcasp->tdm_slots = pdata->tdm_slots;
1210 mcasp->num_serializer = pdata->num_serializer;
1211 mcasp->serial_dir = pdata->serial_dir;
1212 mcasp->version = pdata->version;
1213 mcasp->txnumevt = pdata->txnumevt;
1214 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001215
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001216 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001217
Jyri Sarha256ba182013-10-18 18:37:42 +03001218 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001219 if (dat)
1220 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001221
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001222 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001223 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001224 dma_params->asp_chan_q = pdata->asp_chan_q;
1225 dma_params->ram_chan_q = pdata->ram_chan_q;
1226 dma_params->sram_pool = pdata->sram_pool;
1227 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001228 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001229 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001230 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001231 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001232
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001233 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001234 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001235
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001236 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001237 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001238 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001239 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001240 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001241
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001242 /* dmaengine filter data for DT and non-DT boot */
1243 if (pdev->dev.of_node)
1244 dma_data->filter_data = "tx";
1245 else
1246 dma_data->filter_data = &dma_params->channel;
1247
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001248 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001249 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001250 dma_params->asp_chan_q = pdata->asp_chan_q;
1251 dma_params->ram_chan_q = pdata->ram_chan_q;
1252 dma_params->sram_pool = pdata->sram_pool;
1253 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001254 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001255 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001256 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001257 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001258
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001259 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001260 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001261
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001262 if (mcasp->version < MCASP_VERSION_3) {
1263 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001264 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001265 mcasp->dat_port = true;
1266 } else {
1267 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1268 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001269
1270 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001271 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001272 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001273 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001274 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001275
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001276 /* dmaengine filter data for DT and non-DT boot */
1277 if (pdev->dev.of_node)
1278 dma_data->filter_data = "rx";
1279 else
1280 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001281
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001282 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001283
1284 mcasp_reparent_fck(pdev);
1285
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001286 ret = devm_snd_soc_register_component(&pdev->dev,
1287 &davinci_mcasp_component,
1288 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001289
1290 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001291 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301292
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001293 switch (mcasp->version) {
Jyri Sarha7f28f352014-06-13 12:49:59 +03001294#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
1295 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1296 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001297 case MCASP_VERSION_1:
1298 case MCASP_VERSION_2:
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001299 ret = davinci_soc_platform_register(&pdev->dev);
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001300 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001301#endif
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001302#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
1303 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1304 IS_MODULE(CONFIG_SND_EDMA_SOC))
1305 case MCASP_VERSION_3:
1306 ret = edma_pcm_platform_register(&pdev->dev);
1307 break;
1308#endif
Jyri Sarha7f28f352014-06-13 12:49:59 +03001309#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
1310 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1311 IS_MODULE(CONFIG_SND_OMAP_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001312 case MCASP_VERSION_4:
1313 ret = omap_pcm_platform_register(&pdev->dev);
1314 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001315#endif
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001316 default:
1317 dev_err(&pdev->dev, "Invalid McASP version: %d\n",
1318 mcasp->version);
1319 ret = -EINVAL;
1320 break;
1321 }
1322
1323 if (ret) {
1324 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001325 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301326 }
1327
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001328 return 0;
1329
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001330err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301331 pm_runtime_put_sync(&pdev->dev);
1332 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001333 return ret;
1334}
1335
1336static int davinci_mcasp_remove(struct platform_device *pdev)
1337{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301338 pm_runtime_put_sync(&pdev->dev);
1339 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001340
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001341 return 0;
1342}
1343
1344static struct platform_driver davinci_mcasp_driver = {
1345 .probe = davinci_mcasp_probe,
1346 .remove = davinci_mcasp_remove,
1347 .driver = {
1348 .name = "davinci-mcasp",
1349 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301350 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001351 },
1352};
1353
Axel Linf9b8a512011-11-25 10:09:27 +08001354module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001355
1356MODULE_AUTHOR("Steve Chen");
1357MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1358MODULE_LICENSE("GPL");