blob: 31155401a95b76d35fa666a81238031a9c96c199 [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001/*
Jubin John05d6ac12016-02-14 20:22:17 -08002 * Copyright(c) 2015, 2016 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003 *
4 * This file is provided under a dual BSD/GPLv2 license. When using or
5 * redistributing this file, you may do so under either license.
6 *
7 * GPL LICENSE SUMMARY
8 *
Mike Marciniszyn77241052015-07-30 15:17:43 -04009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * BSD LICENSE
19 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040020 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions
22 * are met:
23 *
24 * - Redistributions of source code must retain the above copyright
25 * notice, this list of conditions and the following disclaimer.
26 * - Redistributions in binary form must reproduce the above copyright
27 * notice, this list of conditions and the following disclaimer in
28 * the documentation and/or other materials provided with the
29 * distribution.
30 * - Neither the name of Intel Corporation nor the names of its
31 * contributors may be used to endorse or promote products derived
32 * from this software without specific prior written permission.
33 *
34 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45 *
46 */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080047#ifndef __PLATFORM_H
48#define __PLATFORM_H
Mike Marciniszyn77241052015-07-30 15:17:43 -040049
50#define METADATA_TABLE_FIELD_START_SHIFT 0
51#define METADATA_TABLE_FIELD_START_LEN_BITS 15
52#define METADATA_TABLE_FIELD_LEN_SHIFT 16
53#define METADATA_TABLE_FIELD_LEN_LEN_BITS 16
54
55/* Header structure */
56#define PLATFORM_CONFIG_HEADER_RECORD_IDX_SHIFT 0
57#define PLATFORM_CONFIG_HEADER_RECORD_IDX_LEN_BITS 6
58#define PLATFORM_CONFIG_HEADER_TABLE_LENGTH_SHIFT 16
59#define PLATFORM_CONFIG_HEADER_TABLE_LENGTH_LEN_BITS 12
60#define PLATFORM_CONFIG_HEADER_TABLE_TYPE_SHIFT 28
61#define PLATFORM_CONFIG_HEADER_TABLE_TYPE_LEN_BITS 4
62
63enum platform_config_table_type_encoding {
64 PLATFORM_CONFIG_TABLE_RESERVED,
65 PLATFORM_CONFIG_SYSTEM_TABLE,
66 PLATFORM_CONFIG_PORT_TABLE,
67 PLATFORM_CONFIG_RX_PRESET_TABLE,
68 PLATFORM_CONFIG_TX_PRESET_TABLE,
69 PLATFORM_CONFIG_QSFP_ATTEN_TABLE,
70 PLATFORM_CONFIG_VARIABLE_SETTINGS_TABLE,
71 PLATFORM_CONFIG_TABLE_MAX
72};
73
74enum platform_config_system_table_fields {
75 SYSTEM_TABLE_RESERVED,
76 SYSTEM_TABLE_NODE_STRING,
77 SYSTEM_TABLE_SYSTEM_IMAGE_GUID,
78 SYSTEM_TABLE_NODE_GUID,
79 SYSTEM_TABLE_REVISION,
80 SYSTEM_TABLE_VENDOR_OUI,
81 SYSTEM_TABLE_META_VERSION,
82 SYSTEM_TABLE_DEVICE_ID,
83 SYSTEM_TABLE_PARTITION_ENFORCEMENT_CAP,
84 SYSTEM_TABLE_QSFP_POWER_CLASS_MAX,
85 SYSTEM_TABLE_QSFP_ATTENUATION_DEFAULT_12G,
86 SYSTEM_TABLE_QSFP_ATTENUATION_DEFAULT_25G,
87 SYSTEM_TABLE_VARIABLE_TABLE_ENTRIES_PER_PORT,
88 SYSTEM_TABLE_MAX
89};
90
91enum platform_config_port_table_fields {
92 PORT_TABLE_RESERVED,
93 PORT_TABLE_PORT_TYPE,
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080094 PORT_TABLE_LOCAL_ATTEN_12G,
95 PORT_TABLE_LOCAL_ATTEN_25G,
Mike Marciniszyn77241052015-07-30 15:17:43 -040096 PORT_TABLE_LINK_SPEED_SUPPORTED,
97 PORT_TABLE_LINK_WIDTH_SUPPORTED,
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080098 PORT_TABLE_AUTO_LANE_SHEDDING_ENABLED,
99 PORT_TABLE_EXTERNAL_LOOPBACK_ALLOWED,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400100 PORT_TABLE_VL_CAP,
101 PORT_TABLE_MTU_CAP,
102 PORT_TABLE_TX_LANE_ENABLE_MASK,
103 PORT_TABLE_LOCAL_MAX_TIMEOUT,
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800104 PORT_TABLE_REMOTE_ATTEN_12G,
105 PORT_TABLE_REMOTE_ATTEN_25G,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400106 PORT_TABLE_TX_PRESET_IDX_ACTIVE_NO_EQ,
107 PORT_TABLE_TX_PRESET_IDX_ACTIVE_EQ,
108 PORT_TABLE_RX_PRESET_IDX,
109 PORT_TABLE_CABLE_REACH_CLASS,
110 PORT_TABLE_MAX
111};
112
113enum platform_config_rx_preset_table_fields {
114 RX_PRESET_TABLE_RESERVED,
115 RX_PRESET_TABLE_QSFP_RX_CDR_APPLY,
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800116 RX_PRESET_TABLE_QSFP_RX_EMP_APPLY,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400117 RX_PRESET_TABLE_QSFP_RX_AMP_APPLY,
118 RX_PRESET_TABLE_QSFP_RX_CDR,
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800119 RX_PRESET_TABLE_QSFP_RX_EMP,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400120 RX_PRESET_TABLE_QSFP_RX_AMP,
121 RX_PRESET_TABLE_MAX
122};
123
124enum platform_config_tx_preset_table_fields {
125 TX_PRESET_TABLE_RESERVED,
126 TX_PRESET_TABLE_PRECUR,
127 TX_PRESET_TABLE_ATTN,
128 TX_PRESET_TABLE_POSTCUR,
129 TX_PRESET_TABLE_QSFP_TX_CDR_APPLY,
130 TX_PRESET_TABLE_QSFP_TX_EQ_APPLY,
131 TX_PRESET_TABLE_QSFP_TX_CDR,
132 TX_PRESET_TABLE_QSFP_TX_EQ,
133 TX_PRESET_TABLE_MAX
134};
135
136enum platform_config_qsfp_attn_table_fields {
137 QSFP_ATTEN_TABLE_RESERVED,
138 QSFP_ATTEN_TABLE_TX_PRESET_IDX,
139 QSFP_ATTEN_TABLE_RX_PRESET_IDX,
140 QSFP_ATTEN_TABLE_MAX
141};
142
143enum platform_config_variable_settings_table_fields {
144 VARIABLE_SETTINGS_TABLE_RESERVED,
145 VARIABLE_SETTINGS_TABLE_TX_PRESET_IDX,
146 VARIABLE_SETTINGS_TABLE_RX_PRESET_IDX,
147 VARIABLE_SETTINGS_TABLE_MAX
148};
149
Easwar Hariharanc3838b32016-02-09 14:29:13 -0800150struct platform_config {
151 size_t size;
152 const u8 *data;
153};
154
Mike Marciniszyn77241052015-07-30 15:17:43 -0400155struct platform_config_data {
156 u32 *table;
157 u32 *table_metadata;
158 u32 num_table;
159};
160
161/*
162 * This struct acts as a quick reference into the platform_data binary image
163 * and is populated by parse_platform_config(...) depending on the specific
164 * META_VERSION
165 */
166struct platform_config_cache {
167 u8 cache_valid;
168 struct platform_config_data config_tables[PLATFORM_CONFIG_TABLE_MAX];
169};
170
171static const u32 platform_config_table_limits[PLATFORM_CONFIG_TABLE_MAX] = {
172 0,
173 SYSTEM_TABLE_MAX,
174 PORT_TABLE_MAX,
175 RX_PRESET_TABLE_MAX,
176 TX_PRESET_TABLE_MAX,
177 QSFP_ATTEN_TABLE_MAX,
178 VARIABLE_SETTINGS_TABLE_MAX
179};
180
181/* This section defines default values and encodings for the
182 * fields defined for each table above
183 */
184
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800185/*
Jubin John4d114fd2016-02-14 20:21:43 -0800186 * =====================================================
Mike Marciniszyn77241052015-07-30 15:17:43 -0400187 * System table encodings
Jubin John4d114fd2016-02-14 20:21:43 -0800188 * =====================================================
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800189 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400190#define PLATFORM_CONFIG_MAGIC_NUM 0x3d4f5041
191#define PLATFORM_CONFIG_MAGIC_NUMBER_LEN 4
192
193/*
194 * These power classes are the same as defined in SFF 8636 spec rev 2.4
195 * describing byte 129 in table 6-16, except enumerated in a different order
196 */
197enum platform_config_qsfp_power_class_encoding {
198 QSFP_POWER_CLASS_1 = 1,
199 QSFP_POWER_CLASS_2,
200 QSFP_POWER_CLASS_3,
201 QSFP_POWER_CLASS_4,
202 QSFP_POWER_CLASS_5,
203 QSFP_POWER_CLASS_6,
204 QSFP_POWER_CLASS_7
205};
206
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800207/*
Jubin John4d114fd2016-02-14 20:21:43 -0800208 * ====================================================
Mike Marciniszyn77241052015-07-30 15:17:43 -0400209 * Port table encodings
Jubin John4d114fd2016-02-14 20:21:43 -0800210 * ====================================================
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800211 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400212enum platform_config_port_type_encoding {
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800213 PORT_TYPE_UNKNOWN,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400214 PORT_TYPE_DISCONNECTED,
215 PORT_TYPE_FIXED,
216 PORT_TYPE_VARIABLE,
217 PORT_TYPE_QSFP,
218 PORT_TYPE_MAX
219};
220
221enum platform_config_link_speed_supported_encoding {
222 LINK_SPEED_SUPP_12G = 1,
223 LINK_SPEED_SUPP_25G,
224 LINK_SPEED_SUPP_12G_25G,
225 LINK_SPEED_SUPP_MAX
226};
227
228/*
229 * This is a subset (not strict) of the link downgrades
230 * supported. The link downgrades supported are expected
231 * to be supplied to the driver by another entity such as
232 * the fabric manager
233 */
234enum platform_config_link_width_supported_encoding {
235 LINK_WIDTH_SUPP_1X = 1,
236 LINK_WIDTH_SUPP_2X,
237 LINK_WIDTH_SUPP_2X_1X,
238 LINK_WIDTH_SUPP_3X,
239 LINK_WIDTH_SUPP_3X_1X,
240 LINK_WIDTH_SUPP_3X_2X,
241 LINK_WIDTH_SUPP_3X_2X_1X,
242 LINK_WIDTH_SUPP_4X,
243 LINK_WIDTH_SUPP_4X_1X,
244 LINK_WIDTH_SUPP_4X_2X,
245 LINK_WIDTH_SUPP_4X_2X_1X,
246 LINK_WIDTH_SUPP_4X_3X,
247 LINK_WIDTH_SUPP_4X_3X_1X,
248 LINK_WIDTH_SUPP_4X_3X_2X,
249 LINK_WIDTH_SUPP_4X_3X_2X_1X,
250 LINK_WIDTH_SUPP_MAX
251};
252
253enum platform_config_virtual_lane_capability_encoding {
254 VL_CAP_VL0 = 1,
255 VL_CAP_VL0_1,
256 VL_CAP_VL0_2,
257 VL_CAP_VL0_3,
258 VL_CAP_VL0_4,
259 VL_CAP_VL0_5,
260 VL_CAP_VL0_6,
261 VL_CAP_VL0_7,
262 VL_CAP_VL0_8,
263 VL_CAP_VL0_9,
264 VL_CAP_VL0_10,
265 VL_CAP_VL0_11,
266 VL_CAP_VL0_12,
267 VL_CAP_VL0_13,
268 VL_CAP_VL0_14,
269 VL_CAP_MAX
270};
271
272/* Max MTU */
273enum platform_config_mtu_capability_encoding {
274 MTU_CAP_256 = 1,
275 MTU_CAP_512 = 2,
276 MTU_CAP_1024 = 3,
277 MTU_CAP_2048 = 4,
278 MTU_CAP_4096 = 5,
279 MTU_CAP_8192 = 6,
280 MTU_CAP_10240 = 7
281};
282
283enum platform_config_local_max_timeout_encoding {
284 LOCAL_MAX_TIMEOUT_10_MS = 1,
285 LOCAL_MAX_TIMEOUT_100_MS,
286 LOCAL_MAX_TIMEOUT_1_S,
287 LOCAL_MAX_TIMEOUT_10_S,
288 LOCAL_MAX_TIMEOUT_100_S,
289 LOCAL_MAX_TIMEOUT_1000_S
290};
291
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800292enum link_tuning_encoding {
293 OPA_PASSIVE_TUNING,
294 OPA_ACTIVE_TUNING,
295 OPA_UNKNOWN_TUNING
296};
297
Easwar Hariharanfe4d9242016-10-17 04:19:47 -0700298/*
299 * Shifts and masks for the link SI tuning values stuffed into the ASIC scratch
300 * registers for integrated platforms
301 */
302#define PORT0_PORT_TYPE_SHIFT 0
303#define PORT0_LOCAL_ATTEN_SHIFT 4
304#define PORT0_REMOTE_ATTEN_SHIFT 10
305#define PORT0_DEFAULT_ATTEN_SHIFT 32
306
307#define PORT1_PORT_TYPE_SHIFT 16
308#define PORT1_LOCAL_ATTEN_SHIFT 20
309#define PORT1_REMOTE_ATTEN_SHIFT 26
310#define PORT1_DEFAULT_ATTEN_SHIFT 40
311
312#define PORT0_PORT_TYPE_MASK 0xFUL
313#define PORT0_LOCAL_ATTEN_MASK 0x3FUL
314#define PORT0_REMOTE_ATTEN_MASK 0x3FUL
315#define PORT0_DEFAULT_ATTEN_MASK 0xFFUL
316
317#define PORT1_PORT_TYPE_MASK 0xFUL
318#define PORT1_LOCAL_ATTEN_MASK 0x3FUL
319#define PORT1_REMOTE_ATTEN_MASK 0x3FUL
320#define PORT1_DEFAULT_ATTEN_MASK 0xFFUL
321
322#define PORT0_PORT_TYPE_SMASK (PORT0_PORT_TYPE_MASK << \
323 PORT0_PORT_TYPE_SHIFT)
324#define PORT0_LOCAL_ATTEN_SMASK (PORT0_LOCAL_ATTEN_MASK << \
325 PORT0_LOCAL_ATTEN_SHIFT)
326#define PORT0_REMOTE_ATTEN_SMASK (PORT0_REMOTE_ATTEN_MASK << \
327 PORT0_REMOTE_ATTEN_SHIFT)
328#define PORT0_DEFAULT_ATTEN_SMASK (PORT0_DEFAULT_ATTEN_MASK << \
329 PORT0_DEFAULT_ATTEN_SHIFT)
330
331#define PORT1_PORT_TYPE_SMASK (PORT1_PORT_TYPE_MASK << \
332 PORT1_PORT_TYPE_SHIFT)
333#define PORT1_LOCAL_ATTEN_SMASK (PORT1_LOCAL_ATTEN_MASK << \
334 PORT1_LOCAL_ATTEN_SHIFT)
335#define PORT1_REMOTE_ATTEN_SMASK (PORT1_REMOTE_ATTEN_MASK << \
336 PORT1_REMOTE_ATTEN_SHIFT)
337#define PORT1_DEFAULT_ATTEN_SMASK (PORT1_DEFAULT_ATTEN_MASK << \
338 PORT1_DEFAULT_ATTEN_SHIFT)
339
340#define QSFP_MAX_POWER_SHIFT 0
341#define TX_NO_EQ_SHIFT 4
342#define TX_EQ_SHIFT 25
343#define RX_SHIFT 46
344
345#define QSFP_MAX_POWER_MASK 0xFUL
346#define TX_NO_EQ_MASK 0x1FFFFFUL
347#define TX_EQ_MASK 0x1FFFFFUL
348#define RX_MASK 0xFFFFUL
349
350#define QSFP_MAX_POWER_SMASK (QSFP_MAX_POWER_MASK << \
351 QSFP_MAX_POWER_SHIFT)
352#define TX_NO_EQ_SMASK (TX_NO_EQ_MASK << TX_NO_EQ_SHIFT)
353#define TX_EQ_SMASK (TX_EQ_MASK << TX_EQ_SHIFT)
354#define RX_SMASK (RX_MASK << RX_SHIFT)
355
356#define TX_PRECUR_SHIFT 0
357#define TX_ATTN_SHIFT 4
358#define QSFP_TX_CDR_APPLY_SHIFT 9
359#define QSFP_TX_EQ_APPLY_SHIFT 10
360#define QSFP_TX_CDR_SHIFT 11
361#define QSFP_TX_EQ_SHIFT 12
362#define TX_POSTCUR_SHIFT 16
363
364#define TX_PRECUR_MASK 0xFUL
365#define TX_ATTN_MASK 0x1FUL
366#define QSFP_TX_CDR_APPLY_MASK 0x1UL
367#define QSFP_TX_EQ_APPLY_MASK 0x1UL
368#define QSFP_TX_CDR_MASK 0x1UL
369#define QSFP_TX_EQ_MASK 0xFUL
370#define TX_POSTCUR_MASK 0x1FUL
371
372#define TX_PRECUR_SMASK (TX_PRECUR_MASK << TX_PRECUR_SHIFT)
373#define TX_ATTN_SMASK (TX_ATTN_MASK << TX_ATTN_SHIFT)
374#define QSFP_TX_CDR_APPLY_SMASK (QSFP_TX_CDR_APPLY_MASK << \
375 QSFP_TX_CDR_APPLY_SHIFT)
376#define QSFP_TX_EQ_APPLY_SMASK (QSFP_TX_EQ_APPLY_MASK << \
377 QSFP_TX_EQ_APPLY_SHIFT)
378#define QSFP_TX_CDR_SMASK (QSFP_TX_CDR_MASK << QSFP_TX_CDR_SHIFT)
379#define QSFP_TX_EQ_SMASK (QSFP_TX_EQ_MASK << QSFP_TX_EQ_SHIFT)
380#define TX_POSTCUR_SMASK (TX_POSTCUR_MASK << TX_POSTCUR_SHIFT)
381
382#define QSFP_RX_CDR_APPLY_SHIFT 0
383#define QSFP_RX_EMP_APPLY_SHIFT 1
384#define QSFP_RX_AMP_APPLY_SHIFT 2
385#define QSFP_RX_CDR_SHIFT 3
386#define QSFP_RX_EMP_SHIFT 4
387#define QSFP_RX_AMP_SHIFT 8
388
389#define QSFP_RX_CDR_APPLY_MASK 0x1UL
390#define QSFP_RX_EMP_APPLY_MASK 0x1UL
391#define QSFP_RX_AMP_APPLY_MASK 0x1UL
392#define QSFP_RX_CDR_MASK 0x1UL
393#define QSFP_RX_EMP_MASK 0xFUL
394#define QSFP_RX_AMP_MASK 0x3UL
395
396#define QSFP_RX_CDR_APPLY_SMASK (QSFP_RX_CDR_APPLY_MASK << \
397 QSFP_RX_CDR_APPLY_SHIFT)
398#define QSFP_RX_EMP_APPLY_SMASK (QSFP_RX_EMP_APPLY_MASK << \
399 QSFP_RX_EMP_APPLY_SHIFT)
400#define QSFP_RX_AMP_APPLY_SMASK (QSFP_RX_AMP_APPLY_MASK << \
401 QSFP_RX_AMP_APPLY_SHIFT)
402#define QSFP_RX_CDR_SMASK (QSFP_RX_CDR_MASK << QSFP_RX_CDR_SHIFT)
403#define QSFP_RX_EMP_SMASK (QSFP_RX_EMP_MASK << QSFP_RX_EMP_SHIFT)
404#define QSFP_RX_AMP_SMASK (QSFP_RX_AMP_MASK << QSFP_RX_AMP_SHIFT)
405
406#define BITMAP_VERSION 1
407#define BITMAP_VERSION_SHIFT 44
408#define BITMAP_VERSION_MASK 0xFUL
409#define BITMAP_VERSION_SMASK (BITMAP_VERSION_MASK << \
410 BITMAP_VERSION_SHIFT)
411#define CHECKSUM_SHIFT 48
412#define CHECKSUM_MASK 0xFFFFUL
413#define CHECKSUM_SMASK (CHECKSUM_MASK << CHECKSUM_SHIFT)
414
Easwar Hariharanc3838b32016-02-09 14:29:13 -0800415/* platform.c */
416void get_platform_config(struct hfi1_devdata *dd);
417void free_platform_config(struct hfi1_devdata *dd);
Easwar Hariharan9775a992016-05-12 10:22:39 -0700418void get_port_type(struct hfi1_pportdata *ppd);
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800419int set_qsfp_tx(struct hfi1_pportdata *ppd, int on);
420void tune_serdes(struct hfi1_pportdata *ppd);
Easwar Hariharanc3838b32016-02-09 14:29:13 -0800421
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -0800422#endif /*__PLATFORM_H*/