blob: 6ebb55d6a98f8b74c3c489b460aa8c9c519c4ccb [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x.h: Broadcom Everest network driver.
2 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 */
13
14#ifndef BNX2X_H
15#define BNX2X_H
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000016#include <linux/netdevice.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000017#include <linux/dma-mapping.h>
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000018#include <linux/types.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020019
Eilon Greenstein34f80b02008-06-23 20:33:01 -070020/* compilation time flags */
21
22/* define this to make the driver freeze on error to allow getting debug info
23 * (you will need to reboot afterwards) */
24/* #define BNX2X_STOP_ON_ERROR */
25
Ariel Elior85b26ea2012-01-26 06:01:54 +000026#define DRV_MODULE_VERSION "1.72.00-0"
27#define DRV_MODULE_RELDATE "2012/01/26"
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000028#define BNX2X_BC_VER 0x040200
29
Shmulik Ravid785b9b12010-12-30 06:27:03 +000030#if defined(CONFIG_DCB)
Shmulik Ravid98507672011-02-28 12:19:55 -080031#define BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000032#endif
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000033#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
34#define BCM_CNIC 1
Dmitry Kravkov5d1e8592010-07-27 12:31:10 +000035#include "../cnic_if.h"
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000036#endif
37
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000038#ifdef BCM_CNIC
39#define BNX2X_MIN_MSIX_VEC_CNT 3
40#define BNX2X_MSIX_VEC_FP_START 2
41#else
42#define BNX2X_MIN_MSIX_VEC_CNT 2
43#define BNX2X_MSIX_VEC_FP_START 1
44#endif
45
Eilon Greenstein01cd4522009-08-12 08:23:08 +000046#include <linux/mdio.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030047
Eilon Greenstein359d8b12009-02-12 08:38:25 +000048#include "bnx2x_reg.h"
49#include "bnx2x_fw_defs.h"
50#include "bnx2x_hsi.h"
51#include "bnx2x_link.h"
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030052#include "bnx2x_sp.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000053#include "bnx2x_dcb.h"
Dmitry Kravkov6c719d02010-07-27 12:36:15 +000054#include "bnx2x_stats.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000055
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020056/* error/debug prints */
57
Eilon Greenstein34f80b02008-06-23 20:33:01 -070058#define DRV_MODULE_NAME "bnx2x"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059
60/* for messages that are currently off */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070061#define BNX2X_MSG_OFF 0
62#define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
63#define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
64#define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
65#define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
Eliezer Tamirf1410642008-02-28 11:51:50 -080066#define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
67#define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020068
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020069/* regular debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +000070#define DP(__mask, fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000071do { \
72 if (bp->msg_enable & (__mask)) \
Joe Perchesf1deab52011-08-14 12:16:21 +000073 pr_notice("[%s:%d(%s)]" fmt, \
74 __func__, __LINE__, \
75 bp->dev ? (bp->dev->name) : "?", \
76 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +000077} while (0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070078
Joe Perchesf1deab52011-08-14 12:16:21 +000079#define DP_CONT(__mask, fmt, ...) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030080do { \
81 if (bp->msg_enable & (__mask)) \
Joe Perchesf1deab52011-08-14 12:16:21 +000082 pr_cont(fmt, ##__VA_ARGS__); \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030083} while (0)
84
Eilon Greenstein34f80b02008-06-23 20:33:01 -070085/* errors debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +000086#define BNX2X_DBG_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000087do { \
88 if (netif_msg_probe(bp)) \
Joe Perchesf1deab52011-08-14 12:16:21 +000089 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +000090 __func__, __LINE__, \
91 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +000092 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +000093} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094
95/* for errors (never masked) */
Joe Perchesf1deab52011-08-14 12:16:21 +000096#define BNX2X_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000097do { \
Joe Perchesf1deab52011-08-14 12:16:21 +000098 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +000099 __func__, __LINE__, \
100 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +0000101 ##__VA_ARGS__); \
102} while (0)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000103
Joe Perchesf1deab52011-08-14 12:16:21 +0000104#define BNX2X_ERROR(fmt, ...) \
105 pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000106
Eliezer Tamirf1410642008-02-28 11:51:50 -0800107
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200108/* before we have a dev->name use dev_info() */
Joe Perchesf1deab52011-08-14 12:16:21 +0000109#define BNX2X_DEV_INFO(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000110do { \
111 if (netif_msg_probe(bp)) \
Joe Perchesf1deab52011-08-14 12:16:21 +0000112 dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000113} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200114
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200115#ifdef BNX2X_STOP_ON_ERROR
Ariel Elior6383c0b2011-07-14 08:31:57 +0000116void bnx2x_int_disable(struct bnx2x *bp);
Joe Perchesf1deab52011-08-14 12:16:21 +0000117#define bnx2x_panic() \
118do { \
119 bp->panic = 1; \
120 BNX2X_ERR("driver assert\n"); \
121 bnx2x_int_disable(bp); \
122 bnx2x_panic_dump(bp); \
123} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124#else
Joe Perchesf1deab52011-08-14 12:16:21 +0000125#define bnx2x_panic() \
126do { \
127 bp->panic = 1; \
128 BNX2X_ERR("driver assert\n"); \
129 bnx2x_panic_dump(bp); \
130} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200131#endif
132
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000133#define bnx2x_mc_addr(ha) ((ha)->addr)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800134#define bnx2x_uc_addr(ha) ((ha)->addr)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200135
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700136#define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
137#define U64_HI(x) (u32)(((u64)(x)) >> 32)
138#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200139
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200140
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000141#define REG_ADDR(bp, offset) ((bp->regview) + (offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700142
143#define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
144#define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000145#define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700146
147#define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200148#define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700149#define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200150
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700151#define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
152#define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200153
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700154#define REG_RD_DMAE(bp, offset, valp, len32) \
155 do { \
156 bnx2x_read_dmae(bp, offset, len32);\
Eilon Greenstein573f2032009-08-12 08:24:14 +0000157 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700158 } while (0)
159
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700160#define REG_WR_DMAE(bp, offset, valp, len32) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161 do { \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000162 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200163 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
164 offset, len32); \
165 } while (0)
166
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000167#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
168 REG_WR_DMAE(bp, offset, valp, len32)
169
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -0800170#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000171 do { \
172 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
173 bnx2x_write_big_buf_wb(bp, addr, len32); \
174 } while (0)
175
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700176#define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
177 offsetof(struct shmem_region, field))
178#define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
179#define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200180
Eilon Greenstein2691d512009-08-12 08:22:08 +0000181#define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
182 offsetof(struct shmem2_region, field))
183#define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
184#define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000185#define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
186 offsetof(struct mf_cfg, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000187#define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000188 offsetof(struct mf2_cfg, field))
Eilon Greenstein2691d512009-08-12 08:22:08 +0000189
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000190#define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
191#define MF_CFG_WR(bp, field, val) REG_WR(bp,\
192 MF_CFG_ADDR(bp, field), (val))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000193#define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000194
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000195#define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
196 (SHMEM2_RD((bp), size) > \
197 offsetof(struct shmem2_region, field)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000198
Eilon Greenstein345b5d52008-08-13 15:58:12 -0700199#define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
Eilon Greenstein3196a882008-08-13 15:58:49 -0700200#define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200201
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000202/* SP SB indices */
203
204/* General SP events - stats query, cfc delete, etc */
205#define HC_SP_INDEX_ETH_DEF_CONS 3
206
207/* EQ completions */
208#define HC_SP_INDEX_EQ_CONS 7
209
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000210/* FCoE L2 connection completions */
211#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
212#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000213/* iSCSI L2 */
214#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
215#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
216
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000217/* Special clients parameters */
218
219/* SB indices */
220/* FCoE L2 */
221#define BNX2X_FCOE_L2_RX_INDEX \
222 (&bp->def_status_blk->sp_sb.\
223 index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
224
225#define BNX2X_FCOE_L2_TX_INDEX \
226 (&bp->def_status_blk->sp_sb.\
227 index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
228
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000229/**
230 * CIDs and CLIDs:
231 * CLIDs below is a CLID for func 0, then the CLID for other
232 * functions will be calculated by the formula:
233 *
234 * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
235 *
236 */
David S. Miller1805b2f2011-10-24 18:18:09 -0400237enum {
238 BNX2X_ISCSI_ETH_CL_ID_IDX,
239 BNX2X_FCOE_ETH_CL_ID_IDX,
240 BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
241};
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000242
David S. Miller1805b2f2011-10-24 18:18:09 -0400243#define BNX2X_CNIC_START_ETH_CID 48
244enum {
245 /* iSCSI L2 */
246 BNX2X_ISCSI_ETH_CID = BNX2X_CNIC_START_ETH_CID,
247 /* FCoE L2 */
248 BNX2X_FCOE_ETH_CID,
249};
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000250
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000251/** Additional rings budgeting */
252#ifdef BCM_CNIC
Ariel Elior6383c0b2011-07-14 08:31:57 +0000253#define CNIC_PRESENT 1
254#define FCOE_PRESENT 1
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000255#else
Ariel Elior6383c0b2011-07-14 08:31:57 +0000256#define CNIC_PRESENT 0
257#define FCOE_PRESENT 0
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000258#endif /* BCM_CNIC */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000259#define NON_ETH_CONTEXT_USE (FCOE_PRESENT)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000260
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000261#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
262 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
263
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000264#define SM_RX_ID 0
265#define SM_TX_ID 1
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200266
Ariel Elior6383c0b2011-07-14 08:31:57 +0000267/* defines for multiple tx priority indices */
268#define FIRST_TX_ONLY_COS_INDEX 1
269#define FIRST_TX_COS_INDEX 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200270
Ariel Elior6383c0b2011-07-14 08:31:57 +0000271/* defines for decodeing the fastpath index and the cos index out of the
272 * transmission queue index
273 */
274#define MAX_TXQS_PER_COS FP_SB_MAX_E1x
275
276#define TXQ_TO_FP(txq_index) ((txq_index) % MAX_TXQS_PER_COS)
277#define TXQ_TO_COS(txq_index) ((txq_index) / MAX_TXQS_PER_COS)
278
279/* rules for calculating the cids of tx-only connections */
280#define CID_TO_FP(cid) ((cid) % MAX_TXQS_PER_COS)
281#define CID_COS_TO_TX_ONLY_CID(cid, cos) (cid + cos * MAX_TXQS_PER_COS)
282
283/* fp index inside class of service range */
284#define FP_COS_TO_TXQ(fp, cos) ((fp)->index + cos * MAX_TXQS_PER_COS)
285
286/*
287 * 0..15 eth cos0
288 * 16..31 eth cos1 if applicable
289 * 32..47 eth cos2 If applicable
290 * fcoe queue follows eth queues (16, 32, 48 depending on cos)
291 */
292#define MAX_ETH_TXQ_IDX(bp) (MAX_TXQS_PER_COS * (bp)->max_cos)
293#define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp))
294
295/* fast path */
Eric Dumazete52fcb22011-11-14 06:05:34 +0000296/*
297 * This driver uses new build_skb() API :
298 * RX ring buffer contains pointer to kmalloc() data only,
299 * skb are built only after Hardware filled the frame.
300 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200301struct sw_rx_bd {
Eric Dumazete52fcb22011-11-14 06:05:34 +0000302 u8 *data;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000303 DEFINE_DMA_UNMAP_ADDR(mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200304};
305
306struct sw_tx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700307 struct sk_buff *skb;
308 u16 first_bd;
Eilon Greensteinca003922009-08-12 22:53:28 -0700309 u8 flags;
310/* Set on the first BD descriptor when there is a split BD */
311#define BNX2X_TSO_SPLIT_BD (1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200312};
313
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700314struct sw_rx_page {
315 struct page *page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000316 DEFINE_DMA_UNMAP_ADDR(mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700317};
318
Eilon Greensteinca003922009-08-12 22:53:28 -0700319union db_prod {
320 struct doorbell_set_prod data;
321 u32 raw;
322};
323
David S. Miller8decf862011-09-22 03:23:13 -0400324/* dropless fc FW/HW related params */
325#define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512)
326#define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \
327 ETH_MAX_AGGREGATION_QUEUES_E1 :\
328 ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
329#define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
330#define FW_PREFETCH_CNT 16
331#define DROPLESS_FC_HEADROOM 100
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700332
333/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300334#define BCM_PAGE_SHIFT 12
335#define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
336#define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700337#define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
338
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300339#define PAGES_PER_SGE_SHIFT 0
340#define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
341#define SGE_PAGE_SIZE PAGE_SIZE
342#define SGE_PAGE_SHIFT PAGE_SHIFT
343#define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
Dmitry Kravkovfe603b42012-02-20 09:59:11 +0000344#define SGE_PAGES (SGE_PAGE_SIZE * PAGES_PER_SGE)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700345
346/* SGE ring related macros */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300347#define NUM_RX_SGE_PAGES 2
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700348#define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
David S. Miller8decf862011-09-22 03:23:13 -0400349#define NEXT_PAGE_SGE_DESC_CNT 2
350#define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
Eilon Greenstein33471622008-08-13 15:59:08 -0700351/* RX_SGE_CNT is promised to be a power of 2 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300352#define RX_SGE_MASK (RX_SGE_CNT - 1)
353#define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
354#define MAX_RX_SGE (NUM_RX_SGE - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700355#define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400356 (MAX_RX_SGE_CNT - 1)) ? \
357 (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
358 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300359#define RX_SGE(x) ((x) & MAX_RX_SGE)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700360
David S. Miller8decf862011-09-22 03:23:13 -0400361/*
362 * Number of required SGEs is the sum of two:
363 * 1. Number of possible opened aggregations (next packet for
364 * these aggregations will probably consume SGE immidiatelly)
365 * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
366 * after placement on BD for new TPA aggregation)
367 *
368 * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
369 */
370#define NUM_SGE_REQ (MAX_AGG_QS(bp) + \
371 (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
372#define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
373 MAX_RX_SGE_CNT)
374#define SGE_TH_LO(bp) (NUM_SGE_REQ + \
375 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
376#define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
377
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300378/* Manipulate a bit vector defined as an array of u64 */
379
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700380/* Number of bits in one sge_mask array element */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300381#define BIT_VEC64_ELEM_SZ 64
382#define BIT_VEC64_ELEM_SHIFT 6
383#define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1)
384
385
386#define __BIT_VEC64_SET_BIT(el, bit) \
387 do { \
388 el = ((el) | ((u64)0x1 << (bit))); \
389 } while (0)
390
391#define __BIT_VEC64_CLEAR_BIT(el, bit) \
392 do { \
393 el = ((el) & (~((u64)0x1 << (bit)))); \
394 } while (0)
395
396
397#define BIT_VEC64_SET_BIT(vec64, idx) \
398 __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
399 (idx) & BIT_VEC64_ELEM_MASK)
400
401#define BIT_VEC64_CLEAR_BIT(vec64, idx) \
402 __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
403 (idx) & BIT_VEC64_ELEM_MASK)
404
405#define BIT_VEC64_TEST_BIT(vec64, idx) \
406 (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
407 ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700408
409/* Creates a bitmask of all ones in less significant bits.
410 idx - index of the most significant bit in the created mask */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300411#define BIT_VEC64_ONES_MASK(idx) \
412 (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
413#define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0))
414
415/*******************************************************/
416
417
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700418
419/* Number of u64 elements in SGE mask array */
Dmitry Kravkovb3637822011-11-13 04:34:27 +0000420#define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700421#define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
422#define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
423
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000424union host_hc_status_block {
425 /* pointer to fp status block e1x */
426 struct host_hc_status_block_e1x *e1x_sb;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000427 /* pointer to fp status block e2 */
428 struct host_hc_status_block_e2 *e2_sb;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000429};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700430
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300431struct bnx2x_agg_info {
432 /*
Eric Dumazete52fcb22011-11-14 06:05:34 +0000433 * First aggregation buffer is a data buffer, the following - are pages.
434 * We will preallocate the data buffer for each aggregation when
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300435 * we open the interface and will replace the BD at the consumer
436 * with this one when we receive the TPA_START CQE in order to
437 * keep the Rx BD ring consistent.
438 */
439 struct sw_rx_bd first_buf;
440 u8 tpa_state;
441#define BNX2X_TPA_START 1
442#define BNX2X_TPA_STOP 2
443#define BNX2X_TPA_ERROR 3
444 u8 placement_offset;
445 u16 parsing_flags;
446 u16 vlan_tag;
447 u16 len_on_bd;
Eric Dumazete52fcb22011-11-14 06:05:34 +0000448 u32 rxhash;
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000449 u16 gro_size;
450 u16 full_page;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300451};
452
453#define Q_STATS_OFFSET32(stat_name) \
454 (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
455
Ariel Elior6383c0b2011-07-14 08:31:57 +0000456struct bnx2x_fp_txdata {
457
458 struct sw_tx_bd *tx_buf_ring;
459
460 union eth_tx_bd_types *tx_desc_ring;
461 dma_addr_t tx_desc_mapping;
462
463 u32 cid;
464
465 union db_prod tx_db;
466
467 u16 tx_pkt_prod;
468 u16 tx_pkt_cons;
469 u16 tx_bd_prod;
470 u16 tx_bd_cons;
471
472 unsigned long tx_pkt;
473
474 __le16 *tx_cons_sb;
475
476 int txq_index;
477};
478
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000479enum bnx2x_tpa_mode_t {
480 TPA_MODE_LRO,
481 TPA_MODE_GRO
482};
483
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200484struct bnx2x_fastpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300485 struct bnx2x *bp; /* parent */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200486
Dmitry Kravkovd6214d72010-10-06 03:32:10 +0000487#define BNX2X_NAPI_WEIGHT 128
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700488 struct napi_struct napi;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000489 union host_hc_status_block status_blk;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000490 /* chip independed shortcuts into sb structure */
491 __le16 *sb_index_values;
492 __le16 *sb_running_index;
493 /* chip independed shortcut into rx_prods_offset memory */
494 u32 ustorm_rx_prods_offset;
495
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800496 u32 rx_buf_size;
497
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700498 dma_addr_t status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200499
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000500 enum bnx2x_tpa_mode_t mode;
501
Ariel Elior6383c0b2011-07-14 08:31:57 +0000502 u8 max_cos; /* actual number of active tx coses */
503 struct bnx2x_fp_txdata txdata[BNX2X_MULTI_TX_COS];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200504
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700505 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
506 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200507
508 struct eth_rx_bd *rx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700509 dma_addr_t rx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200510
511 union eth_rx_cqe *rx_comp_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700512 dma_addr_t rx_comp_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200513
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700514 /* SGE ring */
515 struct eth_rx_sge *rx_sge_ring;
516 dma_addr_t rx_sge_mapping;
517
518 u64 sge_mask[RX_SGE_MASK_LEN];
519
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300520 u32 cid;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200521
Ariel Elior6383c0b2011-07-14 08:31:57 +0000522 __le16 fp_hc_idx;
523
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000524 u8 index; /* number in fp array */
Dmitry Kravkovf233caf2011-11-13 04:34:22 +0000525 u8 rx_queue; /* index for skb_record */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000526 u8 cl_id; /* eth client id */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000527 u8 cl_qzone_id;
528 u8 fw_sb_id; /* status block number in FW */
529 u8 igu_sb_id; /* status block number in HW */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200530
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700531 u16 rx_bd_prod;
532 u16 rx_bd_cons;
533 u16 rx_comp_prod;
534 u16 rx_comp_cons;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700535 u16 rx_sge_prod;
536 /* The last maximal completed SGE */
537 u16 last_max_sge;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000538 __le16 *rx_cons_sb;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000539 unsigned long rx_pkt,
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700540 rx_calls;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000541
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700542 /* TPA related */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300543 struct bnx2x_agg_info tpa_info[ETH_MAX_AGGREGATION_QUEUES_E1H_E2];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700544 u8 disable_tpa;
545#ifdef BNX2X_STOP_ON_ERROR
546 u64 tpa_queue_used;
547#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200548
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300549 struct tstorm_per_queue_stats old_tclient;
550 struct ustorm_per_queue_stats old_uclient;
551 struct xstorm_per_queue_stats old_xclient;
Eilon Greensteinde832a52009-02-12 08:36:33 +0000552 struct bnx2x_eth_q_stats eth_q_stats;
Mintz Yuval1355b702012-02-15 02:10:22 +0000553 struct bnx2x_eth_q_stats_old eth_q_stats_old;
Eilon Greensteinde832a52009-02-12 08:36:33 +0000554
Eilon Greensteinca003922009-08-12 22:53:28 -0700555 /* The size is calculated using the following:
556 sizeof name field from netdev structure +
557 4 ('-Xx-' string) +
558 4 (for the digits and to make it DWORD aligned) */
559#define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
560 char name[FP_NAME_SIZE];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300561
562 /* MACs object */
563 struct bnx2x_vlan_mac_obj mac_obj;
564
565 /* Queue State object */
566 struct bnx2x_queue_sp_obj q_obj;
567
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200568};
569
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700570#define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800571
572/* Use 2500 as a mini-jumbo MTU for FCoE */
573#define BNX2X_FCOE_MINI_JUMBO_MTU 2500
574
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300575/* FCoE L2 `fastpath' entry is right after the eth entries */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000576#define FCOE_IDX BNX2X_NUM_ETH_QUEUES(bp)
577#define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX])
578#define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
Ariel Elior6383c0b2011-07-14 08:31:57 +0000579#define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \
580 txdata[FIRST_TX_COS_INDEX].var)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300581
582
Ariel Elior6383c0b2011-07-14 08:31:57 +0000583#define IS_ETH_FP(fp) (fp->index < \
584 BNX2X_NUM_ETH_QUEUES(fp->bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300585#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000586#define IS_FCOE_FP(fp) (fp->index == FCOE_IDX)
587#define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX)
588#else
589#define IS_FCOE_FP(fp) false
590#define IS_FCOE_IDX(idx) false
591#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700592
593
594/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300595#define MAX_FETCH_BD 13 /* HW max BDs per packet */
596#define RX_COPY_THRESH 92
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700597
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300598#define NUM_TX_RINGS 16
Eilon Greensteinca003922009-08-12 22:53:28 -0700599#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
David S. Miller8decf862011-09-22 03:23:13 -0400600#define NEXT_PAGE_TX_DESC_CNT 1
601#define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300602#define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
603#define MAX_TX_BD (NUM_TX_BD - 1)
604#define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700605#define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400606 (MAX_TX_DESC_CNT - 1)) ? \
607 (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
608 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300609#define TX_BD(x) ((x) & MAX_TX_BD)
610#define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700611
612/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300613#define NUM_RX_RINGS 8
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700614#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
David S. Miller8decf862011-09-22 03:23:13 -0400615#define NEXT_PAGE_RX_DESC_CNT 2
616#define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300617#define RX_DESC_MASK (RX_DESC_CNT - 1)
618#define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
619#define MAX_RX_BD (NUM_RX_BD - 1)
620#define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
David S. Miller8decf862011-09-22 03:23:13 -0400621
622/* dropless fc calculations for BDs
623 *
624 * Number of BDs should as number of buffers in BRB:
625 * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
626 * "next" elements on each page
627 */
628#define NUM_BD_REQ BRB_SIZE(bp)
629#define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
630 MAX_RX_DESC_CNT)
631#define BD_TH_LO(bp) (NUM_BD_REQ + \
632 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
633 FW_DROP_LEVEL(bp))
634#define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
635
636#define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300637
638#define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \
639 ETH_MIN_RX_CQES_WITH_TPA_E1 : \
640 ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
641#define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA
642#define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
643#define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
644 MIN_RX_AVAIL))
645
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700646#define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400647 (MAX_RX_DESC_CNT - 1)) ? \
648 (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
649 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300650#define RX_BD(x) ((x) & MAX_RX_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700651
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300652/*
653 * As long as CQE is X times bigger than BD entry we have to allocate X times
654 * more pages for CQ ring in order to keep it balanced with BD ring
655 */
656#define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
657#define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700658#define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
David S. Miller8decf862011-09-22 03:23:13 -0400659#define NEXT_PAGE_RCQ_DESC_CNT 1
660#define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300661#define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
662#define MAX_RCQ_BD (NUM_RCQ_BD - 1)
663#define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700664#define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400665 (MAX_RCQ_DESC_CNT - 1)) ? \
666 (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
667 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300668#define RCQ_BD(x) ((x) & MAX_RCQ_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700669
David S. Miller8decf862011-09-22 03:23:13 -0400670/* dropless fc calculations for RCQs
671 *
672 * Number of RCQs should be as number of buffers in BRB:
673 * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
674 * "next" elements on each page
675 */
676#define NUM_RCQ_REQ BRB_SIZE(bp)
677#define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
678 MAX_RCQ_DESC_CNT)
679#define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \
680 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
681 FW_DROP_LEVEL(bp))
682#define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
683
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700684
Eilon Greenstein33471622008-08-13 15:59:08 -0700685/* This is needed for determining of last_max */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300686#define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
687#define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700688
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700689
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300690#define BNX2X_SWCID_SHIFT 17
691#define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700692
693/* used on a CID received from the HW */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300694#define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700695#define CQE_CMD(x) (le32_to_cpu(x) >> \
696 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
697
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700698#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
699 le32_to_cpu((bd)->addr_lo))
700#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
701
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000702#define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
703#define BNX2X_DB_SHIFT 7 /* 128 bytes*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300704#if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
705#error "Min DB doorbell stride is 8"
706#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700707#define DPM_TRIGER_TYPE 0x40
708#define DOORBELL(bp, cid, val) \
709 do { \
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000710 writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700711 DPM_TRIGER_TYPE); \
712 } while (0)
713
714
715/* TX CSUM helpers */
716#define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
717 skb->csum_offset)
718#define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
719 skb->csum_offset))
720
721#define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
722
723#define XMIT_PLAIN 0
724#define XMIT_CSUM_V4 0x1
725#define XMIT_CSUM_V6 0x2
726#define XMIT_CSUM_TCP 0x4
727#define XMIT_GSO_V4 0x8
728#define XMIT_GSO_V6 0x10
729
730#define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
731#define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
732
733
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700734/* stuff added to make the code fit 80Col */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300735#define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
736#define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
737#define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
738#define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
739#define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700740
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -0700741#define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
742
743#define BNX2X_IP_CSUM_ERR(cqe) \
744 (!((cqe)->fast_path_cqe.status_flags & \
745 ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
746 ((cqe)->fast_path_cqe.type_error_flags & \
747 ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
748
749#define BNX2X_L4_CSUM_ERR(cqe) \
750 (!((cqe)->fast_path_cqe.status_flags & \
751 ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
752 ((cqe)->fast_path_cqe.type_error_flags & \
753 ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
754
755#define BNX2X_RX_CSUM_OK(cqe) \
756 (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700757
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000758#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
759 (((le16_to_cpu(flags) & \
760 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
761 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
762 == PRS_FLAG_OVERETH_IPV4)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700763#define BNX2X_RX_SUM_FIX(cqe) \
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000764 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700765
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300766
767#define FP_USB_FUNC_OFF \
768 offsetof(struct cstorm_status_block_u, func)
769#define FP_CSB_FUNC_OFF \
770 offsetof(struct cstorm_status_block_c, func)
771
David S. Miller8decf862011-09-22 03:23:13 -0400772#define HC_INDEX_ETH_RX_CQ_CONS 1
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300773
David S. Miller8decf862011-09-22 03:23:13 -0400774#define HC_INDEX_OOO_TX_CQ_CONS 4
775
776#define HC_INDEX_ETH_TX_CQ_CONS_COS0 5
777
778#define HC_INDEX_ETH_TX_CQ_CONS_COS1 6
779
780#define HC_INDEX_ETH_TX_CQ_CONS_COS2 7
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300781
Ariel Elior6383c0b2011-07-14 08:31:57 +0000782#define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0
783
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700784#define BNX2X_RX_SB_INDEX \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300785 (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200786
Ariel Elior6383c0b2011-07-14 08:31:57 +0000787#define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
788
789#define BNX2X_TX_SB_INDEX_COS0 \
790 (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700791
792/* end of fast path */
793
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700794/* common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200795
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700796struct bnx2x_common {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200797
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700798 u32 chip_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200799/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700800#define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200801
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700802#define CHIP_NUM(bp) (bp->common.chip_id >> 16)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700803#define CHIP_NUM_57710 0x164e
804#define CHIP_NUM_57711 0x164f
805#define CHIP_NUM_57711E 0x1650
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000806#define CHIP_NUM_57712 0x1662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300807#define CHIP_NUM_57712_MF 0x1663
808#define CHIP_NUM_57713 0x1651
809#define CHIP_NUM_57713E 0x1652
810#define CHIP_NUM_57800 0x168a
811#define CHIP_NUM_57800_MF 0x16a5
812#define CHIP_NUM_57810 0x168e
813#define CHIP_NUM_57810_MF 0x16ae
814#define CHIP_NUM_57840 0x168d
815#define CHIP_NUM_57840_MF 0x16ab
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700816#define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
817#define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
818#define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000819#define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300820#define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF)
821#define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800)
822#define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF)
823#define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810)
824#define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF)
825#define CHIP_IS_57840(bp) (CHIP_NUM(bp) == CHIP_NUM_57840)
826#define CHIP_IS_57840_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57840_MF)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700827#define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
828 CHIP_IS_57711E(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000829#define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300830 CHIP_IS_57712_MF(bp))
831#define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \
832 CHIP_IS_57800_MF(bp) || \
833 CHIP_IS_57810(bp) || \
834 CHIP_IS_57810_MF(bp) || \
835 CHIP_IS_57840(bp) || \
836 CHIP_IS_57840_MF(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000837#define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300838#define USES_WARPCORE(bp) (CHIP_IS_E3(bp))
839#define IS_E1H_OFFSET (!CHIP_IS_E1(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200840
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300841#define CHIP_REV_SHIFT 12
842#define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT)
843#define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK)
844#define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT)
845#define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700846/* assume maximum 5 revisions */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300847#define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700848/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
849#define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300850 !(CHIP_REV_VAL(bp) & 0x00001000))
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700851/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
852#define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300853 (CHIP_REV_VAL(bp) & 0x00001000))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200854
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700855#define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
856 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
857
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700858#define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
859#define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300860#define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
861 (CHIP_REV_SHIFT + 1)) \
862 << CHIP_REV_SHIFT)
863#define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \
864 CHIP_REV_SIM(bp) :\
865 CHIP_REV_VAL(bp))
866#define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \
867 (CHIP_REV(bp) == CHIP_REV_Bx))
868#define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \
869 (CHIP_REV(bp) == CHIP_REV_Ax))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200870
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700871 int flash_size;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +0000872#define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
873#define BNX2X_NVRAM_TIMEOUT_COUNT 30000
874#define BNX2X_NVRAM_PAGE_SIZE 256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200875
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700876 u32 shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +0000877 u32 shmem2_base;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000878 u32 mf_cfg_base;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000879 u32 mf2_cfg_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700880
881 u32 hw_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200882
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700883 u32 bc_ver;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000884
885 u8 int_block;
886#define INT_BLOCK_HC 0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000887#define INT_BLOCK_IGU 1
888#define INT_BLOCK_MODE_NORMAL 0
889#define INT_BLOCK_MODE_BW_COMP 2
890#define CHIP_INT_MODE_IS_NBC(bp) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300891 (!CHIP_IS_E1x(bp) && \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000892 !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
893#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
894
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000895 u8 chip_port_mode;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000896#define CHIP_4_PORT_MODE 0x0
897#define CHIP_2_PORT_MODE 0x1
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000898#define CHIP_PORT_MODE_NONE 0x2
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000899#define CHIP_MODE(bp) (bp->common.chip_port_mode)
900#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
Barak Witkowski1d187b32011-12-05 22:41:50 +0000901
902 u32 boot_mode;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700903};
904
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000905/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
906#define BNX2X_IGU_STAS_MSG_VF_CNT 64
907#define BNX2X_IGU_STAS_MSG_PF_CNT 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700908
909/* end of common */
910
911/* port */
912
913struct bnx2x_port {
914 u32 pmf;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200915
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000916 u32 link_config[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200917
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000918 u32 supported[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200919/* link settings - missing defines */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700920#define SUPPORTED_2500baseX_Full (1 << 15)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200921
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000922 u32 advertising[LINK_CONFIG_SIZE];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700923/* link settings - missing defines */
924#define ADVERTISED_2500baseX_Full (1 << 15)
925
926 u32 phy_addr;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700927
928 /* used to synchronize phy accesses */
929 struct mutex phy_mutex;
Eilon Greenstein46c6a672009-02-12 08:36:58 +0000930 int need_hw_lock;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700931
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700932 u32 port_stx;
933
934 struct nig_stats old_nig_stats;
935};
936
937/* end of port */
938
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300939#define STATS_OFFSET32(stat_name) \
940 (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700941
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300942/* slow path */
943
944/* slow path work-queue */
945extern struct workqueue_struct *bnx2x_wq;
946
947#define BNX2X_MAX_NUM_OF_VFS 64
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000948#define BNX2X_VF_ID_INVALID 0xFF
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700949
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000950/*
951 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
952 * control by the number of fast-path status blocks supported by the
953 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
954 * status block represents an independent interrupts context that can
955 * serve a regular L2 networking queue. However special L2 queues such
956 * as the FCoE queue do not require a FP-SB and other components like
957 * the CNIC may consume FP-SB reducing the number of possible L2 queues
958 *
959 * If the maximum number of FP-SB available is X then:
960 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
961 * regular L2 queues is Y=X-1
962 * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
963 * c. If the FCoE L2 queue is supported the actual number of L2 queues
964 * is Y+1
965 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
966 * slow-path interrupts) or Y+2 if CNIC is supported (one additional
967 * FP interrupt context for the CNIC).
968 * e. The number of HW context (CID count) is always X or X+1 if FCoE
969 * L2 queue is supported. the cid for the FCoE L2 queue is always X.
970 */
971
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300972/* fast-path interrupt contexts E1x */
973#define FP_SB_MAX_E1x 16
974/* fast-path interrupt contexts E2 */
975#define FP_SB_MAX_E2 HC_SB_MAX_SB_E2
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000976
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700977union cdu_context {
978 struct eth_context eth;
979 char pad[1024];
980};
981
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000982/* CDU host DB constants */
983#define CDU_ILT_PAGE_SZ_HW 3
Ariel Elior6383c0b2011-07-14 08:31:57 +0000984#define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 64K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000985#define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
986
987#ifdef BCM_CNIC
988#define CNIC_ISCSI_CID_MAX 256
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000989#define CNIC_FCOE_CID_MAX 2048
990#define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000991#define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
992#endif
993
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300994#define QM_ILT_PAGE_SZ_HW 0
995#define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000996#define QM_CID_ROUND 1024
997
998#ifdef BCM_CNIC
999/* TM (timers) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001000#define TM_ILT_PAGE_SZ_HW 0
1001#define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001002/* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
1003#define TM_CONN_NUM 1024
1004#define TM_ILT_SZ (8 * TM_CONN_NUM)
1005#define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1006
1007/* SRC (Searcher) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001008#define SRC_ILT_PAGE_SZ_HW 0
1009#define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001010#define SRC_HASH_BITS 10
1011#define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
1012#define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
1013#define SRC_T2_SZ SRC_ILT_SZ
1014#define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001015
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001016#endif
1017
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001018#define MAX_DMAE_C 8
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001019
1020/* DMA memory not used in fastpath */
1021struct bnx2x_slowpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001022 union {
1023 struct mac_configuration_cmd e1x;
1024 struct eth_classify_rules_ramrod_data e2;
1025 } mac_rdata;
1026
1027
1028 union {
1029 struct tstorm_eth_mac_filter_config e1x;
1030 struct eth_filter_rules_ramrod_data e2;
1031 } rx_mode_rdata;
1032
1033 union {
1034 struct mac_configuration_cmd e1;
1035 struct eth_multicast_rules_ramrod_data e2;
1036 } mcast_rdata;
1037
1038 struct eth_rss_update_ramrod_data rss_rdata;
1039
1040 /* Queue State related ramrods are always sent under rtnl_lock */
1041 union {
1042 struct client_init_ramrod_data init_data;
1043 struct client_update_ramrod_data update_data;
1044 } q_rdata;
1045
1046 union {
1047 struct function_start_data func_start;
Dmitry Kravkov6debea82011-07-19 01:42:04 +00001048 /* pfc configuration for DCBX ramrod */
1049 struct flow_control_configuration pfc_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001050 } func_rdata;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001051
1052 /* used by dmae command executer */
1053 struct dmae_command dmae[MAX_DMAE_C];
1054
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001055 u32 stats_comp;
1056 union mac_stats mac_stats;
1057 struct nig_stats nig_stats;
1058 struct host_port_stats port_stats;
1059 struct host_func_stats func_stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001060
1061 u32 wb_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001062 u32 wb_data[4];
Barak Witkowski1d187b32011-12-05 22:41:50 +00001063
1064 union drv_info_to_mcp drv_info_to_mcp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001065};
1066
1067#define bnx2x_sp(bp, var) (&bp->slowpath->var)
1068#define bnx2x_sp_mapping(bp, var) \
1069 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001070
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001071
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001072/* attn group wiring */
1073#define MAX_DYNAMIC_ATTN_GRPS 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001074
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001075struct attn_route {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001076 u32 sig[5];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001077};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001078
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001079struct iro {
1080 u32 base;
1081 u16 m1;
1082 u16 m2;
1083 u16 m3;
1084 u16 size;
1085};
1086
1087struct hw_context {
1088 union cdu_context *vcxt;
1089 dma_addr_t cxt_mapping;
1090 size_t size;
1091};
1092
1093/* forward */
1094struct bnx2x_ilt;
1095
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001096
1097enum bnx2x_recovery_state {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001098 BNX2X_RECOVERY_DONE,
1099 BNX2X_RECOVERY_INIT,
1100 BNX2X_RECOVERY_WAIT,
Ariel Elior95c6c6162012-01-26 06:01:52 +00001101 BNX2X_RECOVERY_FAILED,
1102 BNX2X_RECOVERY_NIC_LOADING
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001103};
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001104
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001105/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001106 * Event queue (EQ or event ring) MC hsi
1107 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1108 */
1109#define NUM_EQ_PAGES 1
1110#define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1111#define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
1112#define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1113#define EQ_DESC_MASK (NUM_EQ_DESC - 1)
1114#define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1115
1116/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1117#define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
1118 (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1119
1120/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1121#define EQ_DESC(x) ((x) & EQ_DESC_MASK)
1122
1123#define BNX2X_EQ_INDEX \
1124 (&bp->def_status_blk->sp_sb.\
1125 index_values[HC_SP_INDEX_EQ_CONS])
1126
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001127/* This is a data that will be used to create a link report message.
1128 * We will keep the data used for the last link report in order
1129 * to prevent reporting the same link parameters twice.
1130 */
1131struct bnx2x_link_report_data {
1132 u16 line_speed; /* Effective line speed */
1133 unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
1134};
1135
1136enum {
1137 BNX2X_LINK_REPORT_FD, /* Full DUPLEX */
1138 BNX2X_LINK_REPORT_LINK_DOWN,
1139 BNX2X_LINK_REPORT_RX_FC_ON,
1140 BNX2X_LINK_REPORT_TX_FC_ON,
1141};
1142
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001143enum {
1144 BNX2X_PORT_QUERY_IDX,
1145 BNX2X_PF_QUERY_IDX,
Barak Witkowski50f0a562011-12-05 21:52:23 +00001146 BNX2X_FCOE_QUERY_IDX,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001147 BNX2X_FIRST_QUEUE_QUERY_IDX,
1148};
1149
1150struct bnx2x_fw_stats_req {
1151 struct stats_query_header hdr;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001152 struct stats_query_entry query[FP_SB_MAX_E1x+
1153 BNX2X_FIRST_QUEUE_QUERY_IDX];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001154};
1155
1156struct bnx2x_fw_stats_data {
1157 struct stats_counter storm_counters;
1158 struct per_port_stats port;
1159 struct per_pf_stats pf;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001160 struct fcoe_statistics_params fcoe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001161 struct per_queue_stats queue_stats[1];
1162};
1163
Ariel Elior7be08a72011-07-14 08:31:19 +00001164/* Public slow path states */
1165enum {
Ariel Elior6383c0b2011-07-14 08:31:57 +00001166 BNX2X_SP_RTNL_SETUP_TC,
Ariel Elior7be08a72011-07-14 08:31:19 +00001167 BNX2X_SP_RTNL_TX_TIMEOUT,
Ariel Elior83048592011-11-13 04:34:29 +00001168 BNX2X_SP_RTNL_FAN_FAILURE,
Ariel Elior7be08a72011-07-14 08:31:19 +00001169};
1170
1171
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001172struct bnx2x {
1173 /* Fields used in the tx and intr/napi performance paths
1174 * are grouped together in the beginning of the structure
1175 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001176 struct bnx2x_fastpath *fp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001177 void __iomem *regview;
1178 void __iomem *doorbells;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001179 u16 db_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001180
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001181 u8 pf_num; /* absolute PF number */
1182 u8 pfid; /* per-path PF number */
1183 int base_fw_ndsb; /**/
1184#define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1185#define BP_PORT(bp) (bp->pfid & 1)
1186#define BP_FUNC(bp) (bp->pfid)
1187#define BP_ABS_FUNC(bp) (bp->pf_num)
David S. Miller8decf862011-09-22 03:23:13 -04001188#define BP_VN(bp) ((bp)->pfid >> 1)
1189#define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
1190#define BP_L_ID(bp) (BP_VN(bp) << 2)
1191#define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\
1192 (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1))
1193#define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001194
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001195 struct net_device *dev;
1196 struct pci_dev *pdev;
1197
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001198 const struct iro *iro_arr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001199#define IRO (bp->iro_arr)
1200
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001201 enum bnx2x_recovery_state recovery_state;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001202 int is_leader;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001203 struct msix_entry *msix_table;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001204
1205 int tx_ring_size;
1206
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001207/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1208#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001209#define ETH_MIN_PACKET_SIZE 60
1210#define ETH_MAX_PACKET_SIZE 1500
1211#define ETH_MAX_JUMBO_PACKET_SIZE 9600
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001212/* TCP with Timestamp Option (32) + IPv6 (40) */
1213#define ETH_MAX_TPA_HEADER_SIZE 72
Dmitry Kravkovfe603b42012-02-20 09:59:11 +00001214#define ETH_MIN_TPA_HEADER_SIZE 40
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001215
Eilon Greenstein0f008462009-02-12 08:36:18 +00001216 /* Max supported alignment is 256 (8 shift) */
Eric Dumazete52fcb22011-11-14 06:05:34 +00001217#define BNX2X_RX_ALIGN_SHIFT min(8, L1_CACHE_SHIFT)
1218
1219 /* FW uses 2 Cache lines Alignment for start packet and size
1220 *
1221 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1222 * at the end of skb->data, to avoid wasting a full cache line.
1223 * This reduces memory use (skb->truesize).
1224 */
1225#define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT)
1226
1227#define BNX2X_FW_RX_ALIGN_END \
1228 max(1UL << BNX2X_RX_ALIGN_SHIFT, \
1229 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1230
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001231#define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
Eilon Greenstein0f008462009-02-12 08:36:18 +00001232
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001233 struct host_sp_status_block *def_status_blk;
1234#define DEF_SB_IGU_ID 16
1235#define DEF_SB_ID HC_SP_SB_ID
1236 __le16 def_idx;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001237 __le16 def_att_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001238 u32 attn_state;
1239 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001240
1241 /* slow path ring */
1242 struct eth_spe *spq;
1243 dma_addr_t spq_mapping;
1244 u16 spq_prod_idx;
1245 struct eth_spe *spq_prod_bd;
1246 struct eth_spe *spq_last_bd;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001247 __le16 *dsb_sp_prod;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001248 atomic_t cq_spq_left; /* ETH_XXX ramrods credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001249 /* used to synchronize spq accesses */
1250 spinlock_t spq_lock;
1251
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001252 /* event queue */
1253 union event_ring_elem *eq_ring;
1254 dma_addr_t eq_mapping;
1255 u16 eq_prod;
1256 u16 eq_cons;
1257 __le16 *eq_cons_sb;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001258 atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001259
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001260
1261
1262 /* Counter for marking that there is a STAT_QUERY ramrod pending */
1263 u16 stats_pending;
1264 /* Counter for completed statistics ramrods */
1265 u16 stats_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001266
Eilon Greenstein33471622008-08-13 15:59:08 -07001267 /* End of fields used in the performance code paths */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001268
1269 int panic;
Joe Perches7995c642010-02-17 15:01:52 +00001270 int msg_enable;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001271
1272 u32 flags;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001273#define PCIX_FLAG (1 << 0)
1274#define PCI_32BIT_FLAG (1 << 1)
1275#define ONE_PORT_FLAG (1 << 2)
1276#define NO_WOL_FLAG (1 << 3)
1277#define USING_DAC_FLAG (1 << 4)
1278#define USING_MSIX_FLAG (1 << 5)
1279#define USING_MSI_FLAG (1 << 6)
1280#define DISABLE_MSI_FLAG (1 << 7)
1281#define TPA_ENABLE_FLAG (1 << 8)
1282#define NO_MCP_FLAG (1 << 9)
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00001283
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001284#define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001285#define GRO_ENABLE_FLAG (1 << 10)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001286#define MF_FUNC_DIS (1 << 11)
1287#define OWN_CNIC_IRQ (1 << 12)
1288#define NO_ISCSI_OOO_FLAG (1 << 13)
1289#define NO_ISCSI_FLAG (1 << 14)
1290#define NO_FCOE_FLAG (1 << 15)
Barak Witkowski0e898dd2011-12-05 21:52:22 +00001291#define BC_SUPPORTS_PFC_STATS (1 << 17)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001292
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00001293#define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG)
1294#define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001295#define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
Michael Chan37b091b2009-10-10 13:46:55 +00001296
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001297 int pm_cap;
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00001298 int mrrs;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001299
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001300 struct delayed_work sp_task;
Ariel Elior7be08a72011-07-14 08:31:19 +00001301 struct delayed_work sp_rtnl_task;
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001302
1303 struct delayed_work period_task;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001304 struct timer_list timer;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001305 int current_interval;
1306
1307 u16 fw_seq;
1308 u16 fw_drv_pulse_wr_seq;
1309 u32 func_stx;
1310
1311 struct link_params link_params;
1312 struct link_vars link_vars;
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001313 u32 link_cnt;
1314 struct bnx2x_link_report_data last_reported_link;
1315
Eilon Greenstein01cd4522009-08-12 08:23:08 +00001316 struct mdio_if_info mdio;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001317
1318 struct bnx2x_common common;
1319 struct bnx2x_port port;
1320
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00001321 struct cmng_struct_per_port cmng;
1322 u32 vn_weight_sum;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001323 u32 mf_config[E1HVN_MAX];
1324 u32 mf2_config[E2_FUNC_MAX];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001325 u32 path_has_ovlan; /* E3 */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001326 u16 mf_ov;
1327 u8 mf_mode;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001328#define IS_MF(bp) (bp->mf_mode != 0)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001329#define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
1330#define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001331
Eliezer Tamirf1410642008-02-28 11:51:50 -08001332 u8 wol;
1333
Dmitry Kravkovfe603b42012-02-20 09:59:11 +00001334 bool gro_check;
1335
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001336 int rx_ring_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001337
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001338 u16 tx_quick_cons_trip_int;
1339 u16 tx_quick_cons_trip;
1340 u16 tx_ticks_int;
1341 u16 tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001342
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001343 u16 rx_quick_cons_trip_int;
1344 u16 rx_quick_cons_trip;
1345 u16 rx_ticks_int;
1346 u16 rx_ticks;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001347/* Maximal coalescing timeout in us */
1348#define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001349
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001350 u32 lin_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001351
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001352 u16 state;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001353#define BNX2X_STATE_CLOSED 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001354#define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1355#define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001356#define BNX2X_STATE_OPEN 0x3000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001357#define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001358#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001359
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001360#define BNX2X_STATE_DIAG 0xe000
1361#define BNX2X_STATE_ERROR 0xf000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001362
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001363 int multi_mode;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001364#define BNX2X_MAX_PRIORITY 8
1365#define BNX2X_MAX_ENTRIES_PER_PRI 16
1366#define BNX2X_MAX_COS 3
1367#define BNX2X_MAX_TX_COS 2
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001368 int num_queues;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00001369 int disable_tpa;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001370
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001371 u32 rx_mode;
1372#define BNX2X_RX_MODE_NONE 0
1373#define BNX2X_RX_MODE_NORMAL 1
1374#define BNX2X_RX_MODE_ALLMULTI 2
1375#define BNX2X_RX_MODE_PROMISC 3
1376#define BNX2X_MAX_MULTICAST 64
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001377
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001378 u8 igu_dsb_id;
1379 u8 igu_base_sb;
1380 u8 igu_sb_cnt;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001381 dma_addr_t def_status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001382
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001383 struct bnx2x_slowpath *slowpath;
1384 dma_addr_t slowpath_mapping;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001385
1386 /* Total number of FW statistics requests */
1387 u8 fw_stats_num;
1388
1389 /*
1390 * This is a memory buffer that will contain both statistics
1391 * ramrod request and data.
1392 */
1393 void *fw_stats;
1394 dma_addr_t fw_stats_mapping;
1395
1396 /*
1397 * FW statistics request shortcut (points at the
1398 * beginning of fw_stats buffer).
1399 */
1400 struct bnx2x_fw_stats_req *fw_stats_req;
1401 dma_addr_t fw_stats_req_mapping;
1402 int fw_stats_req_sz;
1403
1404 /*
1405 * FW statistics data shortcut (points at the begining of
1406 * fw_stats buffer + fw_stats_req_sz).
1407 */
1408 struct bnx2x_fw_stats_data *fw_stats_data;
1409 dma_addr_t fw_stats_data_mapping;
1410 int fw_stats_data_sz;
1411
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001412 struct hw_context context;
1413
1414 struct bnx2x_ilt *ilt;
1415#define BP_ILT(bp) ((bp)->ilt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001416#define ILT_MAX_LINES 256
Ariel Elior6383c0b2011-07-14 08:31:57 +00001417/*
1418 * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
1419 * to CNIC.
1420 */
1421#define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_PRESENT)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001422
Ariel Elior6383c0b2011-07-14 08:31:57 +00001423/*
1424 * Maximum CID count that might be required by the bnx2x:
1425 * Max Tss * Max_Tx_Multi_Cos + CNIC L2 Clients (FCoE and iSCSI related)
1426 */
1427#define BNX2X_L2_CID_COUNT(bp) (MAX_TXQS_PER_COS * BNX2X_MULTI_TX_COS +\
1428 NON_ETH_CONTEXT_USE + CNIC_PRESENT)
1429#define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1430 ILT_PAGE_CIDS))
1431#define BNX2X_DB_SIZE(bp) (BNX2X_L2_CID_COUNT(bp) * (1 << BNX2X_DB_SHIFT))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001432
1433 int qm_cid_count;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001434
Eilon Greensteina18f5122009-08-12 08:23:26 +00001435 int dropless_fc;
1436
Michael Chan37b091b2009-10-10 13:46:55 +00001437#ifdef BCM_CNIC
1438 u32 cnic_flags;
1439#define BNX2X_CNIC_FLAG_MAC_SET 1
Michael Chan37b091b2009-10-10 13:46:55 +00001440 void *t2;
1441 dma_addr_t t2_mapping;
Eric Dumazet13707f92011-01-26 19:28:23 +00001442 struct cnic_ops __rcu *cnic_ops;
Michael Chan37b091b2009-10-10 13:46:55 +00001443 void *cnic_data;
1444 u32 cnic_tag;
1445 struct cnic_eth_dev cnic_eth_dev;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001446 union host_hc_status_block cnic_sb;
Michael Chan37b091b2009-10-10 13:46:55 +00001447 dma_addr_t cnic_sb_mapping;
Michael Chan37b091b2009-10-10 13:46:55 +00001448 struct eth_spe *cnic_kwq;
1449 struct eth_spe *cnic_kwq_prod;
1450 struct eth_spe *cnic_kwq_cons;
1451 struct eth_spe *cnic_kwq_last;
1452 u16 cnic_kwq_pending;
1453 u16 cnic_spq_pending;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001454 u8 fip_mac[ETH_ALEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001455 struct mutex cnic_mutex;
1456 struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1457
1458 /* Start index of the "special" (CNIC related) L2 cleints */
1459 u8 cnic_base_cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00001460#endif
1461
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001462 int dmae_ready;
1463 /* used to synchronize dmae accesses */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001464 spinlock_t dmae_lock;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001465
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001466 /* used to protect the FW mail box */
1467 struct mutex fw_mb_mutex;
1468
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001469 /* used to synchronize stats collecting */
1470 int stats_state;
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00001471
1472 /* used for synchronization of concurrent threads statistics handling */
1473 spinlock_t stats_lock;
1474
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001475 /* used by dmae command loader */
1476 struct dmae_command stats_dmae;
1477 int executer_idx;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001478
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001479 u16 stats_counter;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001480 struct bnx2x_eth_stats eth_stats;
Mintz Yuval1355b702012-02-15 02:10:22 +00001481 struct bnx2x_eth_stats_old eth_stats_old;
1482 struct bnx2x_net_stats_old net_stats_old;
1483 struct bnx2x_fw_port_stats_old fw_stats_old;
1484 bool stats_init;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001485
1486 struct z_stream_s *strm;
1487 void *gunzip_buf;
1488 dma_addr_t gunzip_mapping;
1489 int gunzip_outlen;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001490#define FW_BUF_SIZE 0x8000
Eilon Greenstein573f2032009-08-12 08:24:14 +00001491#define GUNZIP_BUF(bp) (bp->gunzip_buf)
1492#define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1493#define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001494
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001495 struct raw_op *init_ops;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001496 /* Init blocks offsets inside init_ops */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001497 u16 *init_ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001498 /* Data blob - has 32 bit granularity */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001499 u32 *init_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001500 u32 init_mode_flags;
1501#define INIT_MODE_FLAGS(bp) (bp->init_mode_flags)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001502 /* Zipped PRAM blobs - raw data */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001503 const u8 *tsem_int_table_data;
1504 const u8 *tsem_pram_data;
1505 const u8 *usem_int_table_data;
1506 const u8 *usem_pram_data;
1507 const u8 *xsem_int_table_data;
1508 const u8 *xsem_pram_data;
1509 const u8 *csem_int_table_data;
1510 const u8 *csem_pram_data;
Eilon Greenstein573f2032009-08-12 08:24:14 +00001511#define INIT_OPS(bp) (bp->init_ops)
1512#define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1513#define INIT_DATA(bp) (bp->init_data)
1514#define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1515#define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1516#define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1517#define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1518#define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1519#define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1520#define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1521#define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1522
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001523#define PHY_FW_VER_LEN 20
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001524 char fw_ver[32];
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001525 const struct firmware *firmware;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001526
Shmulik Ravid785b9b12010-12-30 06:27:03 +00001527 /* DCB support on/off */
1528 u16 dcb_state;
1529#define BNX2X_DCB_STATE_OFF 0
1530#define BNX2X_DCB_STATE_ON 1
1531
1532 /* DCBX engine mode */
1533 int dcbx_enabled;
1534#define BNX2X_DCBX_ENABLED_OFF 0
1535#define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1
1536#define BNX2X_DCBX_ENABLED_ON_NEG_ON 2
1537#define BNX2X_DCBX_ENABLED_INVALID (-1)
1538
1539 bool dcbx_mode_uset;
1540
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001541 struct bnx2x_config_dcbx_params dcbx_config_params;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001542 struct bnx2x_dcbx_port_params dcbx_port_params;
1543 int dcb_version;
1544
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001545 /* CAM credit pools */
1546 struct bnx2x_credit_pool_obj macs_pool;
1547
1548 /* RX_MODE object */
1549 struct bnx2x_rx_mode_obj rx_mode_obj;
1550
1551 /* MCAST object */
1552 struct bnx2x_mcast_obj mcast_obj;
1553
1554 /* RSS configuration object */
1555 struct bnx2x_rss_config_obj rss_conf_obj;
1556
1557 /* Function State controlling object */
1558 struct bnx2x_func_sp_obj func_obj;
1559
1560 unsigned long sp_state;
1561
Ariel Elior7be08a72011-07-14 08:31:19 +00001562 /* operation indication for the sp_rtnl task */
1563 unsigned long sp_rtnl_state;
1564
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001565 /* DCBX Negotation results */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001566 struct dcbx_features dcbx_local_feat;
1567 u32 dcbx_error;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001568
Shmulik Ravid0be6bc62011-05-18 02:55:31 +00001569#ifdef BCM_DCBNL
1570 struct dcbx_features dcbx_remote_feat;
1571 u32 dcbx_remote_flags;
1572#endif
Dmitry Kravkove3835b92011-03-06 10:50:44 +00001573 u32 pending_max;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001574
1575 /* multiple tx classes of service */
1576 u8 max_cos;
1577
1578 /* priority to cos mapping */
1579 u8 prio_to_cos[8];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001580};
1581
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001582/* Tx queues may be less or equal to Rx queues */
1583extern int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001584#define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
Ariel Elior6383c0b2011-07-14 08:31:57 +00001585#define BNX2X_NUM_ETH_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - NON_ETH_CONTEXT_USE)
1586#define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001587
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001588#define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001589
Ariel Elior6383c0b2011-07-14 08:31:57 +00001590#define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp)
1591/* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001592
1593#define RSS_IPV4_CAP_MASK \
1594 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1595
1596#define RSS_IPV4_TCP_CAP_MASK \
1597 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1598
1599#define RSS_IPV6_CAP_MASK \
1600 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1601
1602#define RSS_IPV6_TCP_CAP_MASK \
1603 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1604
1605/* func init flags */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001606#define FUNC_FLG_RSS 0x0001
1607#define FUNC_FLG_STATS 0x0002
1608/* removed FUNC_FLG_UNMATCHED 0x0004 */
1609#define FUNC_FLG_TPA 0x0008
1610#define FUNC_FLG_SPQ 0x0010
1611#define FUNC_FLG_LEADING 0x0020 /* PF only */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001612
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001613
1614struct bnx2x_func_init_params {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001615 /* dma */
1616 dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
1617 dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
1618
1619 u16 func_flgs;
1620 u16 func_id; /* abs fid */
1621 u16 pf_id;
1622 u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
1623};
1624
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001625#define for_each_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001626 for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001627
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001628#define for_each_nondefault_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001629 for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001630
1631#define for_each_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001632 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001633 if (skip_queue(bp, var)) \
1634 continue; \
1635 else
1636
Ariel Elior6383c0b2011-07-14 08:31:57 +00001637/* Skip forwarding FP */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001638#define for_each_rx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001639 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001640 if (skip_rx_queue(bp, var)) \
1641 continue; \
1642 else
1643
Ariel Elior6383c0b2011-07-14 08:31:57 +00001644/* Skip OOO FP */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001645#define for_each_tx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001646 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001647 if (skip_tx_queue(bp, var)) \
1648 continue; \
1649 else
1650
1651#define for_each_nondefault_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001652 for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001653 if (skip_queue(bp, var)) \
1654 continue; \
1655 else
1656
Ariel Elior6383c0b2011-07-14 08:31:57 +00001657#define for_each_cos_in_tx_queue(fp, var) \
1658 for ((var) = 0; (var) < (fp)->max_cos; (var)++)
1659
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001660/* skip rx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08001661 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001662 */
1663#define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1664
1665/* skip tx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08001666 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001667 */
1668#define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1669
1670#define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
Eilon Greenstein3196a882008-08-13 15:58:49 -07001671
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001672
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001673
1674
1675/**
1676 * bnx2x_set_mac_one - configure a single MAC address
1677 *
1678 * @bp: driver handle
1679 * @mac: MAC to configure
1680 * @obj: MAC object handle
1681 * @set: if 'true' add a new MAC, otherwise - delete
1682 * @mac_type: the type of the MAC to configure (e.g. ETH, UC list)
1683 * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
1684 *
1685 * Configures one MAC according to provided parameters or continues the
1686 * execution of previously scheduled commands if RAMROD_CONT is set in
1687 * ramrod_flags.
1688 *
1689 * Returns zero if operation has successfully completed, a positive value if the
1690 * operation has been successfully scheduled and a negative - if a requested
1691 * operations has failed.
1692 */
1693int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
1694 struct bnx2x_vlan_mac_obj *obj, bool set,
1695 int mac_type, unsigned long *ramrod_flags);
1696/**
1697 * Deletes all MACs configured for the specific MAC object.
1698 *
1699 * @param bp Function driver instance
1700 * @param mac_obj MAC object to cleanup
1701 *
1702 * @return zero if all MACs were cleaned
1703 */
1704
1705/**
1706 * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
1707 *
1708 * @bp: driver handle
1709 * @mac_obj: MAC object handle
1710 * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC)
1711 * @wait_for_comp: if 'true' block until completion
1712 *
1713 * Deletes all MACs of the specific type (e.g. ETH, UC list).
1714 *
1715 * Returns zero if operation has successfully completed, a positive value if the
1716 * operation has been successfully scheduled and a negative - if a requested
1717 * operations has failed.
1718 */
1719int bnx2x_del_all_macs(struct bnx2x *bp,
1720 struct bnx2x_vlan_mac_obj *mac_obj,
1721 int mac_type, bool wait_for_comp);
1722
1723/* Init Function API */
1724void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
1725int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
1726int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1727int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
1728int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001729void bnx2x_read_mf_cfg(struct bnx2x *bp);
1730
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001731
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001732/* dmae */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001733void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1734void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1735 u32 len32);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001736void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
1737u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1738u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1739u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1740 bool with_comp, u8 comp_type);
1741
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001742
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001743void bnx2x_calc_fc_adv(struct bnx2x *bp);
1744int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001745 u32 data_hi, u32 data_lo, int cmd_type);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001746void bnx2x_update_coalesce(struct bnx2x *bp);
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00001747int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001748
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001749static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
1750 int wait)
1751{
1752 u32 val;
1753
1754 do {
1755 val = REG_RD(bp, reg);
1756 if (val == expected)
1757 break;
1758 ms -= wait;
1759 msleep(wait);
1760
1761 } while (ms > 0);
1762
1763 return val;
1764}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001765
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001766#define BNX2X_ILT_ZALLOC(x, y, size) \
1767 do { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001768 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001769 if (x) \
1770 memset(x, 0, size); \
1771 } while (0)
1772
1773#define BNX2X_ILT_FREE(x, y, size) \
1774 do { \
1775 if (x) { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001776 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001777 x = NULL; \
1778 y = 0; \
1779 } \
1780 } while (0)
1781
1782#define ILOG2(x) (ilog2((x)))
1783
1784#define ILT_NUM_PAGE_ENTRIES (3072)
1785/* In 57710/11 we use whole table since we have 8 func
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001786 * In 57712 we have only 4 func, but use same size per func, then only half of
1787 * the table in use
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001788 */
1789#define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
1790
1791#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
1792/*
1793 * the phys address is shifted right 12 bits and has an added
1794 * 1=valid bit added to the 53rd bit
1795 * then since this is a wide register(TM)
1796 * we split it into two 32 bit writes
1797 */
1798#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1799#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001800
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001801/* load/unload mode */
1802#define LOAD_NORMAL 0
1803#define LOAD_OPEN 1
1804#define LOAD_DIAG 2
1805#define UNLOAD_NORMAL 0
1806#define UNLOAD_CLOSE 1
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001807#define UNLOAD_RECOVERY 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001808
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001809
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001810/* DMAE command defines */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001811#define DMAE_TIMEOUT -1
1812#define DMAE_PCI_ERROR -2 /* E2 and onward */
1813#define DMAE_NOT_RDY -3
1814#define DMAE_PCI_ERR_FLAG 0x80000000
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001815
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001816#define DMAE_SRC_PCI 0
1817#define DMAE_SRC_GRC 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001818
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001819#define DMAE_DST_NONE 0
1820#define DMAE_DST_PCI 1
1821#define DMAE_DST_GRC 2
1822
1823#define DMAE_COMP_PCI 0
1824#define DMAE_COMP_GRC 1
1825
1826/* E2 and onward - PCI error handling in the completion */
1827
1828#define DMAE_COMP_REGULAR 0
1829#define DMAE_COM_SET_ERR 1
1830
1831#define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
1832 DMAE_COMMAND_SRC_SHIFT)
1833#define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
1834 DMAE_COMMAND_SRC_SHIFT)
1835
1836#define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
1837 DMAE_COMMAND_DST_SHIFT)
1838#define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
1839 DMAE_COMMAND_DST_SHIFT)
1840
1841#define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
1842 DMAE_COMMAND_C_DST_SHIFT)
1843#define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
1844 DMAE_COMMAND_C_DST_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001845
1846#define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
1847
1848#define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
1849#define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
1850#define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
1851#define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
1852
1853#define DMAE_CMD_PORT_0 0
1854#define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
1855
1856#define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
1857#define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
1858#define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
1859
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001860#define DMAE_SRC_PF 0
1861#define DMAE_SRC_VF 1
1862
1863#define DMAE_DST_PF 0
1864#define DMAE_DST_VF 1
1865
1866#define DMAE_C_SRC 0
1867#define DMAE_C_DST 1
1868
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001869#define DMAE_LEN32_RD_MAX 0x80
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +00001870#define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001871
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001872#define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
1873 indicates eror */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001874
1875#define MAX_DMAE_C_PER_PORT 8
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001876#define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
David S. Miller8decf862011-09-22 03:23:13 -04001877 BP_VN(bp))
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001878#define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001879 E1HVN_MAX)
1880
Eliezer Tamir25047952008-02-28 11:50:16 -08001881/* PCIE link and speed */
1882#define PCICFG_LINK_WIDTH 0x1f00000
1883#define PCICFG_LINK_WIDTH_SHIFT 20
1884#define PCICFG_LINK_SPEED 0xf0000
1885#define PCICFG_LINK_SPEED_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001886
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001887
Eilon Greensteind3d4f492009-02-12 08:36:27 +00001888#define BNX2X_NUM_TESTS 7
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001889
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001890#define BNX2X_PHY_LOOPBACK 0
1891#define BNX2X_MAC_LOOPBACK 1
1892#define BNX2X_PHY_LOOPBACK_FAILED 1
1893#define BNX2X_MAC_LOOPBACK_FAILED 2
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001894#define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
1895 BNX2X_PHY_LOOPBACK_FAILED)
Eliezer Tamir96fc1782008-02-28 11:57:55 -08001896
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001897
1898#define STROM_ASSERT_ARRAY_SIZE 50
1899
Eliezer Tamir96fc1782008-02-28 11:57:55 -08001900
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001901/* must be used on a CID before placing it on a HW ring */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001902#define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
David S. Miller8decf862011-09-22 03:23:13 -04001903 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001904 (x))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001905
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001906#define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
1907#define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
1908
1909
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001910#define BNX2X_BTR 4
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001911#define MAX_SPQ_PENDING 8
1912
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00001913/* CMNG constants, as derived from system spec calculations */
1914/* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
1915#define DEF_MIN_RATE 100
Dmitry Kravkov9b3de1ef2011-03-06 10:51:37 +00001916/* resolution of the rate shaping timer - 400 usec */
1917#define RS_PERIODIC_TIMEOUT_USEC 400
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001918/* number of bytes in single QM arbitration cycle -
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00001919 * coefficient for calculating the fairness timer */
1920#define QM_ARB_BYTES 160000
1921/* resolution of Min algorithm 1:100 */
1922#define MIN_RES 100
1923/* how many bytes above threshold for the minimal credit of Min algorithm*/
1924#define MIN_ABOVE_THRESH 32768
1925/* Fairness algorithm integration time coefficient -
1926 * for calculating the actual Tfair */
1927#define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES)
1928/* Memory of fairness algorithm . 2 cycles */
1929#define FAIR_MEM 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001930
1931
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001932#define ATTN_NIG_FOR_FUNC (1L << 8)
1933#define ATTN_SW_TIMER_4_FUNC (1L << 9)
1934#define GPIO_2_FUNC (1L << 10)
1935#define GPIO_3_FUNC (1L << 11)
1936#define GPIO_4_FUNC (1L << 12)
1937#define ATTN_GENERAL_ATTN_1 (1L << 13)
1938#define ATTN_GENERAL_ATTN_2 (1L << 14)
1939#define ATTN_GENERAL_ATTN_3 (1L << 15)
1940#define ATTN_GENERAL_ATTN_4 (1L << 13)
1941#define ATTN_GENERAL_ATTN_5 (1L << 14)
1942#define ATTN_GENERAL_ATTN_6 (1L << 15)
1943
1944#define ATTN_HARD_WIRED_MASK 0xff00
1945#define ATTENTION_ID 4
1946
1947
1948/* stuff added to make the code fit 80Col */
1949
1950#define BNX2X_PMF_LINK_ASSERT \
1951 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
1952
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001953#define BNX2X_MC_ASSERT_BITS \
1954 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1955 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1956 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1957 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
1958
1959#define BNX2X_MCP_ASSERT \
1960 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
1961
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001962#define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
1963#define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
1964 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
1965 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
1966 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
1967 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
1968 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
1969
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001970#define HW_INTERRUT_ASSERT_SET_0 \
1971 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
1972 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
1973 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001974 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001975#define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001976 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
1977 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
1978 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001979 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
1980 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
1981 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001982#define HW_INTERRUT_ASSERT_SET_1 \
1983 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
1984 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
1985 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
1986 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
1987 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
1988 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
1989 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
1990 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
1991 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
1992 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
1993 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001994#define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001995 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001996 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001997 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001998 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001999 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002000 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002001 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002002 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002003 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2004 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002005 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002006 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2007 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002008 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2009 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002010#define HW_INTERRUT_ASSERT_SET_2 \
2011 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2012 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2013 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2014 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2015 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002016#define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002017 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2018 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2019 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2020 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002021 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002022 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2023 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2024
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002025#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
2026 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
2027 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
2028 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002029
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00002030#define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
2031 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
2032
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002033#define MULTI_MASK 0x7f
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002034
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002035
2036#define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func)
2037#define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func)
2038#define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func)
2039#define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func)
2040
2041#define DEF_USB_IGU_INDEX_OFF \
2042 offsetof(struct cstorm_def_status_block_u, igu_index)
2043#define DEF_CSB_IGU_INDEX_OFF \
2044 offsetof(struct cstorm_def_status_block_c, igu_index)
2045#define DEF_XSB_IGU_INDEX_OFF \
2046 offsetof(struct xstorm_def_status_block, igu_index)
2047#define DEF_TSB_IGU_INDEX_OFF \
2048 offsetof(struct tstorm_def_status_block, igu_index)
2049
2050#define DEF_USB_SEGMENT_OFF \
2051 offsetof(struct cstorm_def_status_block_u, segment)
2052#define DEF_CSB_SEGMENT_OFF \
2053 offsetof(struct cstorm_def_status_block_c, segment)
2054#define DEF_XSB_SEGMENT_OFF \
2055 offsetof(struct xstorm_def_status_block, segment)
2056#define DEF_TSB_SEGMENT_OFF \
2057 offsetof(struct tstorm_def_status_block, segment)
2058
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002059#define BNX2X_SP_DSB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002060 (&bp->def_status_blk->sp_sb.\
2061 index_values[HC_SP_INDEX_ETH_DEF_CONS])
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002062
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002063#define SET_FLAG(value, mask, flag) \
2064 do {\
2065 (value) &= ~(mask);\
2066 (value) |= ((flag) << (mask##_SHIFT));\
2067 } while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002068
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002069#define GET_FLAG(value, mask) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002070 (((value) & (mask)) >> (mask##_SHIFT))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002071
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002072#define GET_FIELD(value, fname) \
2073 (((value) & (fname##_MASK)) >> (fname##_SHIFT))
2074
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002075#define CAM_IS_INVALID(x) \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002076 (GET_FLAG(x.flags, \
2077 MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2078 (T_ETH_MAC_COMMAND_INVALIDATE))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002079
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002080/* Number of u32 elements in MC hash array */
2081#define MC_HASH_SIZE 8
2082#define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
2083 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
2084
2085
2086#ifndef PXP2_REG_PXP2_INT_STS
2087#define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
2088#endif
2089
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002090#ifndef ETH_MAX_RX_CLIENTS_E2
2091#define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
2092#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002093
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00002094#define BNX2X_VPD_LEN 128
2095#define VENDOR_ID_LEN 4
2096
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002097/* Congestion management fairness mode */
2098#define CMNG_FNS_NONE 0
2099#define CMNG_FNS_MINMAX 1
2100
2101#define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
2102#define HC_SEG_ACCESS_ATTN 4
2103#define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
2104
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002105static const u32 dmae_reg_go_c[] = {
2106 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2107 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2108 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2109 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2110};
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +00002111
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002112void bnx2x_set_ethtool_ops(struct net_device *netdev);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002113void bnx2x_notify_link_changed(struct bnx2x *bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002114
2115
2116#define BNX2X_MF_PROTOCOL(bp) \
2117 ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2118
2119#ifdef BCM_CNIC
2120#define BNX2X_IS_MF_PROTOCOL_ISCSI(bp) \
2121 (BNX2X_MF_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
2122
2123#define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_PROTOCOL_ISCSI(bp))
2124#endif
2125
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002126#endif /* bnx2x.h */