blob: 2dde0346e955d2bf58dced1720849e5e338e2ef9 [file] [log] [blame]
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001/*
2 * This file is part of wl1271
3 *
4 * Copyright (C) 1998-2009 Texas Instruments. All rights reserved.
Juuso Oikarinen1937e742010-02-18 13:25:52 +02005 * Copyright (C) 2008-2010 Nokia Corporation
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03006 *
7 * Contact: Luciano Coelho <luciano.coelho@nokia.com>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
Shahar Levi00d20102010-11-08 11:20:10 +000025#ifndef __ACX_H__
26#define __ACX_H__
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030027
Shahar Levi00d20102010-11-08 11:20:10 +000028#include "wl12xx.h"
29#include "cmd.h"
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030030
31/*************************************************************************
32
33 Host Interrupt Register (WiLink -> Host)
34
35**************************************************************************/
36/* HW Initiated interrupt Watchdog timer expiration */
37#define WL1271_ACX_INTR_WATCHDOG BIT(0)
38/* Init sequence is done (masked interrupt, detection through polling only ) */
39#define WL1271_ACX_INTR_INIT_COMPLETE BIT(1)
40/* Event was entered to Event MBOX #A*/
41#define WL1271_ACX_INTR_EVENT_A BIT(2)
42/* Event was entered to Event MBOX #B*/
43#define WL1271_ACX_INTR_EVENT_B BIT(3)
44/* Command processing completion*/
45#define WL1271_ACX_INTR_CMD_COMPLETE BIT(4)
46/* Signaling the host on HW wakeup */
47#define WL1271_ACX_INTR_HW_AVAILABLE BIT(5)
48/* The MISC bit is used for aggregation of RX, TxComplete and TX rate update */
49#define WL1271_ACX_INTR_DATA BIT(6)
Stefan Weile8a8b252011-01-02 15:12:42 +010050/* Trace message on MBOX #A */
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030051#define WL1271_ACX_INTR_TRACE_A BIT(7)
Stefan Weile8a8b252011-01-02 15:12:42 +010052/* Trace message on MBOX #B */
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030053#define WL1271_ACX_INTR_TRACE_B BIT(8)
54
55#define WL1271_ACX_INTR_ALL 0xFFFFFFFF
56#define WL1271_ACX_ALL_EVENTS_VECTOR (WL1271_ACX_INTR_WATCHDOG | \
57 WL1271_ACX_INTR_INIT_COMPLETE | \
58 WL1271_ACX_INTR_EVENT_A | \
59 WL1271_ACX_INTR_EVENT_B | \
60 WL1271_ACX_INTR_CMD_COMPLETE | \
61 WL1271_ACX_INTR_HW_AVAILABLE | \
62 WL1271_ACX_INTR_DATA)
63
Eliad Pellerccc83b02010-10-27 14:09:57 +020064#define WL1271_INTR_MASK (WL1271_ACX_INTR_WATCHDOG | \
65 WL1271_ACX_INTR_EVENT_A | \
Luciano Coelho37079a82009-10-12 15:08:45 +030066 WL1271_ACX_INTR_EVENT_B | \
67 WL1271_ACX_INTR_HW_AVAILABLE | \
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030068 WL1271_ACX_INTR_DATA)
69
70/* Target's information element */
71struct acx_header {
72 struct wl1271_cmd_header cmd;
73
74 /* acx (or information element) header */
Luciano Coelhod0f63b22009-10-15 10:33:29 +030075 __le16 id;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030076
77 /* payload length (not including headers */
Luciano Coelhod0f63b22009-10-15 10:33:29 +030078 __le16 len;
Eric Dumazetba2d3582010-06-02 18:10:09 +000079} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030080
81struct acx_error_counter {
82 struct acx_header header;
83
84 /* The number of PLCP errors since the last time this */
85 /* information element was interrogated. This field is */
86 /* automatically cleared when it is interrogated.*/
Luciano Coelhod0f63b22009-10-15 10:33:29 +030087 __le32 PLCP_error;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030088
89 /* The number of FCS errors since the last time this */
90 /* information element was interrogated. This field is */
91 /* automatically cleared when it is interrogated.*/
Luciano Coelhod0f63b22009-10-15 10:33:29 +030092 __le32 FCS_error;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030093
94 /* The number of MPDUs without PLCP header errors received*/
95 /* since the last time this information element was interrogated. */
96 /* This field is automatically cleared when it is interrogated.*/
Luciano Coelhod0f63b22009-10-15 10:33:29 +030097 __le32 valid_frame;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +030098
99 /* the number of missed sequence numbers in the squentially */
100 /* values of frames seq numbers */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300101 __le32 seq_num_miss;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000102} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300103
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300104enum wl1271_psm_mode {
105 /* Active mode */
106 WL1271_PSM_CAM = 0,
107
108 /* Power save mode */
109 WL1271_PSM_PS = 1,
110
111 /* Extreme low power */
112 WL1271_PSM_ELP = 2,
113};
114
115struct acx_sleep_auth {
116 struct acx_header header;
117
118 /* The sleep level authorization of the device. */
119 /* 0 - Always active*/
120 /* 1 - Power down mode: light / fast sleep*/
121 /* 2 - ELP mode: Deep / Max sleep*/
122 u8 sleep_auth;
123 u8 padding[3];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000124} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300125
126enum {
127 HOSTIF_PCI_MASTER_HOST_INDIRECT,
128 HOSTIF_PCI_MASTER_HOST_DIRECT,
129 HOSTIF_SLAVE,
130 HOSTIF_PKT_RING,
131 HOSTIF_DONTCARE = 0xFF
132};
133
134#define DEFAULT_UCAST_PRIORITY 0
135#define DEFAULT_RX_Q_PRIORITY 0
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300136#define DEFAULT_RXQ_PRIORITY 0 /* low 0 .. 15 high */
137#define DEFAULT_RXQ_TYPE 0x07 /* All frames, Data/Ctrl/Mgmt */
138#define TRACE_BUFFER_MAX_SIZE 256
139
140#define DP_RX_PACKET_RING_CHUNK_SIZE 1600
141#define DP_TX_PACKET_RING_CHUNK_SIZE 1600
142#define DP_RX_PACKET_RING_CHUNK_NUM 2
143#define DP_TX_PACKET_RING_CHUNK_NUM 2
144#define DP_TX_COMPLETE_TIME_OUT 20
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300145
146#define TX_MSDU_LIFETIME_MIN 0
147#define TX_MSDU_LIFETIME_MAX 3000
148#define TX_MSDU_LIFETIME_DEF 512
149#define RX_MSDU_LIFETIME_MIN 0
150#define RX_MSDU_LIFETIME_MAX 0xFFFFFFFF
151#define RX_MSDU_LIFETIME_DEF 512000
152
153struct acx_rx_msdu_lifetime {
154 struct acx_header header;
155
156 /*
157 * The maximum amount of time, in TU, before the
158 * firmware discards the MSDU.
159 */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300160 __le32 lifetime;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000161} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300162
163/*
164 * RX Config Options Table
165 * Bit Definition
166 * === ==========
167 * 31:14 Reserved
168 * 13 Copy RX Status - when set, write three receive status words
169 * to top of rx'd MPDUs.
170 * When cleared, do not write three status words (added rev 1.5)
171 * 12 Reserved
172 * 11 RX Complete upon FCS error - when set, give rx complete
173 * interrupt for FCS errors, after the rx filtering, e.g. unicast
174 * frames not to us with FCS error will not generate an interrupt.
175 * 10 SSID Filter Enable - When set, the WiLink discards all beacon,
176 * probe request, and probe response frames with an SSID that does
177 * not match the SSID specified by the host in the START/JOIN
178 * command.
179 * When clear, the WiLink receives frames with any SSID.
180 * 9 Broadcast Filter Enable - When set, the WiLink discards all
181 * broadcast frames. When clear, the WiLink receives all received
182 * broadcast frames.
183 * 8:6 Reserved
184 * 5 BSSID Filter Enable - When set, the WiLink discards any frames
185 * with a BSSID that does not match the BSSID specified by the
186 * host.
187 * When clear, the WiLink receives frames from any BSSID.
188 * 4 MAC Addr Filter - When set, the WiLink discards any frames
189 * with a destination address that does not match the MAC address
190 * of the adaptor.
191 * When clear, the WiLink receives frames destined to any MAC
192 * address.
193 * 3 Promiscuous - When set, the WiLink receives all valid frames
194 * (i.e., all frames that pass the FCS check).
195 * When clear, only frames that pass the other filters specified
196 * are received.
197 * 2 FCS - When set, the WiLink includes the FCS with the received
198 * frame.
199 * When cleared, the FCS is discarded.
200 * 1 PLCP header - When set, write all data from baseband to frame
201 * buffer including PHY header.
202 * 0 Reserved - Always equal to 0.
203 *
204 * RX Filter Options Table
205 * Bit Definition
206 * === ==========
207 * 31:12 Reserved - Always equal to 0.
208 * 11 Association - When set, the WiLink receives all association
209 * related frames (association request/response, reassocation
210 * request/response, and disassociation). When clear, these frames
211 * are discarded.
212 * 10 Auth/De auth - When set, the WiLink receives all authentication
213 * and de-authentication frames. When clear, these frames are
214 * discarded.
215 * 9 Beacon - When set, the WiLink receives all beacon frames.
216 * When clear, these frames are discarded.
217 * 8 Contention Free - When set, the WiLink receives all contention
218 * free frames.
219 * When clear, these frames are discarded.
220 * 7 Control - When set, the WiLink receives all control frames.
221 * When clear, these frames are discarded.
222 * 6 Data - When set, the WiLink receives all data frames.
223 * When clear, these frames are discarded.
224 * 5 FCS Error - When set, the WiLink receives frames that have FCS
225 * errors.
226 * When clear, these frames are discarded.
227 * 4 Management - When set, the WiLink receives all management
228 * frames.
229 * When clear, these frames are discarded.
230 * 3 Probe Request - When set, the WiLink receives all probe request
231 * frames.
232 * When clear, these frames are discarded.
233 * 2 Probe Response - When set, the WiLink receives all probe
234 * response frames.
235 * When clear, these frames are discarded.
236 * 1 RTS/CTS/ACK - When set, the WiLink receives all RTS, CTS and ACK
237 * frames.
238 * When clear, these frames are discarded.
239 * 0 Rsvd Type/Sub Type - When set, the WiLink receives all frames
240 * that have reserved frame types and sub types as defined by the
241 * 802.11 specification.
242 * When clear, these frames are discarded.
243 */
244struct acx_rx_config {
245 struct acx_header header;
246
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300247 __le32 config_options;
248 __le32 filter_options;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000249} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300250
251struct acx_packet_detection {
252 struct acx_header header;
253
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300254 __le32 threshold;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000255} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300256
257
258enum acx_slot_type {
259 SLOT_TIME_LONG = 0,
260 SLOT_TIME_SHORT = 1,
261 DEFAULT_SLOT_TIME = SLOT_TIME_SHORT,
262 MAX_SLOT_TIMES = 0xFF
263};
264
265#define STATION_WONE_INDEX 0
266
267struct acx_slot {
268 struct acx_header header;
269
270 u8 wone_index; /* Reserved */
271 u8 slot_time;
272 u8 reserved[6];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000273} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300274
275
Juuso Oikarinenc87dec92009-10-08 21:56:31 +0300276#define ACX_MC_ADDRESS_GROUP_MAX (8)
277#define ADDRESS_GROUP_MAX_LEN (ETH_ALEN * ACX_MC_ADDRESS_GROUP_MAX)
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300278
279struct acx_dot11_grp_addr_tbl {
280 struct acx_header header;
281
282 u8 enabled;
283 u8 num_groups;
284 u8 pad[2];
285 u8 mac_table[ADDRESS_GROUP_MAX_LEN];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000286} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300287
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300288struct acx_rx_timeout {
289 struct acx_header header;
290
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300291 __le16 ps_poll_timeout;
292 __le16 upsd_timeout;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000293} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300294
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300295struct acx_rts_threshold {
296 struct acx_header header;
297
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300298 __le16 threshold;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300299 u8 pad[2];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000300} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300301
302struct acx_beacon_filter_option {
303 struct acx_header header;
304
305 u8 enable;
306
307 /*
308 * The number of beacons without the unicast TIM
309 * bit set that the firmware buffers before
310 * signaling the host about ready frames.
311 * When set to 0 and the filter is enabled, beacons
312 * without the unicast TIM bit set are dropped.
313 */
314 u8 max_num_beacons;
315 u8 pad[2];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000316} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300317
318/*
319 * ACXBeaconFilterEntry (not 221)
320 * Byte Offset Size (Bytes) Definition
321 * =========== ============ ==========
Juuso Oikarinen1937e742010-02-18 13:25:52 +0200322 * 0 1 IE identifier
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300323 * 1 1 Treatment bit mask
324 *
325 * ACXBeaconFilterEntry (221)
326 * Byte Offset Size (Bytes) Definition
327 * =========== ============ ==========
328 * 0 1 IE identifier
329 * 1 1 Treatment bit mask
330 * 2 3 OUI
331 * 5 1 Type
332 * 6 2 Version
333 *
334 *
335 * Treatment bit mask - The information element handling:
336 * bit 0 - The information element is compared and transferred
337 * in case of change.
338 * bit 1 - The information element is transferred to the host
339 * with each appearance or disappearance.
340 * Note that both bits can be set at the same time.
341 */
342#define BEACON_FILTER_TABLE_MAX_IE_NUM (32)
343#define BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM (6)
344#define BEACON_FILTER_TABLE_IE_ENTRY_SIZE (2)
345#define BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE (6)
346#define BEACON_FILTER_TABLE_MAX_SIZE ((BEACON_FILTER_TABLE_MAX_IE_NUM * \
347 BEACON_FILTER_TABLE_IE_ENTRY_SIZE) + \
348 (BEACON_FILTER_TABLE_MAX_VENDOR_SPECIFIC_IE_NUM * \
349 BEACON_FILTER_TABLE_EXTRA_VENDOR_SPECIFIC_IE_SIZE))
350
351struct acx_beacon_filter_ie_table {
352 struct acx_header header;
353
354 u8 num_ie;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300355 u8 pad[3];
Juuso Oikarinen1937e742010-02-18 13:25:52 +0200356 u8 table[BEACON_FILTER_TABLE_MAX_SIZE];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000357} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300358
Juuso Oikarinen34415232009-10-08 21:56:33 +0300359struct acx_conn_monit_params {
360 struct acx_header header;
361
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300362 __le32 synch_fail_thold; /* number of beacons missed */
363 __le32 bss_lose_timeout; /* number of TU's from synch fail */
Eric Dumazetba2d3582010-06-02 18:10:09 +0000364} __packed;
Juuso Oikarinen34415232009-10-08 21:56:33 +0300365
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300366struct acx_bt_wlan_coex {
367 struct acx_header header;
368
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300369 u8 enable;
370 u8 pad[3];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000371} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300372
Juuso Oikarinen885c9902010-03-18 12:26:29 +0200373struct acx_bt_wlan_coex_param {
374 struct acx_header header;
375
Juuso Oikarinen1b00f542010-03-18 12:26:30 +0200376 __le32 params[CONF_SG_PARAMS_MAX];
Juuso Oikarinen885c9902010-03-18 12:26:29 +0200377 u8 param_idx;
378 u8 padding[3];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000379} __packed;
Juuso Oikarinen885c9902010-03-18 12:26:29 +0200380
Luciano Coelho6e92b412009-12-11 15:40:50 +0200381struct acx_dco_itrim_params {
382 struct acx_header header;
383
384 u8 enable;
385 u8 padding[3];
386 __le32 timeout;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000387} __packed;
Luciano Coelho6e92b412009-12-11 15:40:50 +0200388
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300389struct acx_energy_detection {
390 struct acx_header header;
391
392 /* The RX Clear Channel Assessment threshold in the PHY */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300393 __le16 rx_cca_threshold;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300394 u8 tx_energy_detection;
395 u8 pad;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000396} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300397
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300398struct acx_beacon_broadcast {
399 struct acx_header header;
400
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300401 __le16 beacon_rx_timeout;
402 __le16 broadcast_timeout;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300403
404 /* Enables receiving of broadcast packets in PS mode */
405 u8 rx_broadcast_in_ps;
406
407 /* Consecutive PS Poll failures before updating the host */
408 u8 ps_poll_threshold;
409 u8 pad[2];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000410} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300411
412struct acx_event_mask {
413 struct acx_header header;
414
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300415 __le32 event_mask;
416 __le32 high_event_mask; /* Unused */
Eric Dumazetba2d3582010-06-02 18:10:09 +0000417} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300418
419#define CFG_RX_FCS BIT(2)
420#define CFG_RX_ALL_GOOD BIT(3)
421#define CFG_UNI_FILTER_EN BIT(4)
422#define CFG_BSSID_FILTER_EN BIT(5)
423#define CFG_MC_FILTER_EN BIT(6)
424#define CFG_MC_ADDR0_EN BIT(7)
425#define CFG_MC_ADDR1_EN BIT(8)
426#define CFG_BC_REJECT_EN BIT(9)
427#define CFG_SSID_FILTER_EN BIT(10)
428#define CFG_RX_INT_FCS_ERROR BIT(11)
429#define CFG_RX_INT_ENCRYPTED BIT(12)
430#define CFG_RX_WR_RX_STATUS BIT(13)
431#define CFG_RX_FILTER_NULTI BIT(14)
432#define CFG_RX_RESERVE BIT(15)
433#define CFG_RX_TIMESTAMP_TSF BIT(16)
434
435#define CFG_RX_RSV_EN BIT(0)
436#define CFG_RX_RCTS_ACK BIT(1)
437#define CFG_RX_PRSP_EN BIT(2)
438#define CFG_RX_PREQ_EN BIT(3)
439#define CFG_RX_MGMT_EN BIT(4)
440#define CFG_RX_FCS_ERROR BIT(5)
441#define CFG_RX_DATA_EN BIT(6)
442#define CFG_RX_CTL_EN BIT(7)
443#define CFG_RX_CF_EN BIT(8)
444#define CFG_RX_BCN_EN BIT(9)
445#define CFG_RX_AUTH_EN BIT(10)
446#define CFG_RX_ASSOC_EN BIT(11)
447
448#define SCAN_PASSIVE BIT(0)
449#define SCAN_5GHZ_BAND BIT(1)
450#define SCAN_TRIGGERED BIT(2)
451#define SCAN_PRIORITY_HIGH BIT(3)
452
Juuso Oikarinen2b60100b2009-10-13 12:47:39 +0300453/* When set, disable HW encryption */
454#define DF_ENCRYPTION_DISABLE 0x01
455#define DF_SNIFF_MODE_ENABLE 0x80
456
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300457struct acx_feature_config {
458 struct acx_header header;
459
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300460 __le32 options;
461 __le32 data_flow_options;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000462} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300463
464struct acx_current_tx_power {
465 struct acx_header header;
466
467 u8 current_tx_power;
468 u8 padding[3];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000469} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300470
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300471struct acx_wake_up_condition {
472 struct acx_header header;
473
474 u8 wake_up_event; /* Only one bit can be set */
475 u8 listen_interval;
476 u8 pad[2];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000477} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300478
479struct acx_aid {
480 struct acx_header header;
481
482 /*
483 * To be set when associated with an AP.
484 */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300485 __le16 aid;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300486 u8 pad[2];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000487} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300488
489enum acx_preamble_type {
490 ACX_PREAMBLE_LONG = 0,
491 ACX_PREAMBLE_SHORT = 1
492};
493
494struct acx_preamble {
495 struct acx_header header;
496
497 /*
498 * When set, the WiLink transmits the frames with a short preamble and
499 * when cleared, the WiLink transmits the frames with a long preamble.
500 */
501 u8 preamble;
502 u8 padding[3];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000503} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300504
505enum acx_ctsprotect_type {
506 CTSPROTECT_DISABLE = 0,
507 CTSPROTECT_ENABLE = 1
508};
509
510struct acx_ctsprotect {
511 struct acx_header header;
512 u8 ctsprotect;
513 u8 padding[3];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000514} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300515
516struct acx_tx_statistics {
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300517 __le32 internal_desc_overflow;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000518} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300519
520struct acx_rx_statistics {
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300521 __le32 out_of_mem;
522 __le32 hdr_overflow;
523 __le32 hw_stuck;
524 __le32 dropped;
525 __le32 fcs_err;
526 __le32 xfr_hint_trig;
527 __le32 path_reset;
528 __le32 reset_counter;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000529} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300530
531struct acx_dma_statistics {
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300532 __le32 rx_requested;
533 __le32 rx_errors;
534 __le32 tx_requested;
535 __le32 tx_errors;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000536} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300537
538struct acx_isr_statistics {
539 /* host command complete */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300540 __le32 cmd_cmplt;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300541
542 /* fiqisr() */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300543 __le32 fiqs;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300544
545 /* (INT_STS_ND & INT_TRIG_RX_HEADER) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300546 __le32 rx_headers;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300547
548 /* (INT_STS_ND & INT_TRIG_RX_CMPLT) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300549 __le32 rx_completes;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300550
551 /* (INT_STS_ND & INT_TRIG_NO_RX_BUF) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300552 __le32 rx_mem_overflow;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300553
554 /* (INT_STS_ND & INT_TRIG_S_RX_RDY) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300555 __le32 rx_rdys;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300556
557 /* irqisr() */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300558 __le32 irqs;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300559
560 /* (INT_STS_ND & INT_TRIG_TX_PROC) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300561 __le32 tx_procs;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300562
563 /* (INT_STS_ND & INT_TRIG_DECRYPT_DONE) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300564 __le32 decrypt_done;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300565
566 /* (INT_STS_ND & INT_TRIG_DMA0) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300567 __le32 dma0_done;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300568
569 /* (INT_STS_ND & INT_TRIG_DMA1) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300570 __le32 dma1_done;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300571
572 /* (INT_STS_ND & INT_TRIG_TX_EXC_CMPLT) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300573 __le32 tx_exch_complete;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300574
575 /* (INT_STS_ND & INT_TRIG_COMMAND) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300576 __le32 commands;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300577
578 /* (INT_STS_ND & INT_TRIG_RX_PROC) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300579 __le32 rx_procs;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300580
581 /* (INT_STS_ND & INT_TRIG_PM_802) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300582 __le32 hw_pm_mode_changes;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300583
584 /* (INT_STS_ND & INT_TRIG_ACKNOWLEDGE) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300585 __le32 host_acknowledges;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300586
587 /* (INT_STS_ND & INT_TRIG_PM_PCI) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300588 __le32 pci_pm;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300589
590 /* (INT_STS_ND & INT_TRIG_ACM_WAKEUP) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300591 __le32 wakeups;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300592
593 /* (INT_STS_ND & INT_TRIG_LOW_RSSI) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300594 __le32 low_rssi;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000595} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300596
597struct acx_wep_statistics {
598 /* WEP address keys configured */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300599 __le32 addr_key_count;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300600
601 /* default keys configured */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300602 __le32 default_key_count;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300603
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300604 __le32 reserved;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300605
606 /* number of times that WEP key not found on lookup */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300607 __le32 key_not_found;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300608
609 /* number of times that WEP key decryption failed */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300610 __le32 decrypt_fail;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300611
612 /* WEP packets decrypted */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300613 __le32 packets;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300614
615 /* WEP decrypt interrupts */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300616 __le32 interrupt;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000617} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300618
619#define ACX_MISSED_BEACONS_SPREAD 10
620
621struct acx_pwr_statistics {
622 /* the amount of enters into power save mode (both PD & ELP) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300623 __le32 ps_enter;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300624
625 /* the amount of enters into ELP mode */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300626 __le32 elp_enter;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300627
628 /* the amount of missing beacon interrupts to the host */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300629 __le32 missing_bcns;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300630
631 /* the amount of wake on host-access times */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300632 __le32 wake_on_host;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300633
634 /* the amount of wake on timer-expire */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300635 __le32 wake_on_timer_exp;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300636
637 /* the number of packets that were transmitted with PS bit set */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300638 __le32 tx_with_ps;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300639
640 /* the number of packets that were transmitted with PS bit clear */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300641 __le32 tx_without_ps;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300642
643 /* the number of received beacons */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300644 __le32 rcvd_beacons;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300645
646 /* the number of entering into PowerOn (power save off) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300647 __le32 power_save_off;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300648
649 /* the number of entries into power save mode */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300650 __le16 enable_ps;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300651
652 /*
653 * the number of exits from power save, not including failed PS
654 * transitions
655 */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300656 __le16 disable_ps;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300657
658 /*
659 * the number of times the TSF counter was adjusted because
660 * of drift
661 */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300662 __le32 fix_tsf_ps;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300663
664 /* Gives statistics about the spread continuous missed beacons.
665 * The 16 LSB are dedicated for the PS mode.
666 * The 16 MSB are dedicated for the PS mode.
667 * cont_miss_bcns_spread[0] - single missed beacon.
668 * cont_miss_bcns_spread[1] - two continuous missed beacons.
669 * cont_miss_bcns_spread[2] - three continuous missed beacons.
670 * ...
671 * cont_miss_bcns_spread[9] - ten and more continuous missed beacons.
672 */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300673 __le32 cont_miss_bcns_spread[ACX_MISSED_BEACONS_SPREAD];
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300674
675 /* the number of beacons in awake mode */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300676 __le32 rcvd_awake_beacons;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000677} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300678
679struct acx_mic_statistics {
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300680 __le32 rx_pkts;
681 __le32 calc_failure;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000682} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300683
684struct acx_aes_statistics {
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300685 __le32 encrypt_fail;
686 __le32 decrypt_fail;
687 __le32 encrypt_packets;
688 __le32 decrypt_packets;
689 __le32 encrypt_interrupt;
690 __le32 decrypt_interrupt;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000691} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300692
693struct acx_event_statistics {
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300694 __le32 heart_beat;
695 __le32 calibration;
696 __le32 rx_mismatch;
697 __le32 rx_mem_empty;
698 __le32 rx_pool;
699 __le32 oom_late;
700 __le32 phy_transmit_error;
701 __le32 tx_stuck;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000702} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300703
704struct acx_ps_statistics {
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300705 __le32 pspoll_timeouts;
706 __le32 upsd_timeouts;
707 __le32 upsd_max_sptime;
708 __le32 upsd_max_apturn;
709 __le32 pspoll_max_apturn;
710 __le32 pspoll_utilization;
711 __le32 upsd_utilization;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000712} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300713
714struct acx_rxpipe_statistics {
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300715 __le32 rx_prep_beacon_drop;
716 __le32 descr_host_int_trig_rx_data;
717 __le32 beacon_buffer_thres_host_int_trig_rx_data;
718 __le32 missed_beacon_host_int_trig_rx_data;
719 __le32 tx_xfr_host_int_trig_rx_data;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000720} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300721
722struct acx_statistics {
723 struct acx_header header;
724
725 struct acx_tx_statistics tx;
726 struct acx_rx_statistics rx;
727 struct acx_dma_statistics dma;
728 struct acx_isr_statistics isr;
729 struct acx_wep_statistics wep;
730 struct acx_pwr_statistics pwr;
731 struct acx_aes_statistics aes;
732 struct acx_mic_statistics mic;
733 struct acx_event_statistics event;
734 struct acx_ps_statistics ps;
735 struct acx_rxpipe_statistics rxpipe;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000736} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300737
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300738struct acx_rate_class {
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300739 __le32 enabled_rates;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300740 u8 short_retry_limit;
741 u8 long_retry_limit;
742 u8 aflags;
743 u8 reserved;
744};
745
Juuso Oikarinen830fb672009-12-11 15:41:06 +0200746#define ACX_TX_BASIC_RATE 0
747#define ACX_TX_AP_FULL_RATE 1
748#define ACX_TX_RATE_POLICY_CNT 2
Arik Nemtsov79b223f2010-10-16 17:52:59 +0200749struct acx_sta_rate_policy {
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300750 struct acx_header header;
751
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300752 __le32 rate_class_cnt;
Juuso Oikarinen45b531a2009-10-13 12:47:41 +0300753 struct acx_rate_class rate_class[CONF_TX_MAX_RATE_CLASSES];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000754} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300755
Arik Nemtsov79b223f2010-10-16 17:52:59 +0200756
757#define ACX_TX_AP_MODE_MGMT_RATE 4
758#define ACX_TX_AP_MODE_BCST_RATE 5
759struct acx_ap_rate_policy {
760 struct acx_header header;
761
762 __le32 rate_policy_idx;
763 struct acx_rate_class rate_policy;
764} __packed;
765
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300766struct acx_ac_cfg {
767 struct acx_header header;
768 u8 ac;
769 u8 cw_min;
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300770 __le16 cw_max;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300771 u8 aifsn;
772 u8 reserved;
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300773 __le16 tx_op_limit;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000774} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300775
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300776struct acx_tid_config {
777 struct acx_header header;
778 u8 queue_id;
779 u8 channel_type;
780 u8 tsid;
781 u8 ps_scheme;
782 u8 ack_policy;
783 u8 padding[3];
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300784 __le32 apsd_conf[2];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000785} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300786
787struct acx_frag_threshold {
788 struct acx_header header;
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300789 __le16 frag_threshold;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300790 u8 padding[2];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000791} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300792
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300793struct acx_tx_config_options {
794 struct acx_header header;
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300795 __le16 tx_compl_timeout; /* msec */
796 __le16 tx_compl_threshold; /* number of packets */
Eric Dumazetba2d3582010-06-02 18:10:09 +0000797} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300798
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300799#define ACX_TX_DESCRIPTORS 32
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300800
Eliad Pellerc8bde242011-02-02 09:59:35 +0200801struct wl1271_acx_ap_config_memory {
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300802 struct acx_header header;
803
804 u8 rx_mem_block_num;
805 u8 tx_min_mem_block_num;
806 u8 num_stations;
807 u8 num_ssid_profiles;
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300808 __le32 total_tx_descriptors;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000809} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300810
Eliad Pellerc8bde242011-02-02 09:59:35 +0200811struct wl1271_acx_sta_config_memory {
812 struct acx_header header;
813
814 u8 rx_mem_block_num;
815 u8 tx_min_mem_block_num;
816 u8 num_stations;
817 u8 num_ssid_profiles;
818 __le32 total_tx_descriptors;
819 u8 dyn_mem_enable;
820 u8 tx_free_req;
821 u8 rx_free_req;
822 u8 tx_min;
823} __packed;
824
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300825struct wl1271_acx_mem_map {
826 struct acx_header header;
827
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300828 __le32 code_start;
829 __le32 code_end;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300830
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300831 __le32 wep_defkey_start;
832 __le32 wep_defkey_end;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300833
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300834 __le32 sta_table_start;
835 __le32 sta_table_end;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300836
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300837 __le32 packet_template_start;
838 __le32 packet_template_end;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300839
840 /* Address of the TX result interface (control block) */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300841 __le32 tx_result;
842 __le32 tx_result_queue_start;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300843
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300844 __le32 queue_memory_start;
845 __le32 queue_memory_end;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300846
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300847 __le32 packet_memory_pool_start;
848 __le32 packet_memory_pool_end;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300849
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300850 __le32 debug_buffer1_start;
851 __le32 debug_buffer1_end;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300852
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300853 __le32 debug_buffer2_start;
854 __le32 debug_buffer2_end;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300855
856 /* Number of blocks FW allocated for TX packets */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300857 __le32 num_tx_mem_blocks;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300858
859 /* Number of blocks FW allocated for RX packets */
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300860 __le32 num_rx_mem_blocks;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300861
862 /* the following 4 fields are valid in SLAVE mode only */
863 u8 *tx_cbuf;
864 u8 *rx_cbuf;
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300865 __le32 rx_ctrl;
866 __le32 tx_ctrl;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000867} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300868
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300869struct wl1271_acx_rx_config_opt {
870 struct acx_header header;
871
Luciano Coelhod0f63b22009-10-15 10:33:29 +0300872 __le16 mblk_threshold;
873 __le16 threshold;
874 __le16 timeout;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300875 u8 queue_type;
876 u8 reserved;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000877} __packed;
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300878
Juuso Oikarinen11f70f92009-10-13 12:47:46 +0300879
880struct wl1271_acx_bet_enable {
881 struct acx_header header;
882
883 u8 enable;
884 u8 max_consecutive;
885 u8 padding[2];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000886} __packed;
Juuso Oikarinen11f70f92009-10-13 12:47:46 +0300887
Juuso Oikarinen01c09162009-10-13 12:47:55 +0300888#define ACX_IPV4_VERSION 4
889#define ACX_IPV6_VERSION 6
890#define ACX_IPV4_ADDR_SIZE 4
Eliad Pellerc5312772010-12-09 11:31:27 +0200891
892/* bitmap of enabled arp_filter features */
893#define ACX_ARP_FILTER_ARP_FILTERING BIT(0)
894#define ACX_ARP_FILTER_AUTO_ARP BIT(1)
895
Juuso Oikarinen01c09162009-10-13 12:47:55 +0300896struct wl1271_acx_arp_filter {
897 struct acx_header header;
898 u8 version; /* ACX_IPV4_VERSION, ACX_IPV6_VERSION */
Eliad Pellerc5312772010-12-09 11:31:27 +0200899 u8 enable; /* bitmap of enabled ARP filtering features */
Juuso Oikarinen01c09162009-10-13 12:47:55 +0300900 u8 padding[2];
901 u8 address[16]; /* The configured device IP address - all ARP
902 requests directed to this IP address will pass
903 through. For IPv4, the first four bytes are
904 used. */
Eric Dumazetba2d3582010-06-02 18:10:09 +0000905} __packed;
Juuso Oikarinen01c09162009-10-13 12:47:55 +0300906
Juuso Oikarinen38ad2d82009-12-11 15:41:08 +0200907struct wl1271_acx_pm_config {
908 struct acx_header header;
909
910 __le32 host_clk_settling_time;
911 u8 host_fast_wakeup_support;
912 u8 padding[3];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000913} __packed;
Juuso Oikarinen01c09162009-10-13 12:47:55 +0300914
Juuso Oikarinenc1899552010-03-26 12:53:32 +0200915struct wl1271_acx_keep_alive_mode {
916 struct acx_header header;
917
918 u8 enabled;
919 u8 padding[3];
Eric Dumazetba2d3582010-06-02 18:10:09 +0000920} __packed;
Juuso Oikarinenc1899552010-03-26 12:53:32 +0200921
922enum {
923 ACX_KEEP_ALIVE_NO_TX = 0,
924 ACX_KEEP_ALIVE_PERIOD_ONLY
925};
926
927enum {
928 ACX_KEEP_ALIVE_TPL_INVALID = 0,
929 ACX_KEEP_ALIVE_TPL_VALID
930};
931
932struct wl1271_acx_keep_alive_config {
933 struct acx_header header;
934
935 __le32 period;
936 u8 index;
937 u8 tpl_validation;
938 u8 trigger;
939 u8 padding;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000940} __packed;
Juuso Oikarinenc1899552010-03-26 12:53:32 +0200941
Shahar Levi48a61472011-03-06 16:32:08 +0200942#define HOST_IF_CFG_RX_FIFO_ENABLE BIT(0)
943#define HOST_IF_CFG_TX_EXTRA_BLKS_SWAP BIT(1)
944#define HOST_IF_CFG_TX_PAD_TO_SDIO_BLK BIT(3)
945
946struct wl1271_acx_host_config_bitmap {
947 struct acx_header header;
948
949 __le32 host_cfg_bitmap;
950} __packed;
951
Luciano Coelhof5fc0f82009-08-06 16:25:28 +0300952enum {
Juuso Oikarinen00236aed2010-04-09 11:07:30 +0300953 WL1271_ACX_TRIG_TYPE_LEVEL = 0,
954 WL1271_ACX_TRIG_TYPE_EDGE,
955};
956
957enum {
958 WL1271_ACX_TRIG_DIR_LOW = 0,
959 WL1271_ACX_TRIG_DIR_HIGH,
960 WL1271_ACX_TRIG_DIR_BIDIR,
961};
962
963enum {
964 WL1271_ACX_TRIG_ENABLE = 1,
965 WL1271_ACX_TRIG_DISABLE,
966};
967
968enum {
969 WL1271_ACX_TRIG_METRIC_RSSI_BEACON = 0,
970 WL1271_ACX_TRIG_METRIC_RSSI_DATA,
971 WL1271_ACX_TRIG_METRIC_SNR_BEACON,
972 WL1271_ACX_TRIG_METRIC_SNR_DATA,
973};
974
975enum {
976 WL1271_ACX_TRIG_IDX_RSSI = 0,
977 WL1271_ACX_TRIG_COUNT = 8,
978};
979
980struct wl1271_acx_rssi_snr_trigger {
981 struct acx_header header;
982
983 __le16 threshold;
984 __le16 pacing; /* 0 - 60000 ms */
985 u8 metric;
986 u8 type;
987 u8 dir;
988 u8 hysteresis;
989 u8 index;
990 u8 enable;
991 u8 padding[2];
992};
993
994struct wl1271_acx_rssi_snr_avg_weights {
995 struct acx_header header;
996
997 u8 rssi_beacon;
998 u8 rssi_data;
999 u8 snr_beacon;
1000 u8 snr_data;
1001};
1002
Shahar Levie8b03a22010-10-13 16:09:39 +02001003/*
1004 * ACX_PEER_HT_CAP
1005 * Configure HT capabilities - declare the capabilities of the peer
1006 * we are connected to.
1007 */
1008struct wl1271_acx_ht_capabilities {
1009 struct acx_header header;
1010
1011 /*
1012 * bit 0 - Allow HT Operation
1013 * bit 1 - Allow Greenfield format in TX
1014 * bit 2 - Allow Short GI in TX
1015 * bit 3 - Allow L-SIG TXOP Protection in TX
1016 * bit 4 - Allow HT Control fields in TX.
1017 * Note, driver will still leave space for HT control in packets
1018 * regardless of the value of this field. FW will be responsible
1019 * to drop the HT field from any frame when this Bit set to 0.
1020 * bit 5 - Allow RD initiation in TXOP. FW is allowed to initate RD.
1021 * Exact policy setting for this feature is TBD.
1022 * Note, this bit can only be set to 1 if bit 3 is set to 1.
1023 */
1024 __le32 ht_capabilites;
1025
1026 /*
1027 * Indicates to which peer these capabilities apply.
1028 * For infrastructure use ff:ff:ff:ff:ff:ff that indicates relevance
1029 * for all peers.
1030 * Only valid for IBSS/DLS operation.
1031 */
1032 u8 mac_address[ETH_ALEN];
1033
1034 /*
1035 * This the maximum A-MPDU length supported by the AP. The FW may not
1036 * exceed this length when sending A-MPDUs
1037 */
1038 u8 ampdu_max_length;
1039
1040 /* This is the minimal spacing required when sending A-MPDUs to the AP*/
1041 u8 ampdu_min_spacing;
1042} __packed;
1043
1044/* HT Capabilites Fw Bit Mask Mapping */
1045#define WL1271_ACX_FW_CAP_HT_OPERATION BIT(0)
1046#define WL1271_ACX_FW_CAP_GREENFIELD_FRAME_FORMAT BIT(1)
1047#define WL1271_ACX_FW_CAP_SHORT_GI_FOR_20MHZ_PACKETS BIT(2)
1048#define WL1271_ACX_FW_CAP_LSIG_TXOP_PROTECTION BIT(3)
1049#define WL1271_ACX_FW_CAP_HT_CONTROL_FIELDS BIT(4)
1050#define WL1271_ACX_FW_CAP_RD_INITIATION BIT(5)
1051
1052
1053/*
1054 * ACX_HT_BSS_OPERATION
1055 * Configure HT capabilities - AP rules for behavior in the BSS.
1056 */
1057struct wl1271_acx_ht_information {
1058 struct acx_header header;
1059
1060 /* Values: 0 - RIFS not allowed, 1 - RIFS allowed */
1061 u8 rifs_mode;
1062
1063 /* Values: 0 - 3 like in spec */
1064 u8 ht_protection;
1065
1066 /* Values: 0 - GF protection not required, 1 - GF protection required */
1067 u8 gf_protection;
1068
1069 /*Values: 0 - TX Burst limit not required, 1 - TX Burst Limit required*/
1070 u8 ht_tx_burst_limit;
1071
1072 /*
1073 * Values: 0 - Dual CTS protection not required,
1074 * 1 - Dual CTS Protection required
1075 * Note: When this value is set to 1 FW will protect all TXOP with RTS
1076 * frame and will not use CTS-to-self regardless of the value of the
1077 * ACX_CTS_PROTECTION information element
1078 */
1079 u8 dual_cts_protection;
1080
1081 u8 padding[3];
1082} __packed;
1083
Levi, Shahar4b7fac72011-01-23 07:27:22 +01001084#define RX_BA_WIN_SIZE 8
1085
1086struct wl1271_acx_ba_session_policy {
1087 struct acx_header header;
1088 /*
1089 * Specifies role Id, Range 0-7, 0xFF means ANY role.
1090 * Future use. For now this field is irrelevant
1091 */
1092 u8 role_id;
1093 /*
1094 * Specifies Link Id, Range 0-31, 0xFF means ANY Link Id.
1095 * Not applicable if Role Id is set to ANY.
1096 */
1097 u8 link_id;
1098
1099 u8 tid;
1100
1101 u8 enable;
1102
1103 /* Windows size in number of packets */
1104 u16 win_size;
1105
1106 /*
1107 * As initiator inactivity timeout in time units(TU) of 1024us.
1108 * As receiver reserved
1109 */
1110 u16 inactivity_timeout;
1111
1112 /* Initiator = 1/Receiver = 0 */
1113 u8 ba_direction;
1114
1115 u8 padding[3];
1116} __packed;
1117
Levi, Shaharbbba3e62011-01-23 07:27:23 +01001118struct wl1271_acx_ba_receiver_setup {
1119 struct acx_header header;
1120
1121 /* Specifies Link Id, Range 0-31, 0xFF means ANY Link Id */
1122 u8 link_id;
1123
1124 u8 tid;
1125
1126 u8 enable;
1127
1128 u8 padding[1];
1129
1130 /* Windows size in number of packets */
1131 u16 win_size;
1132
1133 /* BA session starting sequence number. RANGE 0-FFF */
1134 u16 ssn;
1135} __packed;
1136
Juuso Oikarinenbbbb5382010-07-08 17:49:57 +03001137struct wl1271_acx_fw_tsf_information {
1138 struct acx_header header;
1139
1140 __le32 current_tsf_high;
1141 __le32 current_tsf_low;
1142 __le32 last_bttt_high;
1143 __le32 last_tbtt_low;
1144 u8 last_dtim_count;
1145 u8 padding[3];
Luciano Coelho72e93e92010-07-09 14:10:58 +03001146} __packed;
Juuso Oikarinenbbbb5382010-07-08 17:49:57 +03001147
Arik Nemtsov47684802011-04-26 23:21:51 +03001148struct wl1271_acx_ap_max_tx_retry {
Arik Nemtsov79b223f2010-10-16 17:52:59 +02001149 struct acx_header header;
1150
1151 /*
1152 * the number of frames transmission failures before
1153 * issuing the aging event.
1154 */
1155 __le16 max_tx_retry;
1156 u8 padding_1[2];
1157} __packed;
1158
Arik Nemtsov47684802011-04-26 23:21:51 +03001159struct wl1271_acx_sta_max_tx_retry {
1160 struct acx_header header;
1161
1162 u8 max_tx_retry;
1163 u8 padding_1[3];
1164} __packed;
1165
Eliad Pelleree608332011-02-02 09:59:34 +02001166struct wl1271_acx_config_ps {
1167 struct acx_header header;
1168
1169 u8 exit_retries;
1170 u8 enter_retries;
1171 u8 padding[2];
1172 __le32 null_data_rate;
1173} __packed;
1174
Arik Nemtsov99a27752011-02-23 00:22:25 +02001175struct wl1271_acx_inconnection_sta {
1176 struct acx_header header;
1177
1178 u8 addr[ETH_ALEN];
1179 u8 padding1[2];
1180} __packed;
1181
Shahar Leviff868432011-04-11 15:41:46 +03001182/*
1183 * ACX_FM_COEX_CFG
1184 * set the FM co-existence parameters.
1185 */
1186struct wl1271_acx_fm_coex {
1187 struct acx_header header;
1188 /* enable(1) / disable(0) the FM Coex feature */
1189 u8 enable;
1190 /*
1191 * Swallow period used in COEX PLL swallowing mechanism.
1192 * 0xFF = use FW default
1193 */
1194 u8 swallow_period;
1195 /*
1196 * The N divider used in COEX PLL swallowing mechanism for Fref of
1197 * 38.4/19.2 Mhz. 0xFF = use FW default
1198 */
1199 u8 n_divider_fref_set_1;
1200 /*
1201 * The N divider used in COEX PLL swallowing mechanism for Fref of
1202 * 26/52 Mhz. 0xFF = use FW default
1203 */
1204 u8 n_divider_fref_set_2;
1205 /*
1206 * The M divider used in COEX PLL swallowing mechanism for Fref of
1207 * 38.4/19.2 Mhz. 0xFFFF = use FW default
1208 */
1209 __le16 m_divider_fref_set_1;
1210 /*
1211 * The M divider used in COEX PLL swallowing mechanism for Fref of
1212 * 26/52 Mhz. 0xFFFF = use FW default
1213 */
1214 __le16 m_divider_fref_set_2;
1215 /*
1216 * The time duration in uSec required for COEX PLL to stabilize.
1217 * 0xFFFFFFFF = use FW default
1218 */
1219 __le32 coex_pll_stabilization_time;
1220 /*
1221 * The time duration in uSec required for LDO to stabilize.
1222 * 0xFFFFFFFF = use FW default
1223 */
1224 __le16 ldo_stabilization_time;
1225 /*
1226 * The disturbed frequency band margin around the disturbed frequency
1227 * center (single sided).
1228 * For example, if 2 is configured, the following channels will be
1229 * considered disturbed channel:
1230 * 80 +- 0.1 MHz, 91 +- 0.1 MHz, 98 +- 0.1 MHz, 102 +- 0.1 MH
1231 * 0xFF = use FW default
1232 */
1233 u8 fm_disturbed_band_margin;
1234 /*
1235 * The swallow clock difference of the swallowing mechanism.
1236 * 0xFF = use FW default
1237 */
1238 u8 swallow_clk_diff;
1239} __packed;
1240
Juuso Oikarinen00236aed2010-04-09 11:07:30 +03001241enum {
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001242 ACX_WAKE_UP_CONDITIONS = 0x0002,
1243 ACX_MEM_CFG = 0x0003,
1244 ACX_SLOT = 0x0004,
1245 ACX_AC_CFG = 0x0007,
1246 ACX_MEM_MAP = 0x0008,
1247 ACX_AID = 0x000A,
1248 /* ACX_FW_REV is missing in the ref driver, but seems to work */
1249 ACX_FW_REV = 0x000D,
1250 ACX_MEDIUM_USAGE = 0x000F,
1251 ACX_RX_CFG = 0x0010,
1252 ACX_TX_QUEUE_CFG = 0x0011, /* FIXME: only used by wl1251 */
1253 ACX_STATISTICS = 0x0013, /* Debug API */
1254 ACX_PWR_CONSUMPTION_STATISTICS = 0x0014,
1255 ACX_FEATURE_CFG = 0x0015,
1256 ACX_TID_CFG = 0x001A,
1257 ACX_PS_RX_STREAMING = 0x001B,
1258 ACX_BEACON_FILTER_OPT = 0x001F,
1259 ACX_NOISE_HIST = 0x0021,
1260 ACX_HDK_VERSION = 0x0022, /* ??? */
1261 ACX_PD_THRESHOLD = 0x0023,
1262 ACX_TX_CONFIG_OPT = 0x0024,
1263 ACX_CCA_THRESHOLD = 0x0025,
1264 ACX_EVENT_MBOX_MASK = 0x0026,
1265 ACX_CONN_MONIT_PARAMS = 0x002D,
1266 ACX_CONS_TX_FAILURE = 0x002F,
1267 ACX_BCN_DTIM_OPTIONS = 0x0031,
1268 ACX_SG_ENABLE = 0x0032,
1269 ACX_SG_CFG = 0x0033,
Shahar Leviff868432011-04-11 15:41:46 +03001270 ACX_FM_COEX_CFG = 0x0034,
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001271 ACX_BEACON_FILTER_TABLE = 0x0038,
1272 ACX_ARP_IP_FILTER = 0x0039,
1273 ACX_ROAMING_STATISTICS_TBL = 0x003B,
1274 ACX_RATE_POLICY = 0x003D,
1275 ACX_CTS_PROTECTION = 0x003E,
1276 ACX_SLEEP_AUTH = 0x003F,
1277 ACX_PREAMBLE_TYPE = 0x0040,
1278 ACX_ERROR_CNT = 0x0041,
1279 ACX_IBSS_FILTER = 0x0044,
1280 ACX_SERVICE_PERIOD_TIMEOUT = 0x0045,
1281 ACX_TSF_INFO = 0x0046,
1282 ACX_CONFIG_PS_WMM = 0x0049,
1283 ACX_ENABLE_RX_DATA_FILTER = 0x004A,
1284 ACX_SET_RX_DATA_FILTER = 0x004B,
1285 ACX_GET_DATA_FILTER_STATISTICS = 0x004C,
1286 ACX_RX_CONFIG_OPT = 0x004E,
1287 ACX_FRAG_CFG = 0x004F,
1288 ACX_BET_ENABLE = 0x0050,
1289 ACX_RSSI_SNR_TRIGGER = 0x0051,
Juuso Oikarinen00236aed2010-04-09 11:07:30 +03001290 ACX_RSSI_SNR_WEIGHTS = 0x0052,
Juuso Oikarinenc1899552010-03-26 12:53:32 +02001291 ACX_KEEP_ALIVE_MODE = 0x0053,
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001292 ACX_SET_KEEP_ALIVE_CONFIG = 0x0054,
Levi, Shahar4b7fac72011-01-23 07:27:22 +01001293 ACX_BA_SESSION_POLICY_CFG = 0x0055,
1294 ACX_BA_SESSION_RX_SETUP = 0x0056,
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001295 ACX_PEER_HT_CAP = 0x0057,
1296 ACX_HT_BSS_OPERATION = 0x0058,
1297 ACX_COEX_ACTIVITY = 0x0059,
Luciano Coelho6e92b412009-12-11 15:40:50 +02001298 ACX_SET_DCO_ITRIM_PARAMS = 0x0061,
Eliad Pellerc8bde242011-02-02 09:59:35 +02001299 ACX_GEN_FW_CMD = 0x0070,
1300 ACX_HOST_IF_CFG_BITMAP = 0x0071,
Arik Nemtsov79b223f2010-10-16 17:52:59 +02001301 ACX_MAX_TX_FAILURE = 0x0072,
Arik Nemtsov99a27752011-02-23 00:22:25 +02001302 ACX_UPDATE_INCONNECTION_STA_LIST = 0x0073,
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001303 DOT11_RX_MSDU_LIFE_TIME = 0x1004,
1304 DOT11_CUR_TX_PWR = 0x100D,
1305 DOT11_RX_DOT11_MODE = 0x1012,
1306 DOT11_RTS_THRESHOLD = 0x1013,
1307 DOT11_GROUP_ADDRESS_TBL = 0x1014,
Juuso Oikarinen38ad2d82009-12-11 15:41:08 +02001308 ACX_PM_CONFIG = 0x1016,
Eliad Pelleree608332011-02-02 09:59:34 +02001309 ACX_CONFIG_PS = 0x1017,
Eliad Pellerc8bde242011-02-02 09:59:35 +02001310 ACX_CONFIG_HANGOVER = 0x1018,
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001311};
1312
1313
Juuso Oikarinen51f2be22009-10-13 12:47:42 +03001314int wl1271_acx_wake_up_conditions(struct wl1271 *wl);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001315int wl1271_acx_sleep_auth(struct wl1271 *wl, u8 sleep_auth);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001316int wl1271_acx_tx_power(struct wl1271 *wl, int power);
1317int wl1271_acx_feature_cfg(struct wl1271 *wl);
1318int wl1271_acx_mem_map(struct wl1271 *wl,
1319 struct acx_header *mem_map, size_t len);
Juuso Oikarinen8793f9b2009-10-13 12:47:40 +03001320int wl1271_acx_rx_msdu_life_time(struct wl1271 *wl);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001321int wl1271_acx_rx_config(struct wl1271 *wl, u32 config, u32 filter);
1322int wl1271_acx_pd_threshold(struct wl1271 *wl);
1323int wl1271_acx_slot(struct wl1271 *wl, enum acx_slot_type slot_time);
Juuso Oikarinenc87dec92009-10-08 21:56:31 +03001324int wl1271_acx_group_address_tbl(struct wl1271 *wl, bool enable,
1325 void *mc_list, u32 mc_list_len);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001326int wl1271_acx_service_period_timeout(struct wl1271 *wl);
1327int wl1271_acx_rts_threshold(struct wl1271 *wl, u16 rts_threshold);
Luciano Coelho6e92b412009-12-11 15:40:50 +02001328int wl1271_acx_dco_itrim_params(struct wl1271 *wl);
Juuso Oikarinen19221672009-10-08 21:56:35 +03001329int wl1271_acx_beacon_filter_opt(struct wl1271 *wl, bool enable_filter);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001330int wl1271_acx_beacon_filter_table(struct wl1271 *wl);
Juuso Oikarinen6ccbb922010-03-26 12:53:23 +02001331int wl1271_acx_conn_monit_params(struct wl1271 *wl, bool enable);
Juuso Oikarinen7fc3a862010-03-18 12:26:32 +02001332int wl1271_acx_sg_enable(struct wl1271 *wl, bool enable);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001333int wl1271_acx_sg_cfg(struct wl1271 *wl);
1334int wl1271_acx_cca_threshold(struct wl1271 *wl);
1335int wl1271_acx_bcn_dtim_options(struct wl1271 *wl);
1336int wl1271_acx_aid(struct wl1271 *wl, u16 aid);
1337int wl1271_acx_event_mbox_mask(struct wl1271 *wl, u32 event_mask);
1338int wl1271_acx_set_preamble(struct wl1271 *wl, enum acx_preamble_type preamble);
1339int wl1271_acx_cts_protect(struct wl1271 *wl,
Juuso Oikarinen11f70f92009-10-13 12:47:46 +03001340 enum acx_ctsprotect_type ctsprotect);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001341int wl1271_acx_statistics(struct wl1271 *wl, struct acx_statistics *stats);
Arik Nemtsov79b223f2010-10-16 17:52:59 +02001342int wl1271_acx_sta_rate_policies(struct wl1271 *wl);
1343int wl1271_acx_ap_rate_policy(struct wl1271 *wl, struct conf_tx_rate_class *c,
1344 u8 idx);
Kalle Valo243eeb52010-02-18 13:25:39 +02001345int wl1271_acx_ac_cfg(struct wl1271 *wl, u8 ac, u8 cw_min, u16 cw_max,
1346 u8 aifsn, u16 txop);
Kalle Valof2054df2010-02-18 13:25:40 +02001347int wl1271_acx_tid_cfg(struct wl1271 *wl, u8 queue_id, u8 channel_type,
1348 u8 tsid, u8 ps_scheme, u8 ack_policy,
1349 u32 apsd_conf0, u32 apsd_conf1);
Arik Nemtsov68d069c2010-11-08 10:51:07 +01001350int wl1271_acx_frag_threshold(struct wl1271 *wl, u16 frag_threshold);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001351int wl1271_acx_tx_config_options(struct wl1271 *wl);
Eliad Pellerc8bde242011-02-02 09:59:35 +02001352int wl1271_acx_ap_mem_cfg(struct wl1271 *wl);
1353int wl1271_acx_sta_mem_cfg(struct wl1271 *wl);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001354int wl1271_acx_init_mem_config(struct wl1271 *wl);
Shahar Levi48a61472011-03-06 16:32:08 +02001355int wl1271_acx_host_if_cfg_bitmap(struct wl1271 *wl, u32 host_cfg_bitmap);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001356int wl1271_acx_init_rx_interrupt(struct wl1271 *wl);
Juuso Oikarinen3cfd6cf2009-10-12 15:08:52 +03001357int wl1271_acx_smart_reflex(struct wl1271 *wl);
Juuso Oikarinen11f70f92009-10-13 12:47:46 +03001358int wl1271_acx_bet_enable(struct wl1271 *wl, bool enable);
Eliad Pellerc5312772010-12-09 11:31:27 +02001359int wl1271_acx_arp_ip_filter(struct wl1271 *wl, u8 enable, __be32 address);
Juuso Oikarinen38ad2d82009-12-11 15:41:08 +02001360int wl1271_acx_pm_config(struct wl1271 *wl);
Juuso Oikarinenc1899552010-03-26 12:53:32 +02001361int wl1271_acx_keep_alive_mode(struct wl1271 *wl, bool enable);
1362int wl1271_acx_keep_alive_config(struct wl1271 *wl, u8 index, u8 tpl_valid);
Juuso Oikarinen00236aed2010-04-09 11:07:30 +03001363int wl1271_acx_rssi_snr_trigger(struct wl1271 *wl, bool enable,
1364 s16 thold, u8 hyst);
1365int wl1271_acx_rssi_snr_avg_weights(struct wl1271 *wl);
Shahar Levic4db1c82010-10-13 16:09:40 +02001366int wl1271_acx_set_ht_capabilities(struct wl1271 *wl,
1367 struct ieee80211_sta_ht_cap *ht_cap,
1368 bool allow_ht_operation);
1369int wl1271_acx_set_ht_information(struct wl1271 *wl,
1370 u16 ht_operation_mode);
Levi, Shahar4b7fac72011-01-23 07:27:22 +01001371int wl1271_acx_set_ba_session(struct wl1271 *wl,
Levi, Shaharbbba3e62011-01-23 07:27:23 +01001372 enum ieee80211_back_parties direction,
1373 u8 tid_index, u8 policy);
1374int wl1271_acx_set_ba_receiver_session(struct wl1271 *wl, u8 tid_index, u16 ssn,
1375 bool enable);
Juuso Oikarinenbbbb5382010-07-08 17:49:57 +03001376int wl1271_acx_tsf_info(struct wl1271 *wl, u64 *mactime);
Arik Nemtsov47684802011-04-26 23:21:51 +03001377int wl1271_acx_ap_max_tx_retry(struct wl1271 *wl);
1378int wl1271_acx_sta_max_tx_retry(struct wl1271 *wl);
Eliad Pelleree608332011-02-02 09:59:34 +02001379int wl1271_acx_config_ps(struct wl1271 *wl);
Arik Nemtsov99a27752011-02-23 00:22:25 +02001380int wl1271_acx_set_inconnection_sta(struct wl1271 *wl, u8 *addr);
Shahar Leviff868432011-04-11 15:41:46 +03001381int wl1271_acx_fm_coex(struct wl1271 *wl);
Luciano Coelhof5fc0f82009-08-06 16:25:28 +03001382
1383#endif /* __WL1271_ACX_H__ */