blob: 845e6bc8d633dfe877509d7cd82261a79d3c48c7 [file] [log] [blame]
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001/*
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -05002 * DO NOT EDIT THIS FILE
3 * This file is under version control at
4 * svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/
5 * and can be replaced with that version at any time
6 * DO NOT EDIT THIS FILE
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08007 *
Mike Frysinger93f17422011-05-06 02:26:38 -04008 * Copyright 2004-2011 Analog Devices Inc.
Sonic Zhangde450832012-05-17 14:45:27 +08009 * Licensed under the Clear BSD license.
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080010 */
11
Mike Frysingera4136472009-05-08 07:40:25 +000012/* This file should be up to date with:
Mike Frysinger979365b2011-06-08 18:15:18 -040013 * - Revision F, 05/23/2011; ADSP-BF512/BF514/BF516/BF518 Blackfin Processor Anomaly List
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080014 */
15
Mike Frysingera4136472009-05-08 07:40:25 +000016#if __SILICON_REVISION__ < 0
17# error will not work on BF518 silicon version
18#endif
19
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080020#ifndef _MACH_ANOMALY_H_
21#define _MACH_ANOMALY_H_
22
Mike Frysingera200ad22009-06-13 06:37:14 -040023/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080024#define ANOMALY_05000074 (1)
Mike Frysingerdc7101b2010-05-27 21:47:31 +000025/* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */
26#define ANOMALY_05000119 (1)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080027/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
28#define ANOMALY_05000122 (1)
29/* False Hardware Error from an Access in the Shadow of a Conditional Branch */
30#define ANOMALY_05000245 (1)
Mike Frysingerc18e99c2009-03-04 17:36:49 +080031/* Incorrect Timer Pulse Width in Single-Shot PWM_OUT Mode with External Clock */
32#define ANOMALY_05000254 (1)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080033/* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */
34#define ANOMALY_05000265 (1)
35/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
36#define ANOMALY_05000310 (1)
37/* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */
38#define ANOMALY_05000366 (1)
39/* Lockbox SESR Firmware Does Not Save/Restore Full Context */
40#define ANOMALY_05000405 (1)
41/* Lockbox Firmware Memory Cleanup Routine Does not Clear Registers */
42#define ANOMALY_05000408 (1)
43/* Speculative Fetches Can Cause Undesired External FIFO Operations */
44#define ANOMALY_05000416 (1)
45/* TWI Fall Time (Tof) May Violate the Minimum I2C Specification */
46#define ANOMALY_05000421 (1)
47/* TWI Input Capacitance (Ci) May Violate the Maximum I2C Specification */
48#define ANOMALY_05000422 (1)
49/* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */
50#define ANOMALY_05000426 (1)
51/* Software System Reset Corrupts PLL_LOCKCNT Register */
Mike Frysingera200ad22009-06-13 06:37:14 -040052#define ANOMALY_05000430 (__SILICON_REVISION__ < 1)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080053/* Incorrect Use of Stack in Lockbox Firmware During Authentication */
54#define ANOMALY_05000431 (1)
Mike Frysingerdc7101b2010-05-27 21:47:31 +000055/* SW Breakpoints Ignored Upon Return From Lockbox Authentication */
56#define ANOMALY_05000434 (1)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080057/* Certain SIC Registers are not Reset After Soft or Core Double Fault Reset */
Mike Frysingera200ad22009-06-13 06:37:14 -040058#define ANOMALY_05000435 (__SILICON_REVISION__ < 1)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080059/* PORTx_DRIVE and PORTx_HYSTERESIS Registers Read Back Incorrect Values */
Mike Frysingera200ad22009-06-13 06:37:14 -040060#define ANOMALY_05000438 (__SILICON_REVISION__ < 1)
Mike Frysingera4136472009-05-08 07:40:25 +000061/* Preboot Cannot be Used to Alter the PLL_DIV Register */
Mike Frysingera200ad22009-06-13 06:37:14 -040062#define ANOMALY_05000439 (__SILICON_REVISION__ < 1)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080063/* bfrom_SysControl() Cannot be Used to Write the PLL_DIV Register */
Mike Frysingera200ad22009-06-13 06:37:14 -040064#define ANOMALY_05000440 (__SILICON_REVISION__ < 1)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +080065/* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */
66#define ANOMALY_05000443 (1)
67/* Incorrect L1 Instruction Bank B Memory Map Location */
Mike Frysingera200ad22009-06-13 06:37:14 -040068#define ANOMALY_05000444 (__SILICON_REVISION__ < 1)
Mike Frysingerc18e99c2009-03-04 17:36:49 +080069/* Incorrect Default Hysteresis Setting for RESET, NMI, and BMODE Signals */
Mike Frysingera200ad22009-06-13 06:37:14 -040070#define ANOMALY_05000452 (__SILICON_REVISION__ < 1)
Mike Frysingerc18e99c2009-03-04 17:36:49 +080071/* PWM_TRIPB Signal Not Available on PG10 */
Mike Frysingera200ad22009-06-13 06:37:14 -040072#define ANOMALY_05000453 (__SILICON_REVISION__ < 1)
Mike Frysingerc18e99c2009-03-04 17:36:49 +080073/* PPI_FS3 is Driven One Half Cycle Later Than PPI Data */
Mike Frysingera200ad22009-06-13 06:37:14 -040074#define ANOMALY_05000455 (__SILICON_REVISION__ < 1)
75/* False Hardware Error when RETI Points to Invalid Memory */
Mike Frysingera4136472009-05-08 07:40:25 +000076#define ANOMALY_05000461 (1)
Mike Frysingera200ad22009-06-13 06:37:14 -040077/* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */
Mike Frysinger979365b2011-06-08 18:15:18 -040078#define ANOMALY_05000462 (__SILICON_REVISION__ < 2)
Mike Frysingerdc7101b2010-05-27 21:47:31 +000079/* Incorrect Default MSEL Value in PLL_CTL */
Mike Frysinger979365b2011-06-08 18:15:18 -040080#define ANOMALY_05000472 (__SILICON_REVISION__ < 2)
Mike Frysingerdc7101b2010-05-27 21:47:31 +000081/* Interrupted SPORT Receive Data Register Read Results In Underflow when SLEN > 15 */
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -050082#define ANOMALY_05000473 (1)
83/* TESTSET Instruction Cannot Be Interrupted */
84#define ANOMALY_05000477 (1)
Mike Frysingerdc7101b2010-05-27 21:47:31 +000085/* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */
86#define ANOMALY_05000481 (1)
Mike Frysinger979365b2011-06-08 18:15:18 -040087/* PLL Latches Incorrect Settings During Reset */
88#define ANOMALY_05000482 (__SILICON_REVISION__ < 2)
89/* PLL_CTL Change Using bfrom_SysControl() Can Result in Processor Overclocking */
90#define ANOMALY_05000485 (__SILICON_REVISION__ < 2)
91/* SPI Master Boot Can Fail Under Certain Conditions */
92#define ANOMALY_05000490 (1)
93/* Instruction Memory Stalls Can Cause IFLUSH to Fail */
Mike Frysingerdc7101b2010-05-27 21:47:31 +000094#define ANOMALY_05000491 (1)
Mike Frysinger979365b2011-06-08 18:15:18 -040095/* EXCPT Instruction May Be Lost If NMI Happens Simultaneously */
96#define ANOMALY_05000494 (1)
97/* CNT_COMMAND Functionality Depends on CNT_IMASK Configuration */
98#define ANOMALY_05000498 (1)
99/* RXS Bit in SPI_STAT May Become Stuck In RX DMA Modes */
100#define ANOMALY_05000501 (1)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800101
102/* Anomalies that don't exist on this proc */
Mike Frysingera4136472009-05-08 07:40:25 +0000103#define ANOMALY_05000099 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000104#define ANOMALY_05000120 (0)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800105#define ANOMALY_05000125 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000106#define ANOMALY_05000149 (0)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800107#define ANOMALY_05000158 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000108#define ANOMALY_05000171 (0)
109#define ANOMALY_05000179 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400110#define ANOMALY_05000182 (0)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800111#define ANOMALY_05000183 (0)
Graf Yang976119b2009-07-01 07:05:40 +0000112#define ANOMALY_05000189 (0)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800113#define ANOMALY_05000198 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400114#define ANOMALY_05000202 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000115#define ANOMALY_05000215 (0)
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000116#define ANOMALY_05000219 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000117#define ANOMALY_05000220 (0)
118#define ANOMALY_05000227 (0)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800119#define ANOMALY_05000230 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000120#define ANOMALY_05000231 (0)
121#define ANOMALY_05000233 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400122#define ANOMALY_05000234 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000123#define ANOMALY_05000242 (0)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800124#define ANOMALY_05000244 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000125#define ANOMALY_05000248 (0)
126#define ANOMALY_05000250 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400127#define ANOMALY_05000257 (0)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800128#define ANOMALY_05000261 (0)
129#define ANOMALY_05000263 (0)
130#define ANOMALY_05000266 (0)
131#define ANOMALY_05000273 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000132#define ANOMALY_05000274 (0)
Mike Frysingeree554be2009-03-03 16:52:55 +0800133#define ANOMALY_05000278 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400134#define ANOMALY_05000281 (0)
135#define ANOMALY_05000283 (0)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800136#define ANOMALY_05000285 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000137#define ANOMALY_05000287 (0)
138#define ANOMALY_05000301 (0)
Mike Frysingerc18e99c2009-03-04 17:36:49 +0800139#define ANOMALY_05000305 (0)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800140#define ANOMALY_05000307 (0)
141#define ANOMALY_05000311 (0)
142#define ANOMALY_05000312 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400143#define ANOMALY_05000315 (0)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800144#define ANOMALY_05000323 (0)
145#define ANOMALY_05000353 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400146#define ANOMALY_05000357 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000147#define ANOMALY_05000362 (1)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800148#define ANOMALY_05000363 (0)
Graf Yang976119b2009-07-01 07:05:40 +0000149#define ANOMALY_05000364 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400150#define ANOMALY_05000371 (0)
Mike Frysingeree554be2009-03-03 16:52:55 +0800151#define ANOMALY_05000380 (0)
Mike Frysinger93f17422011-05-06 02:26:38 -0400152#define ANOMALY_05000383 (0)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800153#define ANOMALY_05000386 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000154#define ANOMALY_05000389 (0)
155#define ANOMALY_05000400 (0)
Yi Libd411b12009-08-05 10:02:14 +0000156#define ANOMALY_05000402 (0)
Mike Frysinger6651ece2009-01-07 23:14:38 +0800157#define ANOMALY_05000412 (0)
158#define ANOMALY_05000432 (0)
Mike Frysinger7dbc3f62009-03-06 00:20:49 +0800159#define ANOMALY_05000447 (0)
160#define ANOMALY_05000448 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000161#define ANOMALY_05000456 (0)
162#define ANOMALY_05000450 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400163#define ANOMALY_05000465 (0)
164#define ANOMALY_05000467 (0)
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -0500165#define ANOMALY_05000474 (0)
166#define ANOMALY_05000475 (0)
Mike Frysinger93f17422011-05-06 02:26:38 -0400167#define ANOMALY_05000480 (0)
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800168
169#endif