H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 1 | #ifndef _ASM_X86_MCE_H |
| 2 | #define _ASM_X86_MCE_H |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 3 | |
Jaswinder Singh Rajput | 999b697 | 2009-01-30 22:47:27 +0530 | [diff] [blame] | 4 | #include <linux/types.h> |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 5 | #include <asm/ioctls.h> |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 6 | |
| 7 | /* |
| 8 | * Machine Check support for x86 |
| 9 | */ |
| 10 | |
Hidetoshi Seto | 2b90e77 | 2011-06-08 10:56:56 +0900 | [diff] [blame] | 11 | /* MCG_CAP register defines */ |
Thomas Gleixner | 01c6680 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 12 | #define MCG_BANKCNT_MASK 0xff /* Number of Banks */ |
Borislav Petkov | e487683 | 2009-06-20 23:27:16 -0700 | [diff] [blame] | 13 | #define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */ |
Thomas Gleixner | 01c6680 | 2009-04-08 12:31:24 +0200 | [diff] [blame] | 14 | #define MCG_EXT_P (1ULL<<9) /* Extended registers available */ |
| 15 | #define MCG_CMCI_P (1ULL<<10) /* CMCI supported */ |
| 16 | #define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */ |
| 17 | #define MCG_EXT_CNT_SHIFT 16 |
| 18 | #define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT) |
Andi Kleen | ed7290d | 2009-05-27 21:56:57 +0200 | [diff] [blame] | 19 | #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 20 | |
Hidetoshi Seto | 2b90e77 | 2011-06-08 10:56:56 +0900 | [diff] [blame] | 21 | /* MCG_STATUS register defines */ |
Ingo Molnar | 06b851d | 2009-04-08 12:31:25 +0200 | [diff] [blame] | 22 | #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */ |
| 23 | #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */ |
| 24 | #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 25 | |
Hidetoshi Seto | 2b90e77 | 2011-06-08 10:56:56 +0900 | [diff] [blame] | 26 | /* MCi_STATUS register defines */ |
Ingo Molnar | 06b851d | 2009-04-08 12:31:25 +0200 | [diff] [blame] | 27 | #define MCI_STATUS_VAL (1ULL<<63) /* valid error */ |
| 28 | #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */ |
| 29 | #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */ |
| 30 | #define MCI_STATUS_EN (1ULL<<60) /* error enabled */ |
| 31 | #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */ |
| 32 | #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */ |
| 33 | #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */ |
Andi Kleen | ed7290d | 2009-05-27 21:56:57 +0200 | [diff] [blame] | 34 | #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */ |
| 35 | #define MCI_STATUS_AR (1ULL<<55) /* Action required */ |
| 36 | |
Hidetoshi Seto | 2b90e77 | 2011-06-08 10:56:56 +0900 | [diff] [blame] | 37 | /* MCi_MISC register defines */ |
| 38 | #define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f) |
| 39 | #define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7) |
| 40 | #define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */ |
| 41 | #define MCI_MISC_ADDR_LINEAR 1 /* linear address */ |
| 42 | #define MCI_MISC_ADDR_PHYS 2 /* physical address */ |
| 43 | #define MCI_MISC_ADDR_MEM 3 /* memory address */ |
| 44 | #define MCI_MISC_ADDR_GENERIC 7 /* generic */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 45 | |
Huang Ying | 1f9a0bd | 2010-06-08 14:09:08 +0800 | [diff] [blame] | 46 | /* CTL2 register defines */ |
| 47 | #define MCI_CTL2_CMCI_EN (1ULL << 30) |
Huang Ying | 3c41758 | 2010-06-08 14:09:10 +0800 | [diff] [blame] | 48 | #define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL |
Huang Ying | 1f9a0bd | 2010-06-08 14:09:08 +0800 | [diff] [blame] | 49 | |
Huang Ying | 5b7e88e | 2009-07-31 09:41:40 +0800 | [diff] [blame] | 50 | #define MCJ_CTX_MASK 3 |
| 51 | #define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK) |
| 52 | #define MCJ_CTX_RANDOM 0 /* inject context: random */ |
Chen Gong | 2c29d9d | 2011-12-07 09:21:37 -0800 | [diff] [blame] | 53 | #define MCJ_CTX_PROCESS 0x1 /* inject context: process */ |
| 54 | #define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */ |
| 55 | #define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */ |
| 56 | #define MCJ_EXCEPTION 0x8 /* raise as exception */ |
| 57 | #define MCJ_IRQ_BRAODCAST 0x10 /* do IRQ broadcasting */ |
Huang Ying | 5b7e88e | 2009-07-31 09:41:40 +0800 | [diff] [blame] | 58 | |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 59 | /* Fields are zero when not available */ |
| 60 | struct mce { |
| 61 | __u64 status; |
| 62 | __u64 misc; |
| 63 | __u64 addr; |
| 64 | __u64 mcgstatus; |
H. Peter Anvin | 65ea5b0 | 2008-01-30 13:30:56 +0100 | [diff] [blame] | 65 | __u64 ip; |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 66 | __u64 tsc; /* cpu time stamp counter */ |
Andi Kleen | 8ee0834 | 2009-05-27 21:56:56 +0200 | [diff] [blame] | 67 | __u64 time; /* wall time_t when error was detected */ |
| 68 | __u8 cpuvendor; /* cpu vendor as encoded in system.h */ |
Huang Ying | 5b7e88e | 2009-07-31 09:41:40 +0800 | [diff] [blame] | 69 | __u8 inject_flags; /* software inject flags */ |
| 70 | __u16 pad; |
Andi Kleen | 8ee0834 | 2009-05-27 21:56:56 +0200 | [diff] [blame] | 71 | __u32 cpuid; /* CPUID 1 EAX */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 72 | __u8 cs; /* code segment */ |
| 73 | __u8 bank; /* machine check bank */ |
Andi Kleen | d620c67 | 2009-05-27 21:56:56 +0200 | [diff] [blame] | 74 | __u8 cpu; /* cpu number; obsolete; use extcpu now */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 75 | __u8 finished; /* entry is valid */ |
Andi Kleen | d620c67 | 2009-05-27 21:56:56 +0200 | [diff] [blame] | 76 | __u32 extcpu; /* linux cpu number that detected the error */ |
Andi Kleen | 8ee0834 | 2009-05-27 21:56:56 +0200 | [diff] [blame] | 77 | __u32 socketid; /* CPU socket ID */ |
| 78 | __u32 apicid; /* CPU initial apic ID */ |
| 79 | __u64 mcgcap; /* MCGCAP MSR: machine check capabilities of CPU */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 80 | }; |
| 81 | |
| 82 | /* |
| 83 | * This structure contains all data related to the MCE log. Also |
| 84 | * carries a signature to make it easier to find from external |
| 85 | * debugging tools. Each entry is only valid when its finished flag |
| 86 | * is set. |
| 87 | */ |
| 88 | |
| 89 | #define MCE_LOG_LEN 32 |
| 90 | |
| 91 | struct mce_log { |
| 92 | char signature[12]; /* "MACHINECHECK" */ |
| 93 | unsigned len; /* = MCE_LOG_LEN */ |
| 94 | unsigned next; |
| 95 | unsigned flags; |
Andi Kleen | f6fb0ac | 2009-05-27 21:56:55 +0200 | [diff] [blame] | 96 | unsigned recordlen; /* length of struct mce */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 97 | struct mce entry[MCE_LOG_LEN]; |
| 98 | }; |
| 99 | |
| 100 | #define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */ |
| 101 | |
| 102 | #define MCE_LOG_SIGNATURE "MACHINECHECK" |
| 103 | |
| 104 | #define MCE_GET_RECORD_LEN _IOR('M', 1, int) |
| 105 | #define MCE_GET_LOG_LEN _IOR('M', 2, int) |
| 106 | #define MCE_GETCLEAR_FLAGS _IOR('M', 3, int) |
| 107 | |
| 108 | /* Software defined banks */ |
| 109 | #define MCE_EXTENDED_BANK 128 |
| 110 | #define MCE_THERMAL_BANK MCE_EXTENDED_BANK + 0 |
| 111 | |
| 112 | #define K8_MCE_THRESHOLD_BASE (MCE_EXTENDED_BANK + 1) /* MCE_AMD */ |
| 113 | #define K8_MCE_THRESHOLD_BANK_0 (MCE_THRESHOLD_BASE + 0 * 9) |
| 114 | #define K8_MCE_THRESHOLD_BANK_1 (MCE_THRESHOLD_BASE + 1 * 9) |
| 115 | #define K8_MCE_THRESHOLD_BANK_2 (MCE_THRESHOLD_BASE + 2 * 9) |
| 116 | #define K8_MCE_THRESHOLD_BANK_3 (MCE_THRESHOLD_BASE + 3 * 9) |
| 117 | #define K8_MCE_THRESHOLD_BANK_4 (MCE_THRESHOLD_BASE + 4 * 9) |
| 118 | #define K8_MCE_THRESHOLD_BANK_5 (MCE_THRESHOLD_BASE + 5 * 9) |
| 119 | #define K8_MCE_THRESHOLD_DRAM_ECC (MCE_THRESHOLD_BANK_4 + 0) |
| 120 | |
Borislav Petkov | fb25319 | 2009-10-07 13:20:38 +0200 | [diff] [blame] | 121 | |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 122 | #ifdef __KERNEL__ |
| 123 | |
Borislav Petkov | 3653ada | 2011-12-04 15:12:09 +0100 | [diff] [blame] | 124 | extern void mce_register_decode_chain(struct notifier_block *nb); |
| 125 | extern void mce_unregister_decode_chain(struct notifier_block *nb); |
Alan Cox | df39a2e | 2010-01-04 16:17:21 +0000 | [diff] [blame] | 126 | |
Hidetoshi Seto | 9e55e44 | 2009-06-15 17:22:15 +0900 | [diff] [blame] | 127 | #include <linux/percpu.h> |
| 128 | #include <linux/init.h> |
Arun Sharma | 60063497 | 2011-07-26 16:09:06 -0700 | [diff] [blame] | 129 | #include <linux/atomic.h> |
Hidetoshi Seto | 9e55e44 | 2009-06-15 17:22:15 +0900 | [diff] [blame] | 130 | |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 131 | extern int mce_disabled; |
Hidetoshi Seto | c697836 | 2009-06-15 17:22:49 +0900 | [diff] [blame] | 132 | extern int mce_p5_enabled; |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 133 | |
Hidetoshi Seto | 58995d2 | 2009-06-15 17:27:47 +0900 | [diff] [blame] | 134 | #ifdef CONFIG_X86_MCE |
Yong Wang | a2202aa | 2009-11-10 09:38:24 +0800 | [diff] [blame] | 135 | int mcheck_init(void); |
Borislav Petkov | 5e09954 | 2009-10-16 12:31:32 +0200 | [diff] [blame] | 136 | void mcheck_cpu_init(struct cpuinfo_x86 *c); |
Hidetoshi Seto | 58995d2 | 2009-06-15 17:27:47 +0900 | [diff] [blame] | 137 | #else |
Yong Wang | a2202aa | 2009-11-10 09:38:24 +0800 | [diff] [blame] | 138 | static inline int mcheck_init(void) { return 0; } |
Borislav Petkov | 5e09954 | 2009-10-16 12:31:32 +0200 | [diff] [blame] | 139 | static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {} |
Hidetoshi Seto | 58995d2 | 2009-06-15 17:27:47 +0900 | [diff] [blame] | 140 | #endif |
| 141 | |
Hidetoshi Seto | 9e55e44 | 2009-06-15 17:22:15 +0900 | [diff] [blame] | 142 | #ifdef CONFIG_X86_ANCIENT_MCE |
| 143 | void intel_p5_mcheck_init(struct cpuinfo_x86 *c); |
| 144 | void winchip_mcheck_init(struct cpuinfo_x86 *c); |
Hidetoshi Seto | c697836 | 2009-06-15 17:22:49 +0900 | [diff] [blame] | 145 | static inline void enable_p5_mce(void) { mce_p5_enabled = 1; } |
Hidetoshi Seto | 9e55e44 | 2009-06-15 17:22:15 +0900 | [diff] [blame] | 146 | #else |
| 147 | static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {} |
| 148 | static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {} |
Hidetoshi Seto | c697836 | 2009-06-15 17:22:49 +0900 | [diff] [blame] | 149 | static inline void enable_p5_mce(void) {} |
Hidetoshi Seto | 9e55e44 | 2009-06-15 17:22:15 +0900 | [diff] [blame] | 150 | #endif |
| 151 | |
Andi Kleen | b5f2fa4 | 2009-02-12 13:43:22 +0100 | [diff] [blame] | 152 | void mce_setup(struct mce *m); |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 153 | void mce_log(struct mce *m); |
Greg Kroah-Hartman | d6126ef | 2012-01-26 15:49:14 -0800 | [diff] [blame] | 154 | DECLARE_PER_CPU(struct device *, mce_device); |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 155 | |
Andi Kleen | 41fdff3 | 2009-02-12 13:49:30 +0100 | [diff] [blame] | 156 | /* |
Andi Kleen | 3ccdccf | 2009-07-09 00:31:45 +0200 | [diff] [blame] | 157 | * Maximum banks number. |
| 158 | * This is the limit of the current register layout on |
| 159 | * Intel CPUs. |
Andi Kleen | 41fdff3 | 2009-02-12 13:49:30 +0100 | [diff] [blame] | 160 | */ |
Andi Kleen | 3ccdccf | 2009-07-09 00:31:45 +0200 | [diff] [blame] | 161 | #define MAX_NR_BANKS 32 |
Andi Kleen | 41fdff3 | 2009-02-12 13:49:30 +0100 | [diff] [blame] | 162 | |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 163 | #ifdef CONFIG_X86_MCE_INTEL |
Hidetoshi Seto | 62fdac5 | 2009-06-11 16:06:07 +0900 | [diff] [blame] | 164 | extern int mce_cmci_disabled; |
| 165 | extern int mce_ignore_ce; |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 166 | void mce_intel_feature_init(struct cpuinfo_x86 *c); |
Andi Kleen | 88ccbed | 2009-02-12 13:49:36 +0100 | [diff] [blame] | 167 | void cmci_clear(void); |
| 168 | void cmci_reenable(void); |
| 169 | void cmci_rediscover(int dying); |
| 170 | void cmci_recheck(void); |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 171 | #else |
| 172 | static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { } |
Andi Kleen | 88ccbed | 2009-02-12 13:49:36 +0100 | [diff] [blame] | 173 | static inline void cmci_clear(void) {} |
| 174 | static inline void cmci_reenable(void) {} |
| 175 | static inline void cmci_rediscover(int dying) {} |
| 176 | static inline void cmci_recheck(void) {} |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 177 | #endif |
| 178 | |
| 179 | #ifdef CONFIG_X86_MCE_AMD |
| 180 | void mce_amd_feature_init(struct cpuinfo_x86 *c); |
| 181 | #else |
| 182 | static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { } |
| 183 | #endif |
| 184 | |
H. Peter Anvin | 3873607 | 2009-05-28 10:05:33 -0700 | [diff] [blame] | 185 | int mce_available(struct cpuinfo_x86 *c); |
Andi Kleen | 88ccbed | 2009-02-12 13:49:36 +0100 | [diff] [blame] | 186 | |
Andi Kleen | 01ca79f | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 187 | DECLARE_PER_CPU(unsigned, mce_exception_count); |
Andi Kleen | ca84f69 | 2009-05-27 21:56:57 +0200 | [diff] [blame] | 188 | DECLARE_PER_CPU(unsigned, mce_poll_count); |
Andi Kleen | 01ca79f | 2009-05-27 21:56:52 +0200 | [diff] [blame] | 189 | |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 190 | extern atomic_t mce_entry; |
| 191 | |
Andi Kleen | ee031c3 | 2009-02-12 13:49:34 +0100 | [diff] [blame] | 192 | typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS); |
| 193 | DECLARE_PER_CPU(mce_banks_t, mce_poll_banks); |
| 194 | |
Andi Kleen | b79109c | 2009-02-12 13:43:23 +0100 | [diff] [blame] | 195 | enum mcp_flags { |
| 196 | MCP_TIMESTAMP = (1 << 0), /* log time stamp */ |
| 197 | MCP_UC = (1 << 1), /* log uncorrected errors */ |
Andi Kleen | 5679af4 | 2009-04-07 17:06:55 +0200 | [diff] [blame] | 198 | MCP_DONTLOG = (1 << 2), /* only clear, don't log */ |
Andi Kleen | b79109c | 2009-02-12 13:43:23 +0100 | [diff] [blame] | 199 | }; |
H. Peter Anvin | 3873607 | 2009-05-28 10:05:33 -0700 | [diff] [blame] | 200 | void machine_check_poll(enum mcp_flags flags, mce_banks_t *b); |
Andi Kleen | b79109c | 2009-02-12 13:43:23 +0100 | [diff] [blame] | 201 | |
Andi Kleen | 9ff36ee | 2009-05-27 21:56:58 +0200 | [diff] [blame] | 202 | int mce_notify_irq(void); |
Andi Kleen | 9b1beaf | 2009-05-27 21:56:59 +0200 | [diff] [blame] | 203 | void mce_notify_process(void); |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 204 | |
Andi Kleen | ea149b3 | 2009-04-29 19:31:00 +0200 | [diff] [blame] | 205 | DECLARE_PER_CPU(struct mce, injectm); |
Luck, Tony | 66f5ddf | 2011-11-03 11:46:47 -0700 | [diff] [blame] | 206 | |
| 207 | extern void register_mce_write_callback(ssize_t (*)(struct file *filp, |
| 208 | const char __user *ubuf, |
| 209 | size_t usize, loff_t *off)); |
Andi Kleen | ea149b3 | 2009-04-29 19:31:00 +0200 | [diff] [blame] | 210 | |
Hidetoshi Seto | 58995d2 | 2009-06-15 17:27:47 +0900 | [diff] [blame] | 211 | /* |
| 212 | * Exception handler |
| 213 | */ |
| 214 | |
| 215 | /* Call the installed machine check handler for this CPU setup. */ |
| 216 | extern void (*machine_check_vector)(struct pt_regs *, long error_code); |
| 217 | void do_machine_check(struct pt_regs *, long); |
| 218 | |
| 219 | /* |
| 220 | * Threshold handler |
| 221 | */ |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 222 | |
Andi Kleen | b276268 | 2009-02-12 13:49:31 +0100 | [diff] [blame] | 223 | extern void (*mce_threshold_vector)(void); |
Hidetoshi Seto | 58995d2 | 2009-06-15 17:27:47 +0900 | [diff] [blame] | 224 | extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu); |
Andi Kleen | b276268 | 2009-02-12 13:49:31 +0100 | [diff] [blame] | 225 | |
Hidetoshi Seto | e8ce2c5 | 2009-06-15 17:24:40 +0900 | [diff] [blame] | 226 | /* |
| 227 | * Thermal handler |
| 228 | */ |
| 229 | |
Hidetoshi Seto | e8ce2c5 | 2009-06-15 17:24:40 +0900 | [diff] [blame] | 230 | void intel_init_thermal(struct cpuinfo_x86 *c); |
| 231 | |
Hidetoshi Seto | e8ce2c5 | 2009-06-15 17:24:40 +0900 | [diff] [blame] | 232 | void mce_log_therm_throt_event(__u64 status); |
Yong Wang | a2202aa | 2009-11-10 09:38:24 +0800 | [diff] [blame] | 233 | |
R, Durgadoss | 9e76a97 | 2011-01-03 17:22:04 +0530 | [diff] [blame] | 234 | /* Interrupt Handler for core thermal thresholds */ |
| 235 | extern int (*platform_thermal_notify)(__u64 msr_val); |
| 236 | |
Yong Wang | a2202aa | 2009-11-10 09:38:24 +0800 | [diff] [blame] | 237 | #ifdef CONFIG_X86_THERMAL_VECTOR |
| 238 | extern void mcheck_intel_therm_init(void); |
| 239 | #else |
| 240 | static inline void mcheck_intel_therm_init(void) { } |
| 241 | #endif |
| 242 | |
Huang Ying | d334a49 | 2010-05-18 14:35:20 +0800 | [diff] [blame] | 243 | /* |
| 244 | * Used by APEI to report memory error via /dev/mcelog |
| 245 | */ |
| 246 | |
| 247 | struct cper_sec_mem_err; |
| 248 | extern void apei_mce_report_mem_error(int corrected, |
| 249 | struct cper_sec_mem_err *mem_err); |
| 250 | |
Thomas Gleixner | e2f4302 | 2007-10-17 18:04:40 +0200 | [diff] [blame] | 251 | #endif /* __KERNEL__ */ |
H. Peter Anvin | 1965aae | 2008-10-22 22:26:29 -0700 | [diff] [blame] | 252 | #endif /* _ASM_X86_MCE_H */ |