blob: c2b4d55a79b69431835003d7e5f423177cad7637 [file] [log] [blame]
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +00001/*******************************************************************************
2 This is the driver for the MAC 10/100 on-chip Ethernet controller
3 currently tested on all the ST boards based on STb7109 and stx7200 SoCs.
4
5 DWC Ether MAC 10/100 Universal version 4.0 has been used for developing
6 this code.
7
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +00008 This contains the functions to handle the dma.
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +00009
10 Copyright (C) 2007-2009 STMicroelectronics Ltd
11
12 This program is free software; you can redistribute it and/or modify it
13 under the terms and conditions of the GNU General Public License,
14 version 2, as published by the Free Software Foundation.
15
16 This program is distributed in the hope it will be useful, but WITHOUT
17 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 more details.
20
21 You should have received a copy of the GNU General Public License along with
22 this program; if not, write to the Free Software Foundation, Inc.,
23 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
24
25 The full GNU General Public License is included in this distribution in
26 the file called "COPYING".
27
28 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
29*******************************************************************************/
30
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000031#include <asm/io.h>
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +000032#include "dwmac100.h"
33#include "dwmac_dma.h"
34
Deepak SIKRI8327eb62012-04-04 04:33:23 +000035static int dwmac100_dma_init(void __iomem *ioaddr, int pbl, int fb,
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +000036 int mb, int burst_len, u32 dma_tx, u32 dma_rx)
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +000037{
38 u32 value = readl(ioaddr + DMA_BUS_MODE);
Giuseppe CAVALLAROc6298822010-09-17 03:23:41 +000039 int limit;
40
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +000041 /* DMA SW reset */
42 value |= DMA_BUS_MODE_SFT_RESET;
43 writel(value, ioaddr + DMA_BUS_MODE);
Francesco Virlinzibbc17542011-11-16 21:57:58 +000044 limit = 10;
Giuseppe CAVALLAROc6298822010-09-17 03:23:41 +000045 while (limit--) {
46 if (!(readl(ioaddr + DMA_BUS_MODE) & DMA_BUS_MODE_SFT_RESET))
47 break;
Francesco Virlinzibbc17542011-11-16 21:57:58 +000048 mdelay(10);
Giuseppe CAVALLAROc6298822010-09-17 03:23:41 +000049 }
50 if (limit < 0)
51 return -EBUSY;
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +000052
53 /* Enable Application Access by writing to DMA CSR0 */
54 writel(DMA_BUS_MODE_DEFAULT | (pbl << DMA_BUS_MODE_PBL_SHIFT),
Deepak SIKRI8327eb62012-04-04 04:33:23 +000055 ioaddr + DMA_BUS_MODE);
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +000056
57 /* Mask interrupts by writing to CSR7 */
58 writel(DMA_INTR_DEFAULT_MASK, ioaddr + DMA_INTR_ENA);
59
60 /* The base address of the RX/TX descriptor lists must be written into
61 * DMA CSR3 and CSR4, respectively. */
62 writel(dma_tx, ioaddr + DMA_TX_BASE_ADDR);
63 writel(dma_rx, ioaddr + DMA_RCV_BASE_ADDR);
64
65 return 0;
66}
67
68/* Store and Forward capability is not used at all..
69 * The transmit threshold can be programmed by
70 * setting the TTC bits in the DMA control register.*/
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +000071static void dwmac100_dma_operation_mode(void __iomem *ioaddr, int txmode,
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +000072 int rxmode)
73{
74 u32 csr6 = readl(ioaddr + DMA_CONTROL);
75
76 if (txmode <= 32)
77 csr6 |= DMA_CONTROL_TTC_32;
78 else if (txmode <= 64)
79 csr6 |= DMA_CONTROL_TTC_64;
80 else
81 csr6 |= DMA_CONTROL_TTC_128;
82
83 writel(csr6, ioaddr + DMA_CONTROL);
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +000084}
85
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +000086static void dwmac100_dump_dma_regs(void __iomem *ioaddr)
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +000087{
88 int i;
89
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000090 CHIP_DBG(KERN_DEBUG "DWMAC 100 DMA CSR\n");
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +000091 for (i = 0; i < 9; i++)
92 pr_debug("\t CSR%d (offset 0x%x): 0x%08x\n", i,
93 (DMA_BUS_MODE + i * 4),
94 readl(ioaddr + DMA_BUS_MODE + i * 4));
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000095 CHIP_DBG(KERN_DEBUG "\t CSR20 (offset 0x%x): 0x%08x\n",
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +000096 DMA_CUR_TX_BUF_ADDR, readl(ioaddr + DMA_CUR_TX_BUF_ADDR));
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000097 CHIP_DBG(KERN_DEBUG "\t CSR21 (offset 0x%x): 0x%08x\n",
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +000098 DMA_CUR_RX_BUF_ADDR, readl(ioaddr + DMA_CUR_RX_BUF_ADDR));
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +000099}
100
101/* DMA controller has two counters to track the number of
102 * the receive missed frames. */
103static void dwmac100_dma_diagnostic_fr(void *data, struct stmmac_extra_stats *x,
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000104 void __iomem *ioaddr)
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +0000105{
106 struct net_device_stats *stats = (struct net_device_stats *)data;
107 u32 csr8 = readl(ioaddr + DMA_MISSED_FRAME_CTR);
108
109 if (unlikely(csr8)) {
110 if (csr8 & DMA_MISSED_FRAME_OVE) {
111 stats->rx_over_errors += 0x800;
112 x->rx_overflow_cntr += 0x800;
113 } else {
114 unsigned int ove_cntr;
115 ove_cntr = ((csr8 & DMA_MISSED_FRAME_OVE_CNTR) >> 17);
116 stats->rx_over_errors += ove_cntr;
117 x->rx_overflow_cntr += ove_cntr;
118 }
119
120 if (csr8 & DMA_MISSED_FRAME_OVE_M) {
121 stats->rx_missed_errors += 0xffff;
122 x->rx_missed_cntr += 0xffff;
123 } else {
124 unsigned int miss_f = (csr8 & DMA_MISSED_FRAME_M_CNTR);
125 stats->rx_missed_errors += miss_f;
126 x->rx_missed_cntr += miss_f;
127 }
128 }
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +0000129}
130
stephen hemmingercadb7922010-10-13 14:51:25 +0000131const struct stmmac_dma_ops dwmac100_dma_ops = {
Giuseppe CAVALLARO3c32be62010-04-13 20:21:11 +0000132 .init = dwmac100_dma_init,
133 .dump_regs = dwmac100_dump_dma_regs,
134 .dma_mode = dwmac100_dma_operation_mode,
135 .dma_diagnostic_fr = dwmac100_dma_diagnostic_fr,
136 .enable_dma_transmission = dwmac_enable_dma_transmission,
137 .enable_dma_irq = dwmac_enable_dma_irq,
138 .disable_dma_irq = dwmac_disable_dma_irq,
139 .start_tx = dwmac_dma_start_tx,
140 .stop_tx = dwmac_dma_stop_tx,
141 .start_rx = dwmac_dma_start_rx,
142 .stop_rx = dwmac_dma_stop_rx,
143 .dma_interrupt = dwmac_dma_interrupt,
144};