blob: 9a92fd7864a841a989942048c8f6beb6ad9890c1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/atomic.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996 Russell King.
5 * Copyright (C) 2002 Deep Blue Solutions Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __ASM_ARM_ATOMIC_H
12#define __ASM_ARM_ATOMIC_H
13
Russell King8dc39b82005-11-16 17:23:57 +000014#include <linux/compiler.h>
Will Deaconf38d9992013-07-04 11:43:18 +010015#include <linux/prefetch.h>
Matthew Wilcoxea4354672009-01-06 14:40:39 -080016#include <linux/types.h>
David Howells9f97da72012-03-28 18:30:01 +010017#include <linux/irqflags.h>
18#include <asm/barrier.h>
19#include <asm/cmpxchg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#define ATOMIC_INIT(i) { (i) }
22
23#ifdef __KERNEL__
24
Catalin Marinas200b8122009-09-18 23:27:05 +010025/*
26 * On ARM, ordinary assignment (str instruction) doesn't clear the local
27 * strex/ldrex monitor on some implementations. The reason we can use it for
28 * atomic_set() is the clrex or dummy strex done on every exception return.
29 */
Anton Blanchardf3d46f92010-05-17 14:33:53 +100030#define atomic_read(v) (*(volatile int *)&(v)->counter)
Catalin Marinas200b8122009-09-18 23:27:05 +010031#define atomic_set(v,i) (((v)->counter) = (i))
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#if __LINUX_ARM_ARCH__ >= 6
34
35/*
36 * ARMv6 UP and SMP safe atomic ops. We use load exclusive and
37 * store exclusive to ensure that these are atomic. We may loop
Catalin Marinas200b8122009-09-18 23:27:05 +010038 * to ensure that the update happens.
Linus Torvalds1da177e2005-04-16 15:20:36 -070039 */
Russell Kingbac4e962009-05-25 20:58:00 +010040static inline void atomic_add(int i, atomic_t *v)
41{
42 unsigned long tmp;
43 int result;
44
Will Deaconf38d9992013-07-04 11:43:18 +010045 prefetchw(&v->counter);
Russell Kingbac4e962009-05-25 20:58:00 +010046 __asm__ __volatile__("@ atomic_add\n"
Will Deacon398aa662010-07-08 10:59:16 +010047"1: ldrex %0, [%3]\n"
48" add %0, %0, %4\n"
49" strex %1, %0, [%3]\n"
Russell Kingbac4e962009-05-25 20:58:00 +010050" teq %1, #0\n"
51" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +010052 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Russell Kingbac4e962009-05-25 20:58:00 +010053 : "r" (&v->counter), "Ir" (i)
54 : "cc");
55}
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057static inline int atomic_add_return(int i, atomic_t *v)
58{
59 unsigned long tmp;
60 int result;
61
Russell Kingbac4e962009-05-25 20:58:00 +010062 smp_mb();
Will Deaconc32ffce2014-02-21 17:01:48 +010063 prefetchw(&v->counter);
Russell Kingbac4e962009-05-25 20:58:00 +010064
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 __asm__ __volatile__("@ atomic_add_return\n"
Will Deacon398aa662010-07-08 10:59:16 +010066"1: ldrex %0, [%3]\n"
67" add %0, %0, %4\n"
68" strex %1, %0, [%3]\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -070069" teq %1, #0\n"
70" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +010071 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 : "r" (&v->counter), "Ir" (i)
73 : "cc");
74
Russell Kingbac4e962009-05-25 20:58:00 +010075 smp_mb();
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 return result;
78}
79
Russell Kingbac4e962009-05-25 20:58:00 +010080static inline void atomic_sub(int i, atomic_t *v)
81{
82 unsigned long tmp;
83 int result;
84
Will Deaconf38d9992013-07-04 11:43:18 +010085 prefetchw(&v->counter);
Russell Kingbac4e962009-05-25 20:58:00 +010086 __asm__ __volatile__("@ atomic_sub\n"
Will Deacon398aa662010-07-08 10:59:16 +010087"1: ldrex %0, [%3]\n"
88" sub %0, %0, %4\n"
89" strex %1, %0, [%3]\n"
Russell Kingbac4e962009-05-25 20:58:00 +010090" teq %1, #0\n"
91" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +010092 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Russell Kingbac4e962009-05-25 20:58:00 +010093 : "r" (&v->counter), "Ir" (i)
94 : "cc");
95}
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097static inline int atomic_sub_return(int i, atomic_t *v)
98{
99 unsigned long tmp;
100 int result;
101
Russell Kingbac4e962009-05-25 20:58:00 +0100102 smp_mb();
Will Deaconc32ffce2014-02-21 17:01:48 +0100103 prefetchw(&v->counter);
Russell Kingbac4e962009-05-25 20:58:00 +0100104
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 __asm__ __volatile__("@ atomic_sub_return\n"
Will Deacon398aa662010-07-08 10:59:16 +0100106"1: ldrex %0, [%3]\n"
107" sub %0, %0, %4\n"
108" strex %1, %0, [%3]\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109" teq %1, #0\n"
110" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100111 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 : "r" (&v->counter), "Ir" (i)
113 : "cc");
114
Russell Kingbac4e962009-05-25 20:58:00 +0100115 smp_mb();
116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 return result;
118}
119
Nick Piggin4a6dae62005-11-13 16:07:24 -0800120static inline int atomic_cmpxchg(atomic_t *ptr, int old, int new)
121{
Chen Gang4dcc1cf2013-10-26 15:07:25 +0100122 int oldval;
123 unsigned long res;
Nick Piggin4a6dae62005-11-13 16:07:24 -0800124
Russell Kingbac4e962009-05-25 20:58:00 +0100125 smp_mb();
Will Deaconc32ffce2014-02-21 17:01:48 +0100126 prefetchw(&ptr->counter);
Russell Kingbac4e962009-05-25 20:58:00 +0100127
Nick Piggin4a6dae62005-11-13 16:07:24 -0800128 do {
129 __asm__ __volatile__("@ atomic_cmpxchg\n"
Will Deacon398aa662010-07-08 10:59:16 +0100130 "ldrex %1, [%3]\n"
Nicolas Pitrea7d06832005-11-16 15:05:11 +0000131 "mov %0, #0\n"
Will Deacon398aa662010-07-08 10:59:16 +0100132 "teq %1, %4\n"
133 "strexeq %0, %5, [%3]\n"
134 : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
Nick Piggin4a6dae62005-11-13 16:07:24 -0800135 : "r" (&ptr->counter), "Ir" (old), "r" (new)
136 : "cc");
137 } while (res);
138
Russell Kingbac4e962009-05-25 20:58:00 +0100139 smp_mb();
140
Nick Piggin4a6dae62005-11-13 16:07:24 -0800141 return oldval;
142}
143
Will Deacondb38ee82014-02-21 17:01:48 +0100144static inline int __atomic_add_unless(atomic_t *v, int a, int u)
145{
146 int oldval, newval;
147 unsigned long tmp;
148
149 smp_mb();
150 prefetchw(&v->counter);
151
152 __asm__ __volatile__ ("@ atomic_add_unless\n"
153"1: ldrex %0, [%4]\n"
154" teq %0, %5\n"
155" beq 2f\n"
156" add %1, %0, %6\n"
157" strex %2, %1, [%4]\n"
158" teq %2, #0\n"
159" bne 1b\n"
160"2:"
161 : "=&r" (oldval), "=&r" (newval), "=&r" (tmp), "+Qo" (v->counter)
162 : "r" (&v->counter), "r" (u), "r" (a)
163 : "cc");
164
165 if (oldval != u)
166 smp_mb();
167
168 return oldval;
169}
170
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#else /* ARM_ARCH_6 */
172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173#ifdef CONFIG_SMP
174#error SMP not supported on pre-ARMv6 CPUs
175#endif
176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177static inline int atomic_add_return(int i, atomic_t *v)
178{
179 unsigned long flags;
180 int val;
181
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100182 raw_local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 val = v->counter;
184 v->counter = val += i;
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100185 raw_local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
187 return val;
188}
Russell Kingbac4e962009-05-25 20:58:00 +0100189#define atomic_add(i, v) (void) atomic_add_return(i, v)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191static inline int atomic_sub_return(int i, atomic_t *v)
192{
193 unsigned long flags;
194 int val;
195
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100196 raw_local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 val = v->counter;
198 v->counter = val -= i;
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100199 raw_local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
201 return val;
202}
Russell Kingbac4e962009-05-25 20:58:00 +0100203#define atomic_sub(i, v) (void) atomic_sub_return(i, v)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
Nick Piggin4a6dae62005-11-13 16:07:24 -0800205static inline int atomic_cmpxchg(atomic_t *v, int old, int new)
206{
207 int ret;
208 unsigned long flags;
209
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100210 raw_local_irq_save(flags);
Nick Piggin4a6dae62005-11-13 16:07:24 -0800211 ret = v->counter;
212 if (likely(ret == old))
213 v->counter = new;
Lennert Buytenhek8dd5c842006-09-16 10:47:18 +0100214 raw_local_irq_restore(flags);
Nick Piggin4a6dae62005-11-13 16:07:24 -0800215
216 return ret;
217}
218
Arun Sharmaf24219b2011-07-26 16:09:07 -0700219static inline int __atomic_add_unless(atomic_t *v, int a, int u)
Nick Piggin8426e1f2005-11-13 16:07:25 -0800220{
221 int c, old;
222
223 c = atomic_read(v);
224 while (c != u && (old = atomic_cmpxchg((v), c, c + a)) != c)
225 c = old;
Arun Sharmaf24219b2011-07-26 16:09:07 -0700226 return c;
Nick Piggin8426e1f2005-11-13 16:07:25 -0800227}
Nick Piggin8426e1f2005-11-13 16:07:25 -0800228
Will Deacondb38ee82014-02-21 17:01:48 +0100229#endif /* __LINUX_ARM_ARCH__ */
230
231#define atomic_xchg(v, new) (xchg(&((v)->counter), new))
232
Russell Kingbac4e962009-05-25 20:58:00 +0100233#define atomic_inc(v) atomic_add(1, v)
234#define atomic_dec(v) atomic_sub(1, v)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
236#define atomic_inc_and_test(v) (atomic_add_return(1, v) == 0)
237#define atomic_dec_and_test(v) (atomic_sub_return(1, v) == 0)
238#define atomic_inc_return(v) (atomic_add_return(1, v))
239#define atomic_dec_return(v) (atomic_sub_return(1, v))
240#define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0)
241
242#define atomic_add_negative(i,v) (atomic_add_return(i, v) < 0)
243
Russell Kingbac4e962009-05-25 20:58:00 +0100244#define smp_mb__before_atomic_dec() smp_mb()
245#define smp_mb__after_atomic_dec() smp_mb()
246#define smp_mb__before_atomic_inc() smp_mb()
247#define smp_mb__after_atomic_inc() smp_mb()
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
Will Deacon24b44a62010-01-20 19:05:07 +0100249#ifndef CONFIG_GENERIC_ATOMIC64
250typedef struct {
Chen Gang237f1232013-10-26 15:07:04 +0100251 long long counter;
Will Deacon24b44a62010-01-20 19:05:07 +0100252} atomic64_t;
253
254#define ATOMIC64_INIT(i) { (i) }
255
Will Deacon4fd75912013-03-28 11:25:03 +0100256#ifdef CONFIG_ARM_LPAE
Chen Gang237f1232013-10-26 15:07:04 +0100257static inline long long atomic64_read(const atomic64_t *v)
Will Deacon4fd75912013-03-28 11:25:03 +0100258{
Chen Gang237f1232013-10-26 15:07:04 +0100259 long long result;
Will Deacon4fd75912013-03-28 11:25:03 +0100260
261 __asm__ __volatile__("@ atomic64_read\n"
262" ldrd %0, %H0, [%1]"
263 : "=&r" (result)
264 : "r" (&v->counter), "Qo" (v->counter)
265 );
266
267 return result;
268}
269
Chen Gang237f1232013-10-26 15:07:04 +0100270static inline void atomic64_set(atomic64_t *v, long long i)
Will Deacon4fd75912013-03-28 11:25:03 +0100271{
272 __asm__ __volatile__("@ atomic64_set\n"
273" strd %2, %H2, [%1]"
274 : "=Qo" (v->counter)
275 : "r" (&v->counter), "r" (i)
276 );
277}
278#else
Chen Gang237f1232013-10-26 15:07:04 +0100279static inline long long atomic64_read(const atomic64_t *v)
Will Deacon24b44a62010-01-20 19:05:07 +0100280{
Chen Gang237f1232013-10-26 15:07:04 +0100281 long long result;
Will Deacon24b44a62010-01-20 19:05:07 +0100282
283 __asm__ __volatile__("@ atomic64_read\n"
284" ldrexd %0, %H0, [%1]"
285 : "=&r" (result)
Will Deacon398aa662010-07-08 10:59:16 +0100286 : "r" (&v->counter), "Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100287 );
288
289 return result;
290}
291
Chen Gang237f1232013-10-26 15:07:04 +0100292static inline void atomic64_set(atomic64_t *v, long long i)
Will Deacon24b44a62010-01-20 19:05:07 +0100293{
Chen Gang237f1232013-10-26 15:07:04 +0100294 long long tmp;
Will Deacon24b44a62010-01-20 19:05:07 +0100295
Will Deaconf38d9992013-07-04 11:43:18 +0100296 prefetchw(&v->counter);
Will Deacon24b44a62010-01-20 19:05:07 +0100297 __asm__ __volatile__("@ atomic64_set\n"
Will Deacon398aa662010-07-08 10:59:16 +0100298"1: ldrexd %0, %H0, [%2]\n"
299" strexd %0, %3, %H3, [%2]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100300" teq %0, #0\n"
301" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100302 : "=&r" (tmp), "=Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100303 : "r" (&v->counter), "r" (i)
304 : "cc");
305}
Will Deacon4fd75912013-03-28 11:25:03 +0100306#endif
Will Deacon24b44a62010-01-20 19:05:07 +0100307
Chen Gang237f1232013-10-26 15:07:04 +0100308static inline void atomic64_add(long long i, atomic64_t *v)
Will Deacon24b44a62010-01-20 19:05:07 +0100309{
Chen Gang237f1232013-10-26 15:07:04 +0100310 long long result;
Will Deacon24b44a62010-01-20 19:05:07 +0100311 unsigned long tmp;
312
Will Deaconf38d9992013-07-04 11:43:18 +0100313 prefetchw(&v->counter);
Will Deacon24b44a62010-01-20 19:05:07 +0100314 __asm__ __volatile__("@ atomic64_add\n"
Will Deacon398aa662010-07-08 10:59:16 +0100315"1: ldrexd %0, %H0, [%3]\n"
Victor Kamensky2245f922013-07-26 09:28:53 -0700316" adds %Q0, %Q0, %Q4\n"
317" adc %R0, %R0, %R4\n"
Will Deacon398aa662010-07-08 10:59:16 +0100318" strexd %1, %0, %H0, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100319" teq %1, #0\n"
320" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100321 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100322 : "r" (&v->counter), "r" (i)
323 : "cc");
324}
325
Chen Gang237f1232013-10-26 15:07:04 +0100326static inline long long atomic64_add_return(long long i, atomic64_t *v)
Will Deacon24b44a62010-01-20 19:05:07 +0100327{
Chen Gang237f1232013-10-26 15:07:04 +0100328 long long result;
Will Deacon24b44a62010-01-20 19:05:07 +0100329 unsigned long tmp;
330
331 smp_mb();
Will Deaconc32ffce2014-02-21 17:01:48 +0100332 prefetchw(&v->counter);
Will Deacon24b44a62010-01-20 19:05:07 +0100333
334 __asm__ __volatile__("@ atomic64_add_return\n"
Will Deacon398aa662010-07-08 10:59:16 +0100335"1: ldrexd %0, %H0, [%3]\n"
Victor Kamensky2245f922013-07-26 09:28:53 -0700336" adds %Q0, %Q0, %Q4\n"
337" adc %R0, %R0, %R4\n"
Will Deacon398aa662010-07-08 10:59:16 +0100338" strexd %1, %0, %H0, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100339" teq %1, #0\n"
340" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100341 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100342 : "r" (&v->counter), "r" (i)
343 : "cc");
344
345 smp_mb();
346
347 return result;
348}
349
Chen Gang237f1232013-10-26 15:07:04 +0100350static inline void atomic64_sub(long long i, atomic64_t *v)
Will Deacon24b44a62010-01-20 19:05:07 +0100351{
Chen Gang237f1232013-10-26 15:07:04 +0100352 long long result;
Will Deacon24b44a62010-01-20 19:05:07 +0100353 unsigned long tmp;
354
Will Deaconf38d9992013-07-04 11:43:18 +0100355 prefetchw(&v->counter);
Will Deacon24b44a62010-01-20 19:05:07 +0100356 __asm__ __volatile__("@ atomic64_sub\n"
Will Deacon398aa662010-07-08 10:59:16 +0100357"1: ldrexd %0, %H0, [%3]\n"
Victor Kamensky2245f922013-07-26 09:28:53 -0700358" subs %Q0, %Q0, %Q4\n"
359" sbc %R0, %R0, %R4\n"
Will Deacon398aa662010-07-08 10:59:16 +0100360" strexd %1, %0, %H0, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100361" teq %1, #0\n"
362" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100363 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100364 : "r" (&v->counter), "r" (i)
365 : "cc");
366}
367
Chen Gang237f1232013-10-26 15:07:04 +0100368static inline long long atomic64_sub_return(long long i, atomic64_t *v)
Will Deacon24b44a62010-01-20 19:05:07 +0100369{
Chen Gang237f1232013-10-26 15:07:04 +0100370 long long result;
Will Deacon24b44a62010-01-20 19:05:07 +0100371 unsigned long tmp;
372
373 smp_mb();
Will Deaconc32ffce2014-02-21 17:01:48 +0100374 prefetchw(&v->counter);
Will Deacon24b44a62010-01-20 19:05:07 +0100375
376 __asm__ __volatile__("@ atomic64_sub_return\n"
Will Deacon398aa662010-07-08 10:59:16 +0100377"1: ldrexd %0, %H0, [%3]\n"
Victor Kamensky2245f922013-07-26 09:28:53 -0700378" subs %Q0, %Q0, %Q4\n"
379" sbc %R0, %R0, %R4\n"
Will Deacon398aa662010-07-08 10:59:16 +0100380" strexd %1, %0, %H0, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100381" teq %1, #0\n"
382" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100383 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100384 : "r" (&v->counter), "r" (i)
385 : "cc");
386
387 smp_mb();
388
389 return result;
390}
391
Chen Gang237f1232013-10-26 15:07:04 +0100392static inline long long atomic64_cmpxchg(atomic64_t *ptr, long long old,
393 long long new)
Will Deacon24b44a62010-01-20 19:05:07 +0100394{
Chen Gang237f1232013-10-26 15:07:04 +0100395 long long oldval;
Will Deacon24b44a62010-01-20 19:05:07 +0100396 unsigned long res;
397
398 smp_mb();
Will Deaconc32ffce2014-02-21 17:01:48 +0100399 prefetchw(&ptr->counter);
Will Deacon24b44a62010-01-20 19:05:07 +0100400
401 do {
402 __asm__ __volatile__("@ atomic64_cmpxchg\n"
Will Deacon398aa662010-07-08 10:59:16 +0100403 "ldrexd %1, %H1, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100404 "mov %0, #0\n"
Will Deacon398aa662010-07-08 10:59:16 +0100405 "teq %1, %4\n"
406 "teqeq %H1, %H4\n"
407 "strexdeq %0, %5, %H5, [%3]"
408 : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100409 : "r" (&ptr->counter), "r" (old), "r" (new)
410 : "cc");
411 } while (res);
412
413 smp_mb();
414
415 return oldval;
416}
417
Chen Gang237f1232013-10-26 15:07:04 +0100418static inline long long atomic64_xchg(atomic64_t *ptr, long long new)
Will Deacon24b44a62010-01-20 19:05:07 +0100419{
Chen Gang237f1232013-10-26 15:07:04 +0100420 long long result;
Will Deacon24b44a62010-01-20 19:05:07 +0100421 unsigned long tmp;
422
423 smp_mb();
Will Deaconc32ffce2014-02-21 17:01:48 +0100424 prefetchw(&ptr->counter);
Will Deacon24b44a62010-01-20 19:05:07 +0100425
426 __asm__ __volatile__("@ atomic64_xchg\n"
Will Deacon398aa662010-07-08 10:59:16 +0100427"1: ldrexd %0, %H0, [%3]\n"
428" strexd %1, %4, %H4, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100429" teq %1, #0\n"
430" bne 1b"
Will Deacon398aa662010-07-08 10:59:16 +0100431 : "=&r" (result), "=&r" (tmp), "+Qo" (ptr->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100432 : "r" (&ptr->counter), "r" (new)
433 : "cc");
434
435 smp_mb();
436
437 return result;
438}
439
Chen Gang237f1232013-10-26 15:07:04 +0100440static inline long long atomic64_dec_if_positive(atomic64_t *v)
Will Deacon24b44a62010-01-20 19:05:07 +0100441{
Chen Gang237f1232013-10-26 15:07:04 +0100442 long long result;
Will Deacon24b44a62010-01-20 19:05:07 +0100443 unsigned long tmp;
444
445 smp_mb();
Will Deaconc32ffce2014-02-21 17:01:48 +0100446 prefetchw(&v->counter);
Will Deacon24b44a62010-01-20 19:05:07 +0100447
448 __asm__ __volatile__("@ atomic64_dec_if_positive\n"
Will Deacon398aa662010-07-08 10:59:16 +0100449"1: ldrexd %0, %H0, [%3]\n"
Victor Kamensky2245f922013-07-26 09:28:53 -0700450" subs %Q0, %Q0, #1\n"
451" sbc %R0, %R0, #0\n"
452" teq %R0, #0\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100453" bmi 2f\n"
Will Deacon398aa662010-07-08 10:59:16 +0100454" strexd %1, %0, %H0, [%3]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100455" teq %1, #0\n"
456" bne 1b\n"
457"2:"
Will Deacon398aa662010-07-08 10:59:16 +0100458 : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100459 : "r" (&v->counter)
460 : "cc");
461
462 smp_mb();
463
464 return result;
465}
466
Chen Gang237f1232013-10-26 15:07:04 +0100467static inline int atomic64_add_unless(atomic64_t *v, long long a, long long u)
Will Deacon24b44a62010-01-20 19:05:07 +0100468{
Chen Gang237f1232013-10-26 15:07:04 +0100469 long long val;
Will Deacon24b44a62010-01-20 19:05:07 +0100470 unsigned long tmp;
471 int ret = 1;
472
473 smp_mb();
Will Deaconc32ffce2014-02-21 17:01:48 +0100474 prefetchw(&v->counter);
Will Deacon24b44a62010-01-20 19:05:07 +0100475
476 __asm__ __volatile__("@ atomic64_add_unless\n"
Will Deacon398aa662010-07-08 10:59:16 +0100477"1: ldrexd %0, %H0, [%4]\n"
478" teq %0, %5\n"
479" teqeq %H0, %H5\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100480" moveq %1, #0\n"
481" beq 2f\n"
Victor Kamensky2245f922013-07-26 09:28:53 -0700482" adds %Q0, %Q0, %Q6\n"
483" adc %R0, %R0, %R6\n"
Will Deacon398aa662010-07-08 10:59:16 +0100484" strexd %2, %0, %H0, [%4]\n"
Will Deacon24b44a62010-01-20 19:05:07 +0100485" teq %2, #0\n"
486" bne 1b\n"
487"2:"
Will Deacon398aa662010-07-08 10:59:16 +0100488 : "=&r" (val), "+r" (ret), "=&r" (tmp), "+Qo" (v->counter)
Will Deacon24b44a62010-01-20 19:05:07 +0100489 : "r" (&v->counter), "r" (u), "r" (a)
490 : "cc");
491
492 if (ret)
493 smp_mb();
494
495 return ret;
496}
497
498#define atomic64_add_negative(a, v) (atomic64_add_return((a), (v)) < 0)
499#define atomic64_inc(v) atomic64_add(1LL, (v))
500#define atomic64_inc_return(v) atomic64_add_return(1LL, (v))
501#define atomic64_inc_and_test(v) (atomic64_inc_return(v) == 0)
502#define atomic64_sub_and_test(a, v) (atomic64_sub_return((a), (v)) == 0)
503#define atomic64_dec(v) atomic64_sub(1LL, (v))
504#define atomic64_dec_return(v) atomic64_sub_return(1LL, (v))
505#define atomic64_dec_and_test(v) (atomic64_dec_return((v)) == 0)
506#define atomic64_inc_not_zero(v) atomic64_add_unless((v), 1LL, 0LL)
507
Arun Sharma78477772011-07-26 16:09:08 -0700508#endif /* !CONFIG_GENERIC_ATOMIC64 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509#endif
510#endif