blob: 832da8229cc78019d3a790346e764ca630b1c03e [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
H. Peter Anvin1965aae2008-10-22 22:26:29 -07002#ifndef _ASM_X86_IO_H
3#define _ASM_X86_IO_H
venkatesh.pallipadi@intel.come045fb22008-03-18 17:00:15 -07004
Brian Gerst1c5b9062010-02-05 09:37:09 -05005/*
6 * This file contains the definitions for the x86 IO instructions
7 * inb/inw/inl/outb/outw/outl and the "string versions" of the same
8 * (insb/insw/insl/outsb/outsw/outsl). You can also use "pausing"
9 * versions of the single-IO instructions (inb_p/inw_p/..).
10 *
11 * This file is not meant to be obfuscating: it's just complicated
12 * to (a) handle it all in a way that makes gcc able to optimize it
13 * as well as possible and (b) trying to avoid writing the same thing
14 * over and over again with slight variations and possibly making a
15 * mistake somewhere.
16 */
17
18/*
19 * Thanks to James van Artsdalen for a better timing-fix than
20 * the two short jumps: using outb's to a nonexistent port seems
21 * to guarantee better timings even on fast machines.
22 *
23 * On the other hand, I'd like to be sure of a non-existent port:
24 * I feel a bit unsafe about using 0x80 (should be safe, though)
25 *
26 * Linus
27 */
28
29 /*
30 * Bit simplified and optimized by Jan Hubicka
31 * Support of BIGMEM added by Gerhard Wichert, Siemens AG, July 1999.
32 *
33 * isa_memset_io, isa_memcpy_fromio, isa_memcpy_toio added,
34 * isa_read[wl] and isa_write[wl] fixed
35 * - Arnaldo Carvalho de Melo <acme@conectiva.com.br>
36 */
37
venkatesh.pallipadi@intel.comb310f381d2008-03-18 17:00:24 -070038#define ARCH_HAS_IOREMAP_WC
Toshi Kanid8382702015-06-04 18:55:15 +020039#define ARCH_HAS_IOREMAP_WT
venkatesh.pallipadi@intel.comb310f381d2008-03-18 17:00:24 -070040
Brian Gerst1c5b9062010-02-05 09:37:09 -050041#include <linux/string.h>
Linus Torvaldsc1f64a52008-05-27 09:47:13 -070042#include <linux/compiler.h>
Jeremy Fitzhardinge976e8f62009-02-06 13:29:44 -080043#include <asm/page.h>
Mark Salter5b7c73e2014-04-07 15:39:49 -070044#include <asm/early_ioremap.h>
Stephen Rothwelld6472302015-06-02 19:01:38 +100045#include <asm/pgtable_types.h>
Linus Torvaldsc1f64a52008-05-27 09:47:13 -070046
47#define build_mmio_read(name, size, type, reg, barrier) \
48static inline type name(const volatile void __iomem *addr) \
Mikael Pettersson1c5b0eb2008-08-13 21:07:07 +020049{ type ret; asm volatile("mov" size " %1,%0":reg (ret) \
Linus Torvaldsc1f64a52008-05-27 09:47:13 -070050:"m" (*(volatile type __force *)addr) barrier); return ret; }
51
52#define build_mmio_write(name, size, type, reg, barrier) \
53static inline void name(type val, volatile void __iomem *addr) \
54{ asm volatile("mov" size " %0,%1": :reg (val), \
55"m" (*(volatile type __force *)addr) barrier); }
56
Mikael Pettersson1c5b0eb2008-08-13 21:07:07 +020057build_mmio_read(readb, "b", unsigned char, "=q", :"memory")
58build_mmio_read(readw, "w", unsigned short, "=r", :"memory")
59build_mmio_read(readl, "l", unsigned int, "=r", :"memory")
Linus Torvaldsc1f64a52008-05-27 09:47:13 -070060
Mikael Pettersson1c5b0eb2008-08-13 21:07:07 +020061build_mmio_read(__readb, "b", unsigned char, "=q", )
62build_mmio_read(__readw, "w", unsigned short, "=r", )
63build_mmio_read(__readl, "l", unsigned int, "=r", )
Linus Torvaldsc1f64a52008-05-27 09:47:13 -070064
65build_mmio_write(writeb, "b", unsigned char, "q", :"memory")
66build_mmio_write(writew, "w", unsigned short, "r", :"memory")
67build_mmio_write(writel, "l", unsigned int, "r", :"memory")
68
69build_mmio_write(__writeb, "b", unsigned char, "q", )
70build_mmio_write(__writew, "w", unsigned short, "r", )
71build_mmio_write(__writel, "l", unsigned int, "r", )
72
Andy Shevchenko80b9ece2017-06-30 20:09:30 +030073#define readb readb
74#define readw readw
75#define readl readl
Linus Torvaldsc1f64a52008-05-27 09:47:13 -070076#define readb_relaxed(a) __readb(a)
77#define readw_relaxed(a) __readw(a)
78#define readl_relaxed(a) __readl(a)
79#define __raw_readb __readb
80#define __raw_readw __readw
81#define __raw_readl __readl
82
Andy Shevchenko80b9ece2017-06-30 20:09:30 +030083#define writeb writeb
84#define writew writew
85#define writel writel
Will Deaconcbc908e2013-09-04 11:34:08 +010086#define writeb_relaxed(v, a) __writeb(v, a)
87#define writew_relaxed(v, a) __writew(v, a)
88#define writel_relaxed(v, a) __writel(v, a)
Linus Torvaldsc1f64a52008-05-27 09:47:13 -070089#define __raw_writeb __writeb
90#define __raw_writew __writew
91#define __raw_writel __writel
92
93#define mmiowb() barrier()
94
95#ifdef CONFIG_X86_64
Ingo Molnar93093d02008-11-30 10:20:20 +010096
Andy Shevchenko6469a0e2018-05-15 14:52:11 +030097build_mmio_read(readq, "q", u64, "=r", :"memory")
98build_mmio_read(__readq, "q", u64, "=r", )
99build_mmio_write(writeq, "q", u64, "r", :"memory")
100build_mmio_write(__writeq, "q", u64, "r", )
Linus Torvaldsc1f64a52008-05-27 09:47:13 -0700101
Andy Shevchenko9683a642017-06-30 20:09:34 +0300102#define readq_relaxed(a) __readq(a)
103#define writeq_relaxed(v, a) __writeq(v, a)
Ingo Molnar93093d02008-11-30 10:20:20 +0100104
Andy Shevchenko9683a642017-06-30 20:09:34 +0300105#define __raw_readq __readq
106#define __raw_writeq __writeq
Ingo Molnar93093d02008-11-30 10:20:20 +0100107
Ingo Molnara0b11312008-11-30 09:33:55 +0100108/* Let people know that we have them */
Ingo Molnar93093d02008-11-30 10:20:20 +0100109#define readq readq
110#define writeq writeq
Hitoshi Mitake2c5643b2008-11-30 17:16:04 +0900111
Roland Dreierdbee8a02011-05-24 17:13:09 -0700112#endif
113
Craig Bergstrombe62a322017-11-15 15:29:51 -0700114#define ARCH_HAS_VALID_PHYS_ADDR_RANGE
115extern int valid_phys_addr_range(phys_addr_t addr, size_t size);
116extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
117
Jeremy Fitzhardinge976e8f62009-02-06 13:29:44 -0800118/**
119 * virt_to_phys - map virtual addresses to physical
120 * @address: address to remap
121 *
122 * The returned physical address is the physical (CPU) mapping for
123 * the memory address given. It is only valid to use this function on
124 * addresses directly mapped or allocated via kmalloc.
125 *
126 * This function does not give bus mappings for DMA transfers. In
127 * almost all conceivable cases a device driver should not be using
128 * this function
129 */
130
131static inline phys_addr_t virt_to_phys(volatile void *address)
132{
133 return __pa(address);
134}
Andy Shevchenko80b9ece2017-06-30 20:09:30 +0300135#define virt_to_phys virt_to_phys
Jeremy Fitzhardinge976e8f62009-02-06 13:29:44 -0800136
137/**
138 * phys_to_virt - map physical address to virtual
139 * @address: address to remap
140 *
141 * The returned virtual address is a current CPU mapping for
142 * the memory address given. It is only valid to use this function on
143 * addresses that have a kernel mapping
144 *
145 * This function does not handle bus mappings for DMA transfers. In
146 * almost all conceivable cases a device driver should not be using
147 * this function
148 */
149
150static inline void *phys_to_virt(phys_addr_t address)
151{
152 return __va(address);
153}
Andy Shevchenko80b9ece2017-06-30 20:09:30 +0300154#define phys_to_virt phys_to_virt
Jeremy Fitzhardinge976e8f62009-02-06 13:29:44 -0800155
156/*
157 * Change "struct page" to physical address.
158 */
159#define page_to_phys(page) ((dma_addr_t)page_to_pfn(page) << PAGE_SHIFT)
160
161/*
162 * ISA I/O bus memory addresses are 1:1 with the physical address.
H. Peter Anvina7eb5182009-02-17 13:01:51 -0800163 * However, we truncate the address to unsigned int to avoid undesirable
164 * promitions in legacy drivers.
Jeremy Fitzhardinge976e8f62009-02-06 13:29:44 -0800165 */
H. Peter Anvina7eb5182009-02-17 13:01:51 -0800166static inline unsigned int isa_virt_to_bus(volatile void *address)
167{
168 return (unsigned int)virt_to_phys(address);
169}
170#define isa_page_to_bus(page) ((unsigned int)page_to_phys(page))
171#define isa_bus_to_virt phys_to_virt
Jeremy Fitzhardinge976e8f62009-02-06 13:29:44 -0800172
173/*
174 * However PCI ones are not necessarily 1:1 and therefore these interfaces
175 * are forbidden in portable PCI drivers.
176 *
177 * Allow them on x86 for legacy drivers, though.
178 */
179#define virt_to_bus virt_to_phys
180#define bus_to_virt phys_to_virt
181
Jonathan Corbetf5857662017-01-27 16:17:52 -0700182/*
183 * The default ioremap() behavior is non-cached; if you need something
184 * else, you probably want one of the following.
185 */
186extern void __iomem *ioremap_nocache(resource_size_t offset, unsigned long size);
Andy Shevchenko80b9ece2017-06-30 20:09:30 +0300187#define ioremap_nocache ioremap_nocache
Jonathan Corbetf5857662017-01-27 16:17:52 -0700188extern void __iomem *ioremap_uc(resource_size_t offset, unsigned long size);
189#define ioremap_uc ioremap_uc
Jonathan Corbetf5857662017-01-27 16:17:52 -0700190extern void __iomem *ioremap_cache(resource_size_t offset, unsigned long size);
Andy Shevchenko80b9ece2017-06-30 20:09:30 +0300191#define ioremap_cache ioremap_cache
Jonathan Corbetf5857662017-01-27 16:17:52 -0700192extern void __iomem *ioremap_prot(resource_size_t offset, unsigned long size, unsigned long prot_val);
Andy Shevchenko80b9ece2017-06-30 20:09:30 +0300193#define ioremap_prot ioremap_prot
Lianbo Jiangc3a7a612018-09-27 15:19:51 +0800194extern void __iomem *ioremap_encrypted(resource_size_t phys_addr, unsigned long size);
195#define ioremap_encrypted ioremap_encrypted
Jonathan Corbetf5857662017-01-27 16:17:52 -0700196
Jeremy Fitzhardinge133822c2009-02-06 13:29:52 -0800197/**
198 * ioremap - map bus memory into CPU space
199 * @offset: bus address of the memory
200 * @size: size of the resource to map
201 *
202 * ioremap performs a platform specific sequence of operations to
203 * make bus memory CPU accessible via the readb/readw/readl/writeb/
204 * writew/writel functions and the other mmio helpers. The returned
205 * address is not guaranteed to be usable directly as a virtual
206 * address.
207 *
208 * If the area you are trying to map is a PCI BAR you should have a
209 * look at pci_iomap().
210 */
Jeremy Fitzhardinge133822c2009-02-06 13:29:52 -0800211static inline void __iomem *ioremap(resource_size_t offset, unsigned long size)
212{
213 return ioremap_nocache(offset, size);
214}
Andy Shevchenko80b9ece2017-06-30 20:09:30 +0300215#define ioremap ioremap
Jeremy Fitzhardinge133822c2009-02-06 13:29:52 -0800216
217extern void iounmap(volatile void __iomem *addr);
Andy Shevchenko80b9ece2017-06-30 20:09:30 +0300218#define iounmap iounmap
Jeremy Fitzhardinge133822c2009-02-06 13:29:52 -0800219
Cliff Wickman3ee48b62010-09-16 11:44:02 -0500220extern void set_iounmap_nonlazy(void);
Jaswinder Singh9321b8c2008-07-21 22:24:29 +0530221
Brian Gerst1c5b9062010-02-05 09:37:09 -0500222#ifdef __KERNEL__
223
224#include <asm-generic/iomap.h>
225
Brian Gerst1c5b9062010-02-05 09:37:09 -0500226/*
Brian Gerst1c5b9062010-02-05 09:37:09 -0500227 * ISA space is 'always mapped' on a typical x86 system, no need to
228 * explicitly ioremap() it. The fact that the ISA IO space is mapped
229 * to PAGE_OFFSET is pure coincidence - it does not mean ISA values
230 * are physical addresses. The following constant pointer can be
231 * used as the IO-area pointer (it can be iounmapped as well, so the
232 * analogy with PCI is quite large):
233 */
234#define __ISA_IO_base ((char __iomem *)(PAGE_OFFSET))
235
Brian Gerst1c5b9062010-02-05 09:37:09 -0500236#endif /* __KERNEL__ */
237
238extern void native_io_delay(void);
239
240extern int io_delay_type;
241extern void io_delay_init(void);
242
243#if defined(CONFIG_PARAVIRT)
244#include <asm/paravirt.h>
245#else
246
247static inline void slow_down_io(void)
248{
249 native_io_delay();
250#ifdef REALLY_SLOW_IO
251 native_io_delay();
252 native_io_delay();
253 native_io_delay();
254#endif
255}
256
257#endif
258
Tom Lendacky606b21d2017-10-20 09:30:55 -0500259#ifdef CONFIG_AMD_MEM_ENCRYPT
260#include <linux/jump_label.h>
261
262extern struct static_key_false sev_enable_key;
263static inline bool sev_key_active(void)
264{
265 return static_branch_unlikely(&sev_enable_key);
266}
267
268#else /* !CONFIG_AMD_MEM_ENCRYPT */
269
270static inline bool sev_key_active(void) { return false; }
271
272#endif /* CONFIG_AMD_MEM_ENCRYPT */
273
Brian Gerst1c5b9062010-02-05 09:37:09 -0500274#define BUILDIO(bwl, bw, type) \
275static inline void out##bwl(unsigned type value, int port) \
276{ \
277 asm volatile("out" #bwl " %" #bw "0, %w1" \
278 : : "a"(value), "Nd"(port)); \
279} \
280 \
281static inline unsigned type in##bwl(int port) \
282{ \
283 unsigned type value; \
284 asm volatile("in" #bwl " %w1, %" #bw "0" \
285 : "=a"(value) : "Nd"(port)); \
286 return value; \
287} \
288 \
289static inline void out##bwl##_p(unsigned type value, int port) \
290{ \
291 out##bwl(value, port); \
292 slow_down_io(); \
293} \
294 \
295static inline unsigned type in##bwl##_p(int port) \
296{ \
297 unsigned type value = in##bwl(port); \
298 slow_down_io(); \
299 return value; \
300} \
301 \
302static inline void outs##bwl(int port, const void *addr, unsigned long count) \
303{ \
Tom Lendacky606b21d2017-10-20 09:30:55 -0500304 if (sev_key_active()) { \
305 unsigned type *value = (unsigned type *)addr; \
306 while (count) { \
307 out##bwl(*value, port); \
308 value++; \
309 count--; \
310 } \
311 } else { \
312 asm volatile("rep; outs" #bwl \
313 : "+S"(addr), "+c"(count) \
314 : "d"(port) : "memory"); \
315 } \
Brian Gerst1c5b9062010-02-05 09:37:09 -0500316} \
317 \
318static inline void ins##bwl(int port, void *addr, unsigned long count) \
319{ \
Tom Lendacky606b21d2017-10-20 09:30:55 -0500320 if (sev_key_active()) { \
321 unsigned type *value = (unsigned type *)addr; \
322 while (count) { \
323 *value = in##bwl(port); \
324 value++; \
325 count--; \
326 } \
327 } else { \
328 asm volatile("rep; ins" #bwl \
329 : "+D"(addr), "+c"(count) \
330 : "d"(port) : "memory"); \
331 } \
Brian Gerst1c5b9062010-02-05 09:37:09 -0500332}
333
334BUILDIO(b, b, char)
335BUILDIO(w, w, short)
336BUILDIO(l, , int)
venkatesh.pallipadi@intel.come045fb22008-03-18 17:00:15 -0700337
Andy Shevchenko80b9ece2017-06-30 20:09:30 +0300338#define inb inb
339#define inw inw
340#define inl inl
341#define inb_p inb_p
342#define inw_p inw_p
343#define inl_p inl_p
344#define insb insb
345#define insw insw
346#define insl insl
347
348#define outb outb
349#define outw outw
350#define outl outl
351#define outb_p outb_p
352#define outw_p outw_p
353#define outl_p outl_p
354#define outsb outsb
355#define outsw outsw
356#define outsl outsl
357
Thierry Reding4707a342014-07-28 17:20:33 +0200358extern void *xlate_dev_mem_ptr(phys_addr_t phys);
359extern void unxlate_dev_mem_ptr(phys_addr_t phys, void *addr);
venkatesh.pallipadi@intel.come045fb22008-03-18 17:00:15 -0700360
Andy Shevchenko80b9ece2017-06-30 20:09:30 +0300361#define xlate_dev_mem_ptr xlate_dev_mem_ptr
362#define unxlate_dev_mem_ptr unxlate_dev_mem_ptr
363
venkatesh.pallipadi@intel.com3a96ce82008-03-18 17:00:16 -0700364extern int ioremap_change_attr(unsigned long vaddr, unsigned long size,
Juergen Grossb14097b2014-11-03 14:01:58 +0100365 enum page_cache_mode pcm);
venkatesh.pallipadi@intel.comd639bab2009-01-09 16:13:13 -0800366extern void __iomem *ioremap_wc(resource_size_t offset, unsigned long size);
Andy Shevchenko80b9ece2017-06-30 20:09:30 +0300367#define ioremap_wc ioremap_wc
Toshi Kanid8382702015-06-04 18:55:15 +0200368extern void __iomem *ioremap_wt(resource_size_t offset, unsigned long size);
Andy Shevchenko80b9ece2017-06-30 20:09:30 +0300369#define ioremap_wt ioremap_wt
venkatesh.pallipadi@intel.com3a96ce82008-03-18 17:00:16 -0700370
Jeremy Fitzhardingefef5ba72010-10-13 16:02:24 -0700371extern bool is_early_ioremap_ptep(pte_t *ptep);
Jeremy Fitzhardinge4583ed52008-06-25 00:19:03 -0400372
Jeremy Fitzhardingea4487202009-01-28 15:42:23 -0800373#define IO_SPACE_LIMIT 0xffff
Jeremy Fitzhardinge4583ed52008-06-25 00:19:03 -0400374
Andy Shevchenko31952012017-06-30 20:09:31 +0300375#include <asm-generic/io.h>
376#undef PCI_IOBASE
377
Andy Lutomirskid0d98ee2013-05-13 23:58:40 +0000378#ifdef CONFIG_MTRR
Luis R. Rodriguez7d010fd2015-05-26 10:28:13 +0200379extern int __must_check arch_phys_wc_index(int handle);
380#define arch_phys_wc_index arch_phys_wc_index
381
Andy Lutomirskid0d98ee2013-05-13 23:58:40 +0000382extern int __must_check arch_phys_wc_add(unsigned long base,
383 unsigned long size);
384extern void arch_phys_wc_del(int handle);
385#define arch_phys_wc_add arch_phys_wc_add
386#endif
387
Dave Airlie8ef42272016-10-24 15:27:59 +1000388#ifdef CONFIG_X86_PAT
389extern int arch_io_reserve_memtype_wc(resource_size_t start, resource_size_t size);
390extern void arch_io_free_memtype_wc(resource_size_t start, resource_size_t size);
391#define arch_io_reserve_memtype_wc arch_io_reserve_memtype_wc
392#endif
393
Tom Lendacky8f716c92017-07-17 16:10:16 -0500394extern bool arch_memremap_can_ram_remap(resource_size_t offset,
395 unsigned long size,
396 unsigned long flags);
397#define arch_memremap_can_ram_remap arch_memremap_can_ram_remap
398
Tom Lendacky8458bf92017-07-17 16:10:30 -0500399extern bool phys_mem_access_encrypted(unsigned long phys_addr,
400 unsigned long size);
401
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700402#endif /* _ASM_X86_IO_H */