| /* |
| * arch/arm/include/asm/domain.h |
| * |
| * Copyright (C) 1999 Russell King. |
| * Copyright (c) 2009, Code Aurora Forum. All rights reserved. |
| * |
| * This program is free software; you can redistribute it and/or modify |
| * it under the terms of the GNU General Public License version 2 as |
| * published by the Free Software Foundation. |
| */ |
| #ifndef __ASM_PROC_DOMAIN_H |
| #define __ASM_PROC_DOMAIN_H |
| |
| /* |
| * Domain numbers |
| * |
| * DOMAIN_IO - domain 2 includes all IO only |
| * DOMAIN_USER - domain 1 includes all user memory only |
| * DOMAIN_KERNEL - domain 0 includes all kernel memory only |
| * |
| * The domain numbering depends on whether we support 36 physical |
| * address for I/O or not. Addresses above the 32 bit boundary can |
| * only be mapped using supersections and supersections can only |
| * be set for domain 0. We could just default to DOMAIN_IO as zero, |
| * but there may be systems with supersection support and no 36-bit |
| * addressing. In such cases, we want to map system memory with |
| * supersections to reduce TLB misses and footprint. |
| * |
| * 36-bit addressing and supersections are only available on |
| * CPUs based on ARMv6+ or the Intel XSC3 core. |
| * |
| * We cannot use domain 0 for the kernel on QSD8x50 since the kernel domain |
| * is set to manager mode when set_fs(KERNEL_DS) is called. Setting domain 0 |
| * to manager mode will disable the workaround for a cpu bug that can cause an |
| * invalid fault status and/or tlb corruption (CONFIG_VERIFY_PERMISSION_FAULT). |
| */ |
| #if !defined(CONFIG_IO_36) && !defined(CONFIG_VERIFY_PERMISSION_FAULT) |
| #define DOMAIN_KERNEL 0 |
| #define DOMAIN_TABLE 0 |
| #define DOMAIN_USER 1 |
| #define DOMAIN_IO 2 |
| #else |
| #define DOMAIN_KERNEL 2 |
| #define DOMAIN_TABLE 2 |
| #define DOMAIN_USER 1 |
| #define DOMAIN_IO 0 |
| #endif |
| |
| /* |
| * Domain types |
| */ |
| #define DOMAIN_NOACCESS 0 |
| #define DOMAIN_CLIENT 1 |
| #ifdef CONFIG_CPU_USE_DOMAINS |
| #define DOMAIN_MANAGER 3 |
| #else |
| #define DOMAIN_MANAGER 1 |
| #endif |
| |
| #define domain_val(dom,type) ((type) << (2*(dom))) |
| |
| #ifndef __ASSEMBLY__ |
| |
| #ifdef CONFIG_CPU_USE_DOMAINS |
| #ifdef CONFIG_EMULATE_DOMAIN_MANAGER_V7 |
| void emulate_domain_manager_set(u32 domain); |
| int emulate_domain_manager_data_abort(u32 dfsr, u32 dfar); |
| int emulate_domain_manager_prefetch_abort(u32 ifsr, u32 ifar); |
| void emulate_domain_manager_switch_mm( |
| unsigned long pgd_phys, |
| struct mm_struct *mm, |
| void (*switch_mm)(unsigned long pgd_phys, struct mm_struct *)); |
| |
| #define set_domain(x) emulate_domain_manager_set(x) |
| #else |
| #define set_domain(x) \ |
| do { \ |
| __asm__ __volatile__( \ |
| "mcr p15, 0, %0, c3, c0 @ set domain" \ |
| : : "r" (x)); \ |
| isb(); \ |
| } while (0) |
| #endif |
| |
| #define modify_domain(dom,type) \ |
| do { \ |
| struct thread_info *thread = current_thread_info(); \ |
| unsigned int domain = thread->cpu_domain; \ |
| domain &= ~domain_val(dom, DOMAIN_MANAGER); \ |
| thread->cpu_domain = domain | domain_val(dom, type); \ |
| set_domain(thread->cpu_domain); \ |
| } while (0) |
| |
| #else |
| #define set_domain(x) do { } while (0) |
| #define modify_domain(dom,type) do { } while (0) |
| #endif |
| |
| /* |
| * Generate the T (user) versions of the LDR/STR and related |
| * instructions (inline assembly) |
| */ |
| #ifdef CONFIG_CPU_USE_DOMAINS |
| #define T(instr) #instr "t" |
| #else |
| #define T(instr) #instr |
| #endif |
| |
| #else /* __ASSEMBLY__ */ |
| |
| /* |
| * Generate the T (user) versions of the LDR/STR and related |
| * instructions |
| */ |
| #ifdef CONFIG_CPU_USE_DOMAINS |
| #define T(instr) instr ## t |
| #else |
| #define T(instr) instr |
| #endif |
| |
| #endif /* __ASSEMBLY__ */ |
| |
| #endif /* !__ASM_PROC_DOMAIN_H */ |