blob: 5211c6e089140253dd9c8c5601a5934f4b2070d7 [file] [log] [blame]
/*
* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License version 2 and
* only version 2 as published by the Free Software Foundation.
*
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*/
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/of.h>
#include <mach/rpm-regulator-smd.h>
#include <mach/msm_bus_board.h>
#include <mach/msm_bus.h>
#include <mach/socinfo.h>
#include "acpuclock.h"
#include "acpuclock-krait.h"
/* Corner type vreg VDD values */
#define LVL_NONE RPM_REGULATOR_CORNER_NONE
#define LVL_LOW RPM_REGULATOR_CORNER_SVS_SOC
#define LVL_NOM RPM_REGULATOR_CORNER_NORMAL
#define LVL_HIGH RPM_REGULATOR_CORNER_SUPER_TURBO
static struct hfpll_data hfpll_data __initdata = {
.mode_offset = 0x00,
.l_offset = 0x04,
.m_offset = 0x08,
.n_offset = 0x0C,
.has_user_reg = true,
.user_offset = 0x10,
.config_offset = 0x14,
.user_val = 0x8,
.user_vco_mask = BIT(20),
.config_val = 0x04D0405D,
.low_vco_l_max = 65,
.low_vdd_l_max = 52,
.nom_vdd_l_max = 104,
.vdd[HFPLL_VDD_NONE] = LVL_NONE,
.vdd[HFPLL_VDD_LOW] = LVL_LOW,
.vdd[HFPLL_VDD_NOM] = LVL_NOM,
.vdd[HFPLL_VDD_HIGH] = LVL_HIGH,
};
static struct scalable scalable[] __initdata = {
[CPU0] = {
.hfpll_phys_base = 0xF908A000,
.l2cpmr_iaddr = 0x4501,
.sec_clk_sel = 2,
.vreg[VREG_CORE] = { "krait0", 1050000 },
.vreg[VREG_MEM] = { "krait0_mem", 1050000 },
.vreg[VREG_DIG] = { "krait0_dig", LVL_HIGH },
.vreg[VREG_HFPLL_A] = { "krait0_hfpll", 1800000 },
},
[CPU1] = {
.hfpll_phys_base = 0xF909A000,
.l2cpmr_iaddr = 0x5501,
.sec_clk_sel = 2,
.vreg[VREG_CORE] = { "krait1", 1050000 },
.vreg[VREG_MEM] = { "krait1_mem", 1050000 },
.vreg[VREG_DIG] = { "krait1_dig", LVL_HIGH },
.vreg[VREG_HFPLL_A] = { "krait1_hfpll", 1800000 },
},
[CPU2] = {
.hfpll_phys_base = 0xF90AA000,
.l2cpmr_iaddr = 0x6501,
.sec_clk_sel = 2,
.vreg[VREG_CORE] = { "krait2", 1050000 },
.vreg[VREG_MEM] = { "krait2_mem", 1050000 },
.vreg[VREG_DIG] = { "krait2_dig", LVL_HIGH },
.vreg[VREG_HFPLL_A] = { "krait2_hfpll", 1800000 },
},
[CPU3] = {
.hfpll_phys_base = 0xF90BA000,
.l2cpmr_iaddr = 0x7501,
.sec_clk_sel = 2,
.vreg[VREG_CORE] = { "krait3", 1050000 },
.vreg[VREG_MEM] = { "krait3_mem", 1050000 },
.vreg[VREG_DIG] = { "krait3_dig", LVL_HIGH },
.vreg[VREG_HFPLL_A] = { "krait3_hfpll", 1800000 },
},
[L2] = {
.hfpll_phys_base = 0xF9016000,
.l2cpmr_iaddr = 0x0500,
.sec_clk_sel = 2,
.vreg[VREG_HFPLL_A] = { "l2_hfpll", 1800000 },
},
};
static struct msm_bus_paths bw_level_tbl[] __initdata = {
[0] = BW_MBPS(600), /* At least 75 MHz on bus. */
[1] = BW_MBPS(800), /* At least 100 MHz on bus. */
[2] = BW_MBPS(1200), /* At least 150 MHz on bus. */
[3] = BW_MBPS(1600), /* At least 200 MHz on bus. */
[4] = BW_MBPS(2224), /* At least 278 MHz on bus. */
[5] = BW_MBPS(3200), /* At least 400 MHz on bus. */
[6] = BW_MBPS(4448), /* At least 556 MHz on bus. */
[7] = BW_MBPS(6400), /* At least 800 MHz on bus. */
};
static struct msm_bus_scale_pdata bus_scale_data __initdata = {
.usecase = bw_level_tbl,
.num_usecases = ARRAY_SIZE(bw_level_tbl),
.active_only = 1,
.name = "acpuclk-8974",
};
static struct l2_level l2_freq_tbl[] __initdata = {
[0] = { { 300000, PLL_0, 0, 0 }, LVL_LOW, 950000, 0 },
[1] = { { 345600, HFPLL, 2, 36 }, LVL_NOM, 950000, 1 },
[2] = { { 422400, HFPLL, 2, 44 }, LVL_NOM, 950000, 1 },
[3] = { { 499200, HFPLL, 2, 52 }, LVL_NOM, 950000, 2 },
[4] = { { 576000, HFPLL, 1, 30 }, LVL_NOM, 950000, 3 },
[5] = { { 652800, HFPLL, 1, 34 }, LVL_NOM, 950000, 3 },
[6] = { { 729600, HFPLL, 1, 38 }, LVL_NOM, 950000, 3 },
[7] = { { 806400, HFPLL, 1, 42 }, LVL_HIGH, 1050000, 4 },
[8] = { { 883200, HFPLL, 1, 46 }, LVL_HIGH, 1050000, 4 },
[9] = { { 960000, HFPLL, 1, 50 }, LVL_HIGH, 1050000, 4 },
[10] = { { 1036800, HFPLL, 1, 54 }, LVL_HIGH, 1050000, 5 },
[11] = { { 1113600, HFPLL, 1, 58 }, LVL_HIGH, 1050000, 5 },
[12] = { { 1190400, HFPLL, 1, 62 }, LVL_HIGH, 1050000, 6 },
[13] = { { 1267200, HFPLL, 1, 66 }, LVL_HIGH, 1050000, 6 },
[14] = { { 1344000, HFPLL, 1, 70 }, LVL_HIGH, 1050000, 7 },
[15] = { { 1420800, HFPLL, 1, 74 }, LVL_HIGH, 1050000, 7 },
[16] = { { 1497600, HFPLL, 1, 78 }, LVL_HIGH, 1050000, 7 },
{ }
};
static struct acpu_level acpu_freq_tbl_pvs0[] __initdata = {
{ 1, { 300000, PLL_0, 0, 0 }, L2(0), 825000, 400000 },
{ 0, { 345600, HFPLL, 2, 36 }, L2(3), 825000, 3200000 },
{ 1, { 422400, HFPLL, 2, 44 }, L2(3), 825000, 3200000 },
{ 0, { 499200, HFPLL, 2, 52 }, L2(6), 825000, 3200000 },
{ 1, { 576000, HFPLL, 1, 30 }, L2(6), 825000, 3200000 },
{ 1, { 652800, HFPLL, 1, 34 }, L2(7), 825000, 3200000 },
{ 1, { 729600, HFPLL, 1, 38 }, L2(7), 825000, 3200000 },
{ 0, { 806400, HFPLL, 1, 42 }, L2(10), 835000, 3200000 },
{ 1, { 883200, HFPLL, 1, 46 }, L2(10), 845000, 3200000 },
{ 0, { 960000, HFPLL, 1, 50 }, L2(10), 860000, 3200000 },
{ 1, { 1036800, HFPLL, 1, 54 }, L2(10), 880000, 3200000 },
{ 0, { 1113600, HFPLL, 1, 58 }, L2(12), 905000, 3200000 },
{ 0, { 1190400, HFPLL, 1, 62 }, L2(12), 920000, 3200000 },
{ 0, { 1267200, HFPLL, 1, 66 }, L2(12), 940000, 3200000 },
{ 1, { 1344000, HFPLL, 1, 70 }, L2(12), 960000, 3200000 },
{ 0, { 1420800, HFPLL, 1, 74 }, L2(16), 980000, 3200000 },
{ 0, { 1497600, HFPLL, 1, 78 }, L2(16), 995000, 3200000 },
{ 0, { 1574400, HFPLL, 1, 82 }, L2(16), 1015000, 3200000 },
{ 0, { 1651200, HFPLL, 1, 86 }, L2(16), 1030000, 3200000 },
{ 1, { 1728000, HFPLL, 1, 90 }, L2(16), 1050000, 3200000 },
{ 0, { 0 } }
};
static struct acpu_level acpu_freq_tbl_pvs1[] __initdata = {
{ 1, { 300000, PLL_0, 0, 0 }, L2(0), 825000, 400000 },
{ 0, { 345600, HFPLL, 2, 36 }, L2(3), 825000, 3200000 },
{ 1, { 422400, HFPLL, 2, 44 }, L2(3), 825000, 3200000 },
{ 0, { 499200, HFPLL, 2, 52 }, L2(6), 825000, 3200000 },
{ 1, { 576000, HFPLL, 1, 30 }, L2(6), 825000, 3200000 },
{ 1, { 652800, HFPLL, 1, 34 }, L2(7), 825000, 3200000 },
{ 1, { 729600, HFPLL, 1, 38 }, L2(7), 825000, 3200000 },
{ 0, { 806400, HFPLL, 1, 42 }, L2(10), 835000, 3200000 },
{ 1, { 883200, HFPLL, 1, 46 }, L2(10), 845000, 3200000 },
{ 0, { 960000, HFPLL, 1, 50 }, L2(10), 860000, 3200000 },
{ 1, { 1036800, HFPLL, 1, 54 }, L2(10), 880000, 3200000 },
{ 0, { 1113600, HFPLL, 1, 58 }, L2(12), 905000, 3200000 },
{ 0, { 1190400, HFPLL, 1, 62 }, L2(12), 920000, 3200000 },
{ 0, { 1267200, HFPLL, 1, 66 }, L2(12), 940000, 3200000 },
{ 1, { 1344000, HFPLL, 1, 70 }, L2(12), 960000, 3200000 },
{ 0, { 1420800, HFPLL, 1, 74 }, L2(16), 980000, 3200000 },
{ 0, { 1497600, HFPLL, 1, 78 }, L2(16), 995000, 3200000 },
{ 0, { 1574400, HFPLL, 1, 82 }, L2(16), 1015000, 3200000 },
{ 0, { 1651200, HFPLL, 1, 86 }, L2(16), 1030000, 3200000 },
{ 1, { 1728000, HFPLL, 1, 90 }, L2(16), 1050000, 3200000 },
{ 0, { 0 } }
};
static struct acpu_level acpu_freq_tbl_pvs2[] __initdata = {
{ 1, { 300000, PLL_0, 0, 0 }, L2(0), 825000, 400000 },
{ 0, { 345600, HFPLL, 2, 36 }, L2(3), 825000, 3200000 },
{ 1, { 422400, HFPLL, 2, 44 }, L2(3), 825000, 3200000 },
{ 0, { 499200, HFPLL, 2, 52 }, L2(6), 825000, 3200000 },
{ 1, { 576000, HFPLL, 1, 30 }, L2(6), 825000, 3200000 },
{ 1, { 652800, HFPLL, 1, 34 }, L2(7), 825000, 3200000 },
{ 1, { 729600, HFPLL, 1, 38 }, L2(7), 825000, 3200000 },
{ 0, { 806400, HFPLL, 1, 42 }, L2(10), 825000, 3200000 },
{ 1, { 883200, HFPLL, 1, 46 }, L2(10), 825000, 3200000 },
{ 0, { 960000, HFPLL, 1, 50 }, L2(10), 835000, 3200000 },
{ 1, { 1036800, HFPLL, 1, 54 }, L2(10), 855000, 3200000 },
{ 0, { 1113600, HFPLL, 1, 58 }, L2(12), 875000, 3200000 },
{ 0, { 1190400, HFPLL, 1, 62 }, L2(12), 895000, 3200000 },
{ 0, { 1267200, HFPLL, 1, 66 }, L2(12), 915000, 3200000 },
{ 1, { 1344000, HFPLL, 1, 70 }, L2(12), 930000, 3200000 },
{ 0, { 1420800, HFPLL, 1, 74 }, L2(16), 945000, 3200000 },
{ 0, { 1497600, HFPLL, 1, 78 }, L2(16), 960000, 3200000 },
{ 0, { 1574400, HFPLL, 1, 82 }, L2(16), 975000, 3200000 },
{ 0, { 1651200, HFPLL, 1, 86 }, L2(16), 990000, 3200000 },
{ 1, { 1728000, HFPLL, 1, 90 }, L2(16), 1000000, 3200000 },
{ 0, { 0 } }
};
static struct acpu_level acpu_freq_tbl_pvs3[] __initdata = {
{ 1, { 300000, PLL_0, 0, 0 }, L2(0), 825000, 400000 },
{ 0, { 345600, HFPLL, 2, 36 }, L2(3), 825000, 3200000 },
{ 1, { 422400, HFPLL, 2, 44 }, L2(3), 825000, 3200000 },
{ 0, { 499200, HFPLL, 2, 52 }, L2(6), 825000, 3200000 },
{ 1, { 576000, HFPLL, 1, 30 }, L2(6), 825000, 3200000 },
{ 1, { 652800, HFPLL, 1, 34 }, L2(7), 825000, 3200000 },
{ 1, { 729600, HFPLL, 1, 38 }, L2(7), 825000, 3200000 },
{ 0, { 806400, HFPLL, 1, 42 }, L2(10), 825000, 3200000 },
{ 1, { 883200, HFPLL, 1, 46 }, L2(10), 825000, 3200000 },
{ 0, { 960000, HFPLL, 1, 50 }, L2(10), 835000, 3200000 },
{ 1, { 1036800, HFPLL, 1, 54 }, L2(10), 855000, 3200000 },
{ 0, { 1113600, HFPLL, 1, 58 }, L2(12), 875000, 3200000 },
{ 0, { 1190400, HFPLL, 1, 62 }, L2(12), 895000, 3200000 },
{ 0, { 1267200, HFPLL, 1, 66 }, L2(12), 915000, 3200000 },
{ 1, { 1344000, HFPLL, 1, 70 }, L2(12), 930000, 3200000 },
{ 0, { 1420800, HFPLL, 1, 74 }, L2(16), 945000, 3200000 },
{ 0, { 1497600, HFPLL, 1, 78 }, L2(16), 960000, 3200000 },
{ 0, { 1574400, HFPLL, 1, 82 }, L2(16), 975000, 3200000 },
{ 0, { 1651200, HFPLL, 1, 86 }, L2(16), 990000, 3200000 },
{ 1, { 1728000, HFPLL, 1, 90 }, L2(16), 1000000, 3200000 },
{ 0, { 0 } }
};
static struct acpu_level acpu_freq_tbl_pvs4[] __initdata = {
{ 1, { 300000, PLL_0, 0, 0 }, L2(0), 825000, 400000 },
{ 0, { 345600, HFPLL, 2, 36 }, L2(3), 825000, 3200000 },
{ 1, { 422400, HFPLL, 2, 44 }, L2(3), 825000, 3200000 },
{ 0, { 499200, HFPLL, 2, 52 }, L2(6), 825000, 3200000 },
{ 1, { 576000, HFPLL, 1, 30 }, L2(6), 825000, 3200000 },
{ 1, { 652800, HFPLL, 1, 34 }, L2(7), 825000, 3200000 },
{ 1, { 729600, HFPLL, 1, 38 }, L2(7), 825000, 3200000 },
{ 0, { 806400, HFPLL, 1, 42 }, L2(10), 825000, 3200000 },
{ 1, { 883200, HFPLL, 1, 46 }, L2(10), 825000, 3200000 },
{ 0, { 960000, HFPLL, 1, 50 }, L2(10), 825000, 3200000 },
{ 1, { 1036800, HFPLL, 1, 54 }, L2(10), 825000, 3200000 },
{ 0, { 1113600, HFPLL, 1, 58 }, L2(12), 835000, 3200000 },
{ 0, { 1190400, HFPLL, 1, 62 }, L2(12), 855000, 3200000 },
{ 0, { 1267200, HFPLL, 1, 66 }, L2(12), 870000, 3200000 },
{ 1, { 1344000, HFPLL, 1, 70 }, L2(12), 885000, 3200000 },
{ 0, { 1420800, HFPLL, 1, 74 }, L2(16), 900000, 3200000 },
{ 0, { 1497600, HFPLL, 1, 78 }, L2(16), 910000, 3200000 },
{ 0, { 1574400, HFPLL, 1, 82 }, L2(16), 925000, 3200000 },
{ 0, { 1651200, HFPLL, 1, 86 }, L2(16), 940000, 3200000 },
{ 1, { 1728000, HFPLL, 1, 90 }, L2(16), 950000, 3200000 },
{ 0, { 0 } }
};
static struct pvs_table pvs_v1[NUM_SPEED_BINS][NUM_PVS] __initdata = {
[0][0] = { acpu_freq_tbl_pvs0, sizeof(acpu_freq_tbl_pvs0) },
[0][1] = { acpu_freq_tbl_pvs1, sizeof(acpu_freq_tbl_pvs1) },
[0][2] = { acpu_freq_tbl_pvs2, sizeof(acpu_freq_tbl_pvs2) },
[0][3] = { acpu_freq_tbl_pvs3, sizeof(acpu_freq_tbl_pvs3) },
[0][4] = { acpu_freq_tbl_pvs4, sizeof(acpu_freq_tbl_pvs4) },
};
static struct pvs_table pvs_v2[NUM_SPEED_BINS][NUM_PVS] __initdata = {
[0][0] = { acpu_freq_tbl_pvs0, sizeof(acpu_freq_tbl_pvs0) },
[0][1] = { acpu_freq_tbl_pvs1, sizeof(acpu_freq_tbl_pvs1) },
[0][2] = { acpu_freq_tbl_pvs2, sizeof(acpu_freq_tbl_pvs2) },
[0][3] = { acpu_freq_tbl_pvs3, sizeof(acpu_freq_tbl_pvs3) },
[0][4] = { acpu_freq_tbl_pvs4, sizeof(acpu_freq_tbl_pvs4) },
[0][5] = { acpu_freq_tbl_pvs4, sizeof(acpu_freq_tbl_pvs4) },
[0][6] = { acpu_freq_tbl_pvs4, sizeof(acpu_freq_tbl_pvs4) },
[0][7] = { acpu_freq_tbl_pvs4, sizeof(acpu_freq_tbl_pvs4) },
[1][0] = { acpu_freq_tbl_pvs0, sizeof(acpu_freq_tbl_pvs0) },
[1][1] = { acpu_freq_tbl_pvs1, sizeof(acpu_freq_tbl_pvs1) },
[1][2] = { acpu_freq_tbl_pvs2, sizeof(acpu_freq_tbl_pvs2) },
[1][3] = { acpu_freq_tbl_pvs3, sizeof(acpu_freq_tbl_pvs3) },
[1][4] = { acpu_freq_tbl_pvs4, sizeof(acpu_freq_tbl_pvs4) },
[1][5] = { acpu_freq_tbl_pvs4, sizeof(acpu_freq_tbl_pvs4) },
[1][6] = { acpu_freq_tbl_pvs4, sizeof(acpu_freq_tbl_pvs4) },
[1][7] = { acpu_freq_tbl_pvs4, sizeof(acpu_freq_tbl_pvs4) },
};
static struct acpuclk_krait_params acpuclk_8974_params __initdata = {
.scalable = scalable,
.scalable_size = sizeof(scalable),
.hfpll_data = &hfpll_data,
.pvs_tables = pvs_v2,
.l2_freq_tbl = l2_freq_tbl,
.l2_freq_tbl_size = sizeof(l2_freq_tbl),
.bus_scale = &bus_scale_data,
.pte_efuse_phys = 0xFC4B80B0,
.get_bin_info = get_krait_bin_format_b,
.stby_khz = 300000,
};
static void __init apply_v1_l2_workaround(void)
{
static struct l2_level resticted_l2_tbl[] __initdata = {
[0] = { { 300000, PLL_0, 0, 0 }, LVL_LOW, 1050000, 0 },
[1] = { { 1497600, HFPLL, 1, 78 }, LVL_HIGH, 1050000, 7 },
{ }
};
struct acpu_level *l;
int s, p;
for (s = 0; s < NUM_SPEED_BINS; s++)
for (p = 0; p < NUM_PVS; p++)
for (l = pvs_v1[s][p].table; l && l->speed.khz; l++)
l->l2_level = l->l2_level > 5 ? 1 : 0;
acpuclk_8974_params.l2_freq_tbl = resticted_l2_tbl;
acpuclk_8974_params.l2_freq_tbl_size = sizeof(resticted_l2_tbl);
}
static int __init acpuclk_8974_probe(struct platform_device *pdev)
{
/*
* 8974 hardware revisions older than v1.2 may experience L2 parity
* errors when running at some performance points between 300MHz
* and 1497.6MHz (non-inclusive), or when vdd_mx is less than 1.05V.
* Restrict L2 operation to safe performance points on these devices.
*/
if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) {
acpuclk_8974_params.pvs_tables = pvs_v1;
if (SOCINFO_VERSION_MINOR(socinfo_get_version()) < 2)
apply_v1_l2_workaround();
}
return acpuclk_krait_init(&pdev->dev, &acpuclk_8974_params);
}
static struct of_device_id acpuclk_8974_match_table[] = {
{ .compatible = "qcom,acpuclk-8974" },
{}
};
static struct platform_driver acpuclk_8974_driver = {
.driver = {
.name = "acpuclk-8974",
.of_match_table = acpuclk_8974_match_table,
.owner = THIS_MODULE,
},
};
static int __init acpuclk_8974_init(void)
{
return platform_driver_probe(&acpuclk_8974_driver,
acpuclk_8974_probe);
}
device_initcall(acpuclk_8974_init);