blob: 051d4def5b47fe497ea64c29cab145539add65d5 [file] [log] [blame]
/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License version 2 and
* only version 2 as published by the Free Software Foundation.
*
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
*/
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/init.h>
#include <linux/io.h>
#include <linux/slab.h>
#include <mach/msm_iomap.h>
#include "spm_driver.h"
#define MSM_SPM_PMIC_STATE_IDLE 0
#define SAW2_V1_VER_REG 0x04
#define SAW2_V2_VER_REG 0xfd0
#define SAW2_MAJOR_2 2
enum {
MSM_SPM_DEBUG_SHADOW = 1U << 0,
MSM_SPM_DEBUG_VCTL = 1U << 1,
};
static int msm_spm_debug_mask;
module_param_named(
debug_mask, msm_spm_debug_mask, int, S_IRUGO | S_IWUSR | S_IWGRP
);
static uint32_t msm_spm_reg_offsets_v1[MSM_SPM_REG_NR] = {
[MSM_SPM_REG_SAW2_SECURE] = 0x00,
[MSM_SPM_REG_SAW2_ID] = 0x04,
[MSM_SPM_REG_SAW2_CFG] = 0x08,
[MSM_SPM_REG_SAW2_STS0] = 0x0C,
[MSM_SPM_REG_SAW2_STS1] = 0x10,
[MSM_SPM_REG_SAW2_VCTL] = 0x14,
[MSM_SPM_REG_SAW2_AVS_CTL] = 0x18,
[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x1C,
[MSM_SPM_REG_SAW2_SPM_CTL] = 0x20,
[MSM_SPM_REG_SAW2_PMIC_DLY] = 0x24,
[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x28,
[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x2C,
[MSM_SPM_REG_SAW2_RST] = 0x30,
[MSM_SPM_REG_SAW2_SEQ_ENTRY] = 0x80,
};
static uint32_t msm_spm_reg_offsets_v2[MSM_SPM_REG_NR] = {
[MSM_SPM_REG_SAW2_SECURE] = 0x00,
[MSM_SPM_REG_SAW2_ID] = 0x04,
[MSM_SPM_REG_SAW2_CFG] = 0x08,
[MSM_SPM_REG_SAW2_SPM_STS] = 0x0C,
[MSM_SPM_REG_SAW2_AVS_STS] = 0x10,
[MSM_SPM_REG_SAW2_PMIC_STS] = 0x14,
[MSM_SPM_REG_SAW2_RST] = 0x18,
[MSM_SPM_REG_SAW2_VCTL] = 0x1C,
[MSM_SPM_REG_SAW2_AVS_CTL] = 0x20,
[MSM_SPM_REG_SAW2_AVS_LIMIT] = 0x24,
[MSM_SPM_REG_SAW2_AVS_DLY] = 0x28,
[MSM_SPM_REG_SAW2_AVS_HYSTERESIS] = 0x2C,
[MSM_SPM_REG_SAW2_SPM_CTL] = 0x30,
[MSM_SPM_REG_SAW2_SPM_DLY] = 0x34,
[MSM_SPM_REG_SAW2_PMIC_DATA_0] = 0x40,
[MSM_SPM_REG_SAW2_PMIC_DATA_1] = 0x44,
[MSM_SPM_REG_SAW2_PMIC_DATA_2] = 0x48,
[MSM_SPM_REG_SAW2_PMIC_DATA_3] = 0x4C,
[MSM_SPM_REG_SAW2_PMIC_DATA_4] = 0x50,
[MSM_SPM_REG_SAW2_PMIC_DATA_5] = 0x54,
[MSM_SPM_REG_SAW2_PMIC_DATA_6] = 0x58,
[MSM_SPM_REG_SAW2_PMIC_DATA_7] = 0x5C,
[MSM_SPM_REG_SAW2_SEQ_ENTRY] = 0x80,
[MSM_SPM_REG_SAW2_VERSION] = 0xFD0,
};
/******************************************************************************
* Internal helper functions
*****************************************************************************/
static inline uint32_t msm_spm_drv_get_num_spm_entry(
struct msm_spm_driver_data *dev)
{
return 32;
}
static void msm_spm_drv_flush_shadow(struct msm_spm_driver_data *dev,
unsigned int reg_index)
{
__raw_writel(dev->reg_shadow[reg_index],
dev->reg_base_addr + dev->reg_offsets[reg_index]);
}
static void msm_spm_drv_load_shadow(struct msm_spm_driver_data *dev,
unsigned int reg_index)
{
dev->reg_shadow[reg_index] =
__raw_readl(dev->reg_base_addr +
dev->reg_offsets[reg_index]);
}
static inline void msm_spm_drv_set_start_addr(
struct msm_spm_driver_data *dev, uint32_t addr)
{
addr &= 0x7F;
addr <<= 4;
dev->reg_shadow[MSM_SPM_REG_SAW2_SPM_CTL] &= 0xFFFFF80F;
dev->reg_shadow[MSM_SPM_REG_SAW2_SPM_CTL] |= addr;
}
static inline bool msm_spm_pmic_arb_present(struct msm_spm_driver_data *dev)
{
msm_spm_drv_load_shadow(dev, MSM_SPM_REG_SAW2_ID);
if (dev->major == SAW2_MAJOR_2)
return (dev->reg_shadow[MSM_SPM_REG_SAW2_ID] >> 2) & 0x1;
else
return (dev->reg_shadow[MSM_SPM_REG_SAW2_ID] >> 18) & 0x1;
}
static inline void msm_spm_drv_set_vctl(struct msm_spm_driver_data *dev,
uint32_t vlevel)
{
dev->reg_shadow[MSM_SPM_REG_SAW2_VCTL] &= ~0xFF;
dev->reg_shadow[MSM_SPM_REG_SAW2_VCTL] |= vlevel;
dev->reg_shadow[MSM_SPM_REG_SAW2_PMIC_DATA_0] &= ~0xFF;
dev->reg_shadow[MSM_SPM_REG_SAW2_PMIC_DATA_0] |= vlevel;
dev->reg_shadow[MSM_SPM_REG_SAW2_PMIC_DATA_1] &= ~0x3F;
dev->reg_shadow[MSM_SPM_REG_SAW2_PMIC_DATA_1] |= (vlevel & 0x3F);
}
static inline void msm_spm_drv_set_vctl2(struct msm_spm_driver_data *dev,
uint32_t vlevel)
{
unsigned int pmic_data = 0;
pmic_data |= vlevel;
pmic_data |= (dev->vctl_port & 0x7) << 16;
dev->reg_shadow[MSM_SPM_REG_SAW2_VCTL] &= ~0x700FF;
dev->reg_shadow[MSM_SPM_REG_SAW2_VCTL] |= pmic_data;
dev->reg_shadow[MSM_SPM_REG_SAW2_PMIC_DATA_0] &= ~0x700FF;
dev->reg_shadow[MSM_SPM_REG_SAW2_PMIC_DATA_0] |= pmic_data;
}
static inline void msm_spm_drv_apcs_set_vctl(struct msm_spm_driver_data *dev,
unsigned int vlevel)
{
if (dev->major == SAW2_MAJOR_2)
return msm_spm_drv_set_vctl2(dev, vlevel);
else
return msm_spm_drv_set_vctl(dev, vlevel);
}
static inline uint32_t msm_spm_drv_get_sts_pmic_state(
struct msm_spm_driver_data *dev)
{
if (dev->major == SAW2_MAJOR_2) {
msm_spm_drv_load_shadow(dev, MSM_SPM_REG_SAW2_PMIC_STS);
return (dev->reg_shadow[MSM_SPM_REG_SAW2_PMIC_STS] >> 16) &
0x03;
} else {
msm_spm_drv_load_shadow(dev, MSM_SPM_REG_SAW2_STS0);
return (dev->reg_shadow[MSM_SPM_REG_SAW2_STS0] >> 10) & 0x03;
}
}
static inline uint32_t msm_spm_drv_get_sts_curr_pmic_data(
struct msm_spm_driver_data *dev)
{
if (dev->major == SAW2_MAJOR_2) {
msm_spm_drv_load_shadow(dev, MSM_SPM_REG_SAW2_PMIC_STS);
return dev->reg_shadow[MSM_SPM_REG_SAW2_PMIC_STS] & 0xFF;
} else {
msm_spm_drv_load_shadow(dev, MSM_SPM_REG_SAW2_STS1);
return dev->reg_shadow[MSM_SPM_REG_SAW2_STS1] & 0xFF;
}
}
static inline uint32_t msm_spm_drv_get_saw2_ver(struct msm_spm_driver_data *dev,
uint32_t *major, uint32_t *minor)
{
int ret = -ENODEV;
uint32_t val = 0;
msm_spm_drv_load_shadow(dev, MSM_SPM_REG_SAW2_VERSION);
val = dev->reg_shadow[MSM_SPM_REG_SAW2_VERSION];
if (dev->ver_reg == SAW2_V2_VER_REG) {
*major = (val >> 28) & 0xF;
*minor = (val >> 16) & 0xFFF;
ret = 0;
} else if (dev->ver_reg == SAW2_V1_VER_REG) {
*major = (val >> 4) & 0xF;
*minor = val & 0xF;
ret = 0;
}
return ret;
}
/******************************************************************************
* Public functions
*****************************************************************************/
inline int msm_spm_drv_set_spm_enable(
struct msm_spm_driver_data *dev, bool enable)
{
uint32_t value = enable ? 0x01 : 0x00;
if (!dev)
return -EINVAL;
if ((dev->reg_shadow[MSM_SPM_REG_SAW2_SPM_CTL] & 0x01) ^ value) {
dev->reg_shadow[MSM_SPM_REG_SAW2_SPM_CTL] &= ~0x1;
dev->reg_shadow[MSM_SPM_REG_SAW2_SPM_CTL] |= value;
msm_spm_drv_flush_shadow(dev, MSM_SPM_REG_SAW2_SPM_CTL);
wmb();
}
return 0;
}
void msm_spm_drv_flush_seq_entry(struct msm_spm_driver_data *dev)
{
int i;
int num_spm_entry = msm_spm_drv_get_num_spm_entry(dev);
if (!dev) {
__WARN();
return;
}
for (i = 0; i < num_spm_entry; i++) {
__raw_writel(dev->reg_seq_entry_shadow[i],
dev->reg_base_addr
+ dev->reg_offsets[MSM_SPM_REG_SAW2_SEQ_ENTRY]
+ 4 * i);
}
mb();
}
int msm_spm_drv_write_seq_data(struct msm_spm_driver_data *dev,
uint8_t *cmd, uint32_t *offset)
{
uint32_t cmd_w;
uint32_t offset_w = *offset / 4;
uint8_t last_cmd;
if (!cmd)
return -EINVAL;
while (1) {
int i;
cmd_w = 0;
last_cmd = 0;
cmd_w = dev->reg_seq_entry_shadow[offset_w];
for (i = (*offset % 4) ; i < 4; i++) {
last_cmd = *(cmd++);
cmd_w |= last_cmd << (i * 8);
(*offset)++;
if (last_cmd == 0x0f)
break;
}
dev->reg_seq_entry_shadow[offset_w++] = cmd_w;
if (last_cmd == 0x0f)
break;
}
return 0;
}
int msm_spm_drv_set_low_power_mode(struct msm_spm_driver_data *dev,
uint32_t addr)
{
/* SPM is configured to reset start address to zero after end of Program
*/
if (!dev)
return -EINVAL;
msm_spm_drv_set_start_addr(dev, addr);
msm_spm_drv_flush_shadow(dev, MSM_SPM_REG_SAW2_SPM_CTL);
wmb();
if (msm_spm_debug_mask & MSM_SPM_DEBUG_SHADOW) {
int i;
for (i = 0; i < MSM_SPM_REG_NR; i++)
pr_info("%s: reg %02x = 0x%08x\n", __func__,
dev->reg_offsets[i], dev->reg_shadow[i]);
}
return 0;
}
int msm_spm_drv_set_vdd(struct msm_spm_driver_data *dev, unsigned int vlevel)
{
uint32_t timeout_us;
if (!dev)
return -EINVAL;
if (!msm_spm_pmic_arb_present(dev))
return -ENOSYS;
if (msm_spm_debug_mask & MSM_SPM_DEBUG_VCTL)
pr_info("%s: requesting vlevel 0x%x\n",
__func__, vlevel);
msm_spm_drv_apcs_set_vctl(dev, vlevel);
msm_spm_drv_flush_shadow(dev, MSM_SPM_REG_SAW2_VCTL);
msm_spm_drv_flush_shadow(dev, MSM_SPM_REG_SAW2_PMIC_DATA_0);
msm_spm_drv_flush_shadow(dev, MSM_SPM_REG_SAW2_PMIC_DATA_1);
mb();
/* Wait for PMIC state to return to idle or until timeout */
timeout_us = dev->vctl_timeout_us;
while (msm_spm_drv_get_sts_pmic_state(dev) != MSM_SPM_PMIC_STATE_IDLE) {
if (!timeout_us)
goto set_vdd_bail;
if (timeout_us > 10) {
udelay(10);
timeout_us -= 10;
} else {
udelay(timeout_us);
timeout_us = 0;
}
}
if (msm_spm_drv_get_sts_curr_pmic_data(dev) != vlevel)
goto set_vdd_bail;
if (msm_spm_debug_mask & MSM_SPM_DEBUG_VCTL)
pr_info("%s: done, remaining timeout %uus\n",
__func__, timeout_us);
return 0;
set_vdd_bail:
pr_err("%s: failed, remaining timeout %uus, vlevel 0x%x\n",
__func__, timeout_us, msm_spm_drv_get_sts_curr_pmic_data(dev));
return -EIO;
}
int msm_spm_drv_set_phase(struct msm_spm_driver_data *dev,
unsigned int phase_cnt)
{
unsigned int pmic_data = 0;
unsigned int timeout_us = 0;
if (dev->major != SAW2_MAJOR_2)
return -ENODEV;
pmic_data |= phase_cnt & 0xFF;
pmic_data |= (dev->phase_port & 0x7) << 16;
dev->reg_shadow[MSM_SPM_REG_SAW2_VCTL] &= ~0x700FF;
dev->reg_shadow[MSM_SPM_REG_SAW2_VCTL] |= pmic_data;
msm_spm_drv_flush_shadow(dev, MSM_SPM_REG_SAW2_VCTL);
mb();
/* Wait for PMIC state to return to idle or until timeout */
timeout_us = dev->vctl_timeout_us;
while (msm_spm_drv_get_sts_pmic_state(dev) != MSM_SPM_PMIC_STATE_IDLE) {
if (!timeout_us)
goto set_phase_bail;
if (timeout_us > 10) {
udelay(10);
timeout_us -= 10;
} else {
udelay(timeout_us);
timeout_us = 0;
}
}
if (msm_spm_drv_get_sts_curr_pmic_data(dev) != phase_cnt)
goto set_phase_bail;
if (msm_spm_debug_mask & MSM_SPM_DEBUG_VCTL)
pr_info("%s: done, remaining timeout %uus\n",
__func__, timeout_us);
return 0;
set_phase_bail:
pr_err("%s: failed, remaining timeout %uus, phase count %d\n",
__func__, timeout_us, msm_spm_drv_get_sts_curr_pmic_data(dev));
return -EIO;
}
void msm_spm_drv_reinit(struct msm_spm_driver_data *dev)
{
int i;
for (i = 0; i < MSM_SPM_REG_NR_INITIALIZE; i++)
msm_spm_drv_flush_shadow(dev, i);
msm_spm_drv_flush_seq_entry(dev);
mb();
}
int __init msm_spm_drv_init(struct msm_spm_driver_data *dev,
struct msm_spm_platform_data *data)
{
int i;
int num_spm_entry;
BUG_ON(!dev || !data);
if (dev->ver_reg == SAW2_V2_VER_REG)
dev->reg_offsets = msm_spm_reg_offsets_v2;
else
dev->reg_offsets = msm_spm_reg_offsets_v1;
dev->vctl_port = data->vctl_port;
dev->phase_port = data->phase_port;
dev->reg_base_addr = data->reg_base_addr;
memcpy(dev->reg_shadow, data->reg_init_values,
sizeof(data->reg_init_values));
dev->vctl_timeout_us = data->vctl_timeout_us;
for (i = 0; i < MSM_SPM_REG_NR_INITIALIZE; i++)
msm_spm_drv_flush_shadow(dev, i);
/* barrier to ensure write completes before we update shadow
* registers
*/
mb();
for (i = 0; i < MSM_SPM_REG_NR_INITIALIZE; i++)
msm_spm_drv_load_shadow(dev, i);
/* barrier to ensure read completes before we proceed further*/
mb();
msm_spm_drv_get_saw2_ver(dev, &dev->major, &dev->minor);
num_spm_entry = msm_spm_drv_get_num_spm_entry(dev);
dev->reg_seq_entry_shadow =
kzalloc(sizeof(*dev->reg_seq_entry_shadow) * num_spm_entry,
GFP_KERNEL);
if (!dev->reg_seq_entry_shadow)
return -ENOMEM;
return 0;
}