| /* |
| * pcicfg.h: PCI configuration constants and structures. |
| * |
| * Copyright (C) 1999-2012, Broadcom Corporation |
| * |
| * Unless you and Broadcom execute a separate written software license |
| * agreement governing use of this software, this software is licensed to you |
| * under the terms of the GNU General Public License version 2 (the "GPL"), |
| * available at http://www.broadcom.com/licenses/GPLv2.php, with the |
| * following added to such license: |
| * |
| * As a special exception, the copyright holders of this software give you |
| * permission to link this software with independent modules, and to copy and |
| * distribute the resulting executable under terms of your choice, provided that |
| * you also meet, for each linked independent module, the terms and conditions of |
| * the license of that module. An independent module is a module which is not |
| * derived from this software. The special exception does not apply to any |
| * modifications of the software. |
| * |
| * Notwithstanding the above, under no circumstances may you combine this |
| * software in any way with any other Broadcom software provided under a license |
| * other than the GPL, without Broadcom's express prior written consent. |
| * |
| * $Id: pcicfg.h 309193 2012-01-19 00:03:57Z $ |
| */ |
| |
| #ifndef _h_pcicfg_ |
| #define _h_pcicfg_ |
| |
| |
| #define PCI_CFG_VID 0 |
| #define PCI_CFG_DID 2 |
| #define PCI_CFG_CMD 4 |
| #define PCI_CFG_STAT 6 |
| #define PCI_CFG_REV 8 |
| #define PCI_CFG_PROGIF 9 |
| #define PCI_CFG_SUBCL 0xa |
| #define PCI_CFG_BASECL 0xb |
| #define PCI_CFG_CLSZ 0xc |
| #define PCI_CFG_LATTIM 0xd |
| #define PCI_CFG_HDR 0xe |
| #define PCI_CFG_BIST 0xf |
| #define PCI_CFG_BAR0 0x10 |
| #define PCI_CFG_BAR1 0x14 |
| #define PCI_CFG_BAR2 0x18 |
| #define PCI_CFG_BAR3 0x1c |
| #define PCI_CFG_BAR4 0x20 |
| #define PCI_CFG_BAR5 0x24 |
| #define PCI_CFG_CIS 0x28 |
| #define PCI_CFG_SVID 0x2c |
| #define PCI_CFG_SSID 0x2e |
| #define PCI_CFG_ROMBAR 0x30 |
| #define PCI_CFG_CAPPTR 0x34 |
| #define PCI_CFG_INT 0x3c |
| #define PCI_CFG_PIN 0x3d |
| #define PCI_CFG_MINGNT 0x3e |
| #define PCI_CFG_MAXLAT 0x3f |
| #define PCI_BAR0_WIN 0x80 |
| #define PCI_BAR1_WIN 0x84 |
| #define PCI_SPROM_CONTROL 0x88 |
| #define PCI_BAR1_CONTROL 0x8c |
| #define PCI_INT_STATUS 0x90 |
| #define PCI_INT_MASK 0x94 |
| #define PCI_TO_SB_MB 0x98 |
| #define PCI_BACKPLANE_ADDR 0xa0 |
| #define PCI_BACKPLANE_DATA 0xa4 |
| #define PCI_CLK_CTL_ST 0xa8 |
| #define PCI_BAR0_WIN2 0xac |
| #define PCI_GPIO_IN 0xb0 |
| #define PCI_GPIO_OUT 0xb4 |
| #define PCI_GPIO_OUTEN 0xb8 |
| |
| #define PCI_BAR0_SHADOW_OFFSET (2 * 1024) |
| #define PCI_BAR0_SPROM_OFFSET (4 * 1024) |
| #define PCI_BAR0_PCIREGS_OFFSET (6 * 1024) |
| #define PCI_BAR0_PCISBR_OFFSET (4 * 1024) |
| |
| #define PCIE2_BAR0_WIN2 0x70 |
| #define PCIE2_BAR0_CORE2_WIN 0x74 |
| #define PCIE2_BAR0_CORE2_WIN2 0x78 |
| |
| #define PCI_BAR0_WINSZ (16 * 1024) |
| |
| #define PCI_16KB0_PCIREGS_OFFSET (8 * 1024) |
| #define PCI_16KB0_CCREGS_OFFSET (12 * 1024) |
| #define PCI_16KBB0_WINSZ (16 * 1024) |
| |
| |
| #define PCI_CONFIG_SPACE_SIZE 256 |
| #endif |