blob: 8260303c2fcabe5178d2574ad390468b32326f4a [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright (C) 2008 Maarten Maathuis.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
Ben Skeggs8348f362011-02-03 16:07:44 +100027#define NOUVEAU_DMA_DEBUG (nouveau_reg_debug & NOUVEAU_REG_DEBUG_EVO)
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "nv50_display.h"
29#include "nouveau_crtc.h"
30#include "nouveau_encoder.h"
31#include "nouveau_connector.h"
32#include "nouveau_fb.h"
Dave Airlie4abe3522010-03-30 05:34:18 +000033#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100034#include "nouveau_ramht.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100035#include "drm_crtc_helper.h"
36
Ben Skeggs19b7fc72010-11-03 10:27:27 +100037static void nv50_display_isr(struct drm_device *);
Ben Skeggsf13e4352011-02-03 20:06:14 +100038static void nv50_display_bh(unsigned long);
Ben Skeggs19b7fc72010-11-03 10:27:27 +100039
Ben Skeggs8597a1b2010-09-06 11:39:25 +100040static inline int
41nv50_sor_nr(struct drm_device *dev)
42{
43 struct drm_nouveau_private *dev_priv = dev->dev_private;
44
45 if (dev_priv->chipset < 0x90 ||
46 dev_priv->chipset == 0x92 ||
47 dev_priv->chipset == 0xa0)
48 return 2;
49
50 return 4;
51}
52
Ben Skeggs6ee73862009-12-11 19:24:15 +100053int
Francisco Jerezc88c2e02010-07-24 17:37:33 +020054nv50_display_early_init(struct drm_device *dev)
55{
56 return 0;
57}
58
59void
60nv50_display_late_takedown(struct drm_device *dev)
61{
62}
63
64int
Ben Skeggs6ee73862009-12-11 19:24:15 +100065nv50_display_init(struct drm_device *dev)
66{
67 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsee2e0132010-07-26 09:28:25 +100068 struct nouveau_gpio_engine *pgpio = &dev_priv->engine.gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +100069 struct drm_connector *connector;
Ben Skeggsb7bc6132010-10-19 13:05:51 +100070 struct nouveau_channel *evo;
Ben Skeggs6ee73862009-12-11 19:24:15 +100071 int ret, i;
Ben Skeggscbb4b602010-10-18 12:34:04 +100072 u32 val;
Ben Skeggs6ee73862009-12-11 19:24:15 +100073
Maarten Maathuisef2bb502009-12-13 16:53:12 +010074 NV_DEBUG_KMS(dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +100075
76 nv_wr32(dev, 0x00610184, nv_rd32(dev, 0x00614004));
Ben Skeggs106ddad2010-10-19 11:14:17 +100077
Ben Skeggs6ee73862009-12-11 19:24:15 +100078 /*
79 * I think the 0x006101XX range is some kind of main control area
80 * that enables things.
81 */
82 /* CRTC? */
83 for (i = 0; i < 2; i++) {
84 val = nv_rd32(dev, 0x00616100 + (i * 0x800));
85 nv_wr32(dev, 0x00610190 + (i * 0x10), val);
86 val = nv_rd32(dev, 0x00616104 + (i * 0x800));
87 nv_wr32(dev, 0x00610194 + (i * 0x10), val);
88 val = nv_rd32(dev, 0x00616108 + (i * 0x800));
89 nv_wr32(dev, 0x00610198 + (i * 0x10), val);
90 val = nv_rd32(dev, 0x0061610c + (i * 0x800));
91 nv_wr32(dev, 0x0061019c + (i * 0x10), val);
92 }
Ben Skeggs106ddad2010-10-19 11:14:17 +100093
Ben Skeggs6ee73862009-12-11 19:24:15 +100094 /* DAC */
95 for (i = 0; i < 3; i++) {
96 val = nv_rd32(dev, 0x0061a000 + (i * 0x800));
97 nv_wr32(dev, 0x006101d0 + (i * 0x04), val);
98 }
Ben Skeggs106ddad2010-10-19 11:14:17 +100099
Ben Skeggs6ee73862009-12-11 19:24:15 +1000100 /* SOR */
Ben Skeggs8597a1b2010-09-06 11:39:25 +1000101 for (i = 0; i < nv50_sor_nr(dev); i++) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000102 val = nv_rd32(dev, 0x0061c000 + (i * 0x800));
103 nv_wr32(dev, 0x006101e0 + (i * 0x04), val);
104 }
Ben Skeggs106ddad2010-10-19 11:14:17 +1000105
Ben Skeggs8597a1b2010-09-06 11:39:25 +1000106 /* EXT */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000107 for (i = 0; i < 3; i++) {
108 val = nv_rd32(dev, 0x0061e000 + (i * 0x800));
109 nv_wr32(dev, 0x006101f0 + (i * 0x04), val);
110 }
111
112 for (i = 0; i < 3; i++) {
113 nv_wr32(dev, NV50_PDISPLAY_DAC_DPMS_CTRL(i), 0x00550000 |
114 NV50_PDISPLAY_DAC_DPMS_CTRL_PENDING);
115 nv_wr32(dev, NV50_PDISPLAY_DAC_CLK_CTRL1(i), 0x00000001);
116 }
117
Ben Skeggs6ee73862009-12-11 19:24:15 +1000118 /* The precise purpose is unknown, i suspect it has something to do
119 * with text mode.
120 */
121 if (nv_rd32(dev, NV50_PDISPLAY_INTR_1) & 0x100) {
122 nv_wr32(dev, NV50_PDISPLAY_INTR_1, 0x100);
123 nv_wr32(dev, 0x006194e8, nv_rd32(dev, 0x006194e8) & ~1);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200124 if (!nv_wait(dev, 0x006194e8, 2, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000125 NV_ERROR(dev, "timeout: (0x6194e8 & 2) != 0\n");
126 NV_ERROR(dev, "0x6194e8 = 0x%08x\n",
127 nv_rd32(dev, 0x6194e8));
128 return -EBUSY;
129 }
130 }
131
Ben Skeggs6ee73862009-12-11 19:24:15 +1000132 for (i = 0; i < 2; i++) {
133 nv_wr32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0x2000);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200134 if (!nv_wait(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135 NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) {
136 NV_ERROR(dev, "timeout: CURSOR_CTRL2_STATUS == 0\n");
137 NV_ERROR(dev, "CURSOR_CTRL2 = 0x%08x\n",
138 nv_rd32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
139 return -EBUSY;
140 }
141
142 nv_wr32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
143 NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_ON);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200144 if (!nv_wait(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS,
146 NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS_ACTIVE)) {
147 NV_ERROR(dev, "timeout: "
148 "CURSOR_CTRL2_STATUS_ACTIVE(%d)\n", i);
149 NV_ERROR(dev, "CURSOR_CTRL2(%d) = 0x%08x\n", i,
150 nv_rd32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
151 return -EBUSY;
152 }
153 }
154
Ben Skeggs106ddad2010-10-19 11:14:17 +1000155 nv_wr32(dev, NV50_PDISPLAY_PIO_CTRL, 0x00000000);
Ben Skeggs106ddad2010-10-19 11:14:17 +1000156 nv_mask(dev, NV50_PDISPLAY_INTR_0, 0x00000000, 0x00000000);
Ben Skeggs97e20002010-10-20 14:23:29 +1000157 nv_wr32(dev, NV50_PDISPLAY_INTR_EN_0, 0x00000000);
Ben Skeggs106ddad2010-10-19 11:14:17 +1000158 nv_mask(dev, NV50_PDISPLAY_INTR_1, 0x00000000, 0x00000000);
Ben Skeggs97e20002010-10-20 14:23:29 +1000159 nv_wr32(dev, NV50_PDISPLAY_INTR_EN_1,
160 NV50_PDISPLAY_INTR_EN_1_CLK_UNK10 |
161 NV50_PDISPLAY_INTR_EN_1_CLK_UNK20 |
162 NV50_PDISPLAY_INTR_EN_1_CLK_UNK40);
Ben Skeggs106ddad2010-10-19 11:14:17 +1000163
164 /* enable hotplug interrupts */
165 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
166 struct nouveau_connector *conn = nouveau_connector(connector);
167
168 if (conn->dcb->gpio_tag == 0xff)
169 continue;
170
171 pgpio->irq_enable(dev, conn->dcb->gpio_tag, true);
172 }
173
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000174 ret = nv50_evo_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000175 if (ret)
176 return ret;
Ben Skeggs59c0f572011-02-01 10:24:41 +1000177 evo = nv50_display(dev)->master;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000178
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000179 nv_wr32(dev, NV50_PDISPLAY_OBJECTS, (evo->ramin->vinst >> 8) | 9);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000180
Ben Skeggscdccc702011-02-07 13:29:23 +1000181 ret = RING_SPACE(evo, 15);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000182 if (ret)
183 return ret;
184 BEGIN_RING(evo, 0, NV50_EVO_UNK84, 2);
185 OUT_RING(evo, NV50_EVO_UNK84_NOTIFY_DISABLED);
Ben Skeggs60f60bf2011-02-03 15:46:14 +1000186 OUT_RING(evo, NvEvoSync);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000187 BEGIN_RING(evo, 0, NV50_EVO_CRTC(0, FB_DMA), 1);
188 OUT_RING(evo, NV50_EVO_CRTC_FB_DMA_HANDLE_NONE);
189 BEGIN_RING(evo, 0, NV50_EVO_CRTC(0, UNK0800), 1);
190 OUT_RING(evo, 0);
191 BEGIN_RING(evo, 0, NV50_EVO_CRTC(0, DISPLAY_START), 1);
192 OUT_RING(evo, 0);
193 BEGIN_RING(evo, 0, NV50_EVO_CRTC(0, UNK082C), 1);
194 OUT_RING(evo, 0);
Ben Skeggscdccc702011-02-07 13:29:23 +1000195 /* required to make display sync channels not hate life */
196 BEGIN_RING(evo, 0, NV50_EVO_CRTC(0, UNK900), 1);
197 OUT_RING (evo, 0x00000311);
198 BEGIN_RING(evo, 0, NV50_EVO_CRTC(1, UNK900), 1);
199 OUT_RING (evo, 0x00000311);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000200 FIRE_RING(evo);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200201 if (!nv_wait(dev, 0x640004, 0xffffffff, evo->dma.put << 2))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000202 NV_ERROR(dev, "evo pushbuf stalled\n");
203
Ben Skeggs6ee73862009-12-11 19:24:15 +1000204
205 return 0;
206}
207
208static int nv50_display_disable(struct drm_device *dev)
209{
210 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsef8389a2011-02-01 10:07:32 +1000211 struct nv50_display *disp = nv50_display(dev);
Ben Skeggs59c0f572011-02-01 10:24:41 +1000212 struct nouveau_channel *evo = disp->master;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000213 struct drm_crtc *drm_crtc;
214 int ret, i;
215
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100216 NV_DEBUG_KMS(dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000217
218 list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
219 struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);
220
221 nv50_crtc_blank(crtc, true);
222 }
223
Ben Skeggsef8389a2011-02-01 10:07:32 +1000224 ret = RING_SPACE(evo, 2);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000225 if (ret == 0) {
Ben Skeggsef8389a2011-02-01 10:07:32 +1000226 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
227 OUT_RING(evo, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000228 }
Ben Skeggsef8389a2011-02-01 10:07:32 +1000229 FIRE_RING(evo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000230
231 /* Almost like ack'ing a vblank interrupt, maybe in the spirit of
232 * cleaning up?
233 */
234 list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
235 struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);
236 uint32_t mask = NV50_PDISPLAY_INTR_1_VBLANK_CRTC_(crtc->index);
237
238 if (!crtc->base.enabled)
239 continue;
240
241 nv_wr32(dev, NV50_PDISPLAY_INTR_1, mask);
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200242 if (!nv_wait(dev, NV50_PDISPLAY_INTR_1, mask, mask)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243 NV_ERROR(dev, "timeout: (0x610024 & 0x%08x) == "
244 "0x%08x\n", mask, mask);
245 NV_ERROR(dev, "0x610024 = 0x%08x\n",
246 nv_rd32(dev, NV50_PDISPLAY_INTR_1));
247 }
248 }
249
Ben Skeggs048a8852011-07-04 10:47:19 +1000250 for (i = 0; i < 2; i++) {
251 nv_wr32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0);
252 if (!nv_wait(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
253 NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) {
254 NV_ERROR(dev, "timeout: CURSOR_CTRL2_STATUS == 0\n");
255 NV_ERROR(dev, "CURSOR_CTRL2 = 0x%08x\n",
256 nv_rd32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
257 }
258 }
259
Ben Skeggsb7bc6132010-10-19 13:05:51 +1000260 nv50_evo_fini(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000261
262 for (i = 0; i < 3; i++) {
Francisco Jerez4b5c1522010-09-07 17:34:44 +0200263 if (!nv_wait(dev, NV50_PDISPLAY_SOR_DPMS_STATE(i),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000264 NV50_PDISPLAY_SOR_DPMS_STATE_WAIT, 0)) {
265 NV_ERROR(dev, "timeout: SOR_DPMS_STATE_WAIT(%d) == 0\n", i);
266 NV_ERROR(dev, "SOR_DPMS_STATE(%d) = 0x%08x\n", i,
267 nv_rd32(dev, NV50_PDISPLAY_SOR_DPMS_STATE(i)));
268 }
269 }
270
271 /* disable interrupts. */
Ben Skeggs97e20002010-10-20 14:23:29 +1000272 nv_wr32(dev, NV50_PDISPLAY_INTR_EN_1, 0x00000000);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000273
274 /* disable hotplug interrupts */
275 nv_wr32(dev, 0xe054, 0xffffffff);
276 nv_wr32(dev, 0xe050, 0x00000000);
277 if (dev_priv->chipset >= 0x90) {
278 nv_wr32(dev, 0xe074, 0xffffffff);
279 nv_wr32(dev, 0xe070, 0x00000000);
280 }
281 return 0;
282}
283
284int nv50_display_create(struct drm_device *dev)
285{
286 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs04a39c52010-02-24 10:03:05 +1000287 struct dcb_table *dcb = &dev_priv->vbios.dcb;
Ben Skeggs8f1a6082010-06-28 14:35:50 +1000288 struct drm_connector *connector, *ct;
Ben Skeggsef8389a2011-02-01 10:07:32 +1000289 struct nv50_display *priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000290 int ret, i;
291
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100292 NV_DEBUG_KMS(dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000293
Ben Skeggsef8389a2011-02-01 10:07:32 +1000294 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
295 if (!priv)
296 return -ENOMEM;
297 dev_priv->engine.display.priv = priv;
298
Ben Skeggs6ee73862009-12-11 19:24:15 +1000299 /* Create CRTC objects */
300 for (i = 0; i < 2; i++)
301 nv50_crtc_create(dev, i);
302
303 /* We setup the encoders from the BIOS table */
304 for (i = 0 ; i < dcb->entries; i++) {
305 struct dcb_entry *entry = &dcb->entry[i];
306
307 if (entry->location != DCB_LOC_ON_CHIP) {
308 NV_WARN(dev, "Off-chip encoder %d/%d unsupported\n",
309 entry->type, ffs(entry->or) - 1);
310 continue;
311 }
312
Ben Skeggs8f1a6082010-06-28 14:35:50 +1000313 connector = nouveau_connector_create(dev, entry->connector);
314 if (IS_ERR(connector))
315 continue;
316
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317 switch (entry->type) {
318 case OUTPUT_TMDS:
319 case OUTPUT_LVDS:
320 case OUTPUT_DP:
Ben Skeggs8f1a6082010-06-28 14:35:50 +1000321 nv50_sor_create(connector, entry);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000322 break;
323 case OUTPUT_ANALOG:
Ben Skeggs8f1a6082010-06-28 14:35:50 +1000324 nv50_dac_create(connector, entry);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000325 break;
326 default:
327 NV_WARN(dev, "DCB encoder %d unknown\n", entry->type);
328 continue;
329 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000330 }
331
Ben Skeggs8f1a6082010-06-28 14:35:50 +1000332 list_for_each_entry_safe(connector, ct,
333 &dev->mode_config.connector_list, head) {
334 if (!connector->encoder_ids[0]) {
335 NV_WARN(dev, "%s has no encoders, removing\n",
336 drm_get_connector_name(connector));
337 connector->funcs->destroy(connector);
338 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000339 }
340
Ben Skeggsf13e4352011-02-03 20:06:14 +1000341 tasklet_init(&priv->tasklet, nv50_display_bh, (unsigned long)dev);
Ben Skeggs19b7fc72010-11-03 10:27:27 +1000342 nouveau_irq_register(dev, 26, nv50_display_isr);
343
Ben Skeggs6ee73862009-12-11 19:24:15 +1000344 ret = nv50_display_init(dev);
Ben Skeggsa1663ed2010-03-25 16:01:04 +1000345 if (ret) {
346 nv50_display_destroy(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000347 return ret;
Ben Skeggsa1663ed2010-03-25 16:01:04 +1000348 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000349
350 return 0;
351}
352
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200353void
354nv50_display_destroy(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000355{
Ben Skeggsef8389a2011-02-01 10:07:32 +1000356 struct nv50_display *disp = nv50_display(dev);
Tejun Heod82f8e62011-01-26 17:49:18 +0100357
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100358 NV_DEBUG_KMS(dev, "\n");
Ben Skeggs6ee73862009-12-11 19:24:15 +1000359
Ben Skeggs6ee73862009-12-11 19:24:15 +1000360 nv50_display_disable(dev);
Ben Skeggs19b7fc72010-11-03 10:27:27 +1000361 nouveau_irq_unregister(dev, 26);
Ben Skeggsef8389a2011-02-01 10:07:32 +1000362 kfree(disp);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000363}
364
Ben Skeggscdccc702011-02-07 13:29:23 +1000365void
366nv50_display_flip_stop(struct drm_crtc *crtc)
367{
368 struct nv50_display *disp = nv50_display(crtc->dev);
369 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
370 struct nv50_display_crtc *dispc = &disp->crtc[nv_crtc->index];
371 struct nouveau_channel *evo = dispc->sync;
372 int ret;
373
374 ret = RING_SPACE(evo, 8);
375 if (ret) {
376 WARN_ON(1);
377 return;
378 }
379
380 BEGIN_RING(evo, 0, 0x0084, 1);
381 OUT_RING (evo, 0x00000000);
382 BEGIN_RING(evo, 0, 0x0094, 1);
383 OUT_RING (evo, 0x00000000);
384 BEGIN_RING(evo, 0, 0x00c0, 1);
385 OUT_RING (evo, 0x00000000);
386 BEGIN_RING(evo, 0, 0x0080, 1);
387 OUT_RING (evo, 0x00000000);
388 FIRE_RING (evo);
389}
390
391int
392nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
393 struct nouveau_channel *chan)
394{
395 struct drm_nouveau_private *dev_priv = crtc->dev->dev_private;
396 struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
397 struct nv50_display *disp = nv50_display(crtc->dev);
398 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
399 struct nv50_display_crtc *dispc = &disp->crtc[nv_crtc->index];
400 struct nouveau_channel *evo = dispc->sync;
401 int ret;
402
Ben Skeggsf66b3d52011-06-16 14:40:27 +1000403 ret = RING_SPACE(evo, chan ? 25 : 27);
Ben Skeggscdccc702011-02-07 13:29:23 +1000404 if (unlikely(ret))
405 return ret;
406
407 /* synchronise with the rendering channel, if necessary */
408 if (likely(chan)) {
Ben Skeggscdccc702011-02-07 13:29:23 +1000409 ret = RING_SPACE(chan, 10);
410 if (ret) {
411 WIND_RING(evo);
412 return ret;
413 }
414
415 if (dev_priv->chipset < 0xc0) {
416 BEGIN_RING(chan, NvSubSw, 0x0060, 2);
417 OUT_RING (chan, NvEvoSema0 + nv_crtc->index);
418 OUT_RING (chan, dispc->sem.offset);
419 BEGIN_RING(chan, NvSubSw, 0x006c, 1);
420 OUT_RING (chan, 0xf00d0000 | dispc->sem.value);
421 BEGIN_RING(chan, NvSubSw, 0x0064, 2);
422 OUT_RING (chan, dispc->sem.offset ^ 0x10);
423 OUT_RING (chan, 0x74b1e000);
424 BEGIN_RING(chan, NvSubSw, 0x0060, 1);
425 if (dev_priv->chipset < 0x84)
426 OUT_RING (chan, NvSema);
427 else
428 OUT_RING (chan, chan->vram_handle);
429 } else {
Ben Skeggs3d483d52011-06-07 15:43:31 +1000430 u64 offset = chan->dispc_vma[nv_crtc->index].offset;
431 offset += dispc->sem.offset;
Ben Skeggscdccc702011-02-07 13:29:23 +1000432 BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0010, 4);
433 OUT_RING (chan, upper_32_bits(offset));
434 OUT_RING (chan, lower_32_bits(offset));
435 OUT_RING (chan, 0xf00d0000 | dispc->sem.value);
436 OUT_RING (chan, 0x1002);
437 BEGIN_NVC0(chan, 2, NvSubM2MF, 0x0010, 4);
438 OUT_RING (chan, upper_32_bits(offset));
439 OUT_RING (chan, lower_32_bits(offset ^ 0x10));
440 OUT_RING (chan, 0x74b1e000);
441 OUT_RING (chan, 0x1001);
442 }
443 FIRE_RING (chan);
444 } else {
445 nouveau_bo_wr32(dispc->sem.bo, dispc->sem.offset / 4,
446 0xf00d0000 | dispc->sem.value);
447 }
448
449 /* queue the flip on the crtc's "display sync" channel */
450 BEGIN_RING(evo, 0, 0x0100, 1);
451 OUT_RING (evo, 0xfffe0000);
Ben Skeggsf66b3d52011-06-16 14:40:27 +1000452 if (chan) {
453 BEGIN_RING(evo, 0, 0x0084, 1);
454 OUT_RING (evo, 0x00000100);
455 } else {
456 BEGIN_RING(evo, 0, 0x0084, 1);
457 OUT_RING (evo, 0x00000010);
458 /* allows gamma somehow, PDISP will bitch at you if
459 * you don't wait for vblank before changing this..
460 */
461 BEGIN_RING(evo, 0, 0x00e0, 1);
462 OUT_RING (evo, 0x40000000);
463 }
464 BEGIN_RING(evo, 0, 0x0088, 4);
Ben Skeggscdccc702011-02-07 13:29:23 +1000465 OUT_RING (evo, dispc->sem.offset);
466 OUT_RING (evo, 0xf00d0000 | dispc->sem.value);
467 OUT_RING (evo, 0x74b1e000);
468 OUT_RING (evo, NvEvoSync);
469 BEGIN_RING(evo, 0, 0x00a0, 2);
470 OUT_RING (evo, 0x00000000);
471 OUT_RING (evo, 0x00000000);
472 BEGIN_RING(evo, 0, 0x00c0, 1);
473 OUT_RING (evo, nv_fb->r_dma);
474 BEGIN_RING(evo, 0, 0x0110, 2);
475 OUT_RING (evo, 0x00000000);
476 OUT_RING (evo, 0x00000000);
477 BEGIN_RING(evo, 0, 0x0800, 5);
Ben Skeggs180cc302011-06-07 11:24:14 +1000478 OUT_RING (evo, nv_fb->nvbo->bo.offset >> 8);
Ben Skeggscdccc702011-02-07 13:29:23 +1000479 OUT_RING (evo, 0);
480 OUT_RING (evo, (fb->height << 16) | fb->width);
481 OUT_RING (evo, nv_fb->r_pitch);
482 OUT_RING (evo, nv_fb->r_format);
483 BEGIN_RING(evo, 0, 0x0080, 1);
484 OUT_RING (evo, 0x00000000);
485 FIRE_RING (evo);
486
487 dispc->sem.offset ^= 0x10;
488 dispc->sem.value++;
489 return 0;
490}
491
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000492static u16
493nv50_display_script_select(struct drm_device *dev, struct dcb_entry *dcb,
494 u32 mc, int pxclk)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000495{
496 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs75c722d2009-12-21 12:16:52 +1000497 struct nouveau_connector *nv_connector = NULL;
498 struct drm_encoder *encoder;
Ben Skeggs04a39c52010-02-24 10:03:05 +1000499 struct nvbios *bios = &dev_priv->vbios;
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000500 u32 script = 0, or;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000501
Ben Skeggs75c722d2009-12-21 12:16:52 +1000502 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
503 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
504
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000505 if (nv_encoder->dcb != dcb)
Ben Skeggs75c722d2009-12-21 12:16:52 +1000506 continue;
507
508 nv_connector = nouveau_encoder_connector_get(nv_encoder);
509 break;
510 }
511
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000512 or = ffs(dcb->or) - 1;
513 switch (dcb->type) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000514 case OUTPUT_LVDS:
515 script = (mc >> 8) & 0xf;
Ben Skeggs04a39c52010-02-24 10:03:05 +1000516 if (bios->fp_no_ddc) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000517 if (bios->fp.dual_link)
518 script |= 0x0100;
519 if (bios->fp.if_is_24bit)
520 script |= 0x0200;
521 } else {
Ben Skeggsb23b9e72011-04-18 10:49:03 +1000522 /* determine number of lvds links */
523 if (nv_connector && nv_connector->edid &&
524 nv_connector->dcb->type == DCB_CONNECTOR_LVDS_SPWG) {
525 /* http://www.spwg.org */
526 if (((u8 *)nv_connector->edid)[121] == 2)
527 script |= 0x0100;
528 } else
Ben Skeggs6ee73862009-12-11 19:24:15 +1000529 if (pxclk >= bios->fp.duallink_transition_clk) {
530 script |= 0x0100;
Ben Skeggsb23b9e72011-04-18 10:49:03 +1000531 }
532
533 /* determine panel depth */
534 if (script & 0x0100) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000535 if (bios->fp.strapless_is_24bit & 2)
536 script |= 0x0200;
Ben Skeggsb23b9e72011-04-18 10:49:03 +1000537 } else {
538 if (bios->fp.strapless_is_24bit & 1)
539 script |= 0x0200;
540 }
Ben Skeggs75c722d2009-12-21 12:16:52 +1000541
542 if (nv_connector && nv_connector->edid &&
543 (nv_connector->edid->revision >= 4) &&
544 (nv_connector->edid->input & 0x70) >= 0x20)
545 script |= 0x0200;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000546 }
547
548 if (nouveau_uscript_lvds >= 0) {
549 NV_INFO(dev, "override script 0x%04x with 0x%04x "
550 "for output LVDS-%d\n", script,
551 nouveau_uscript_lvds, or);
552 script = nouveau_uscript_lvds;
553 }
554 break;
555 case OUTPUT_TMDS:
556 script = (mc >> 8) & 0xf;
557 if (pxclk >= 165000)
558 script |= 0x0100;
559
560 if (nouveau_uscript_tmds >= 0) {
561 NV_INFO(dev, "override script 0x%04x with 0x%04x "
562 "for output TMDS-%d\n", script,
563 nouveau_uscript_tmds, or);
564 script = nouveau_uscript_tmds;
565 }
566 break;
567 case OUTPUT_DP:
568 script = (mc >> 8) & 0xf;
569 break;
570 case OUTPUT_ANALOG:
571 script = 0xff;
572 break;
573 default:
574 NV_ERROR(dev, "modeset on unsupported output type!\n");
575 break;
576 }
577
578 return script;
579}
580
581static void
582nv50_display_vblank_crtc_handler(struct drm_device *dev, int crtc)
583{
584 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerez042206c2010-10-21 18:19:29 +0200585 struct nouveau_channel *chan, *tmp;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000586
Francisco Jerez042206c2010-10-21 18:19:29 +0200587 list_for_each_entry_safe(chan, tmp, &dev_priv->vbl_waiting,
588 nvsw.vbl_wait) {
Francisco Jerez1f6d2de2010-10-24 14:15:58 +0200589 if (chan->nvsw.vblsem_head != crtc)
590 continue;
591
Ben Skeggs6ee73862009-12-11 19:24:15 +1000592 nouveau_bo_wr32(chan->notifier_bo, chan->nvsw.vblsem_offset,
593 chan->nvsw.vblsem_rval);
594 list_del(&chan->nvsw.vbl_wait);
Francisco Jerez042206c2010-10-21 18:19:29 +0200595 drm_vblank_put(dev, crtc);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000596 }
Francisco Jerez042206c2010-10-21 18:19:29 +0200597
598 drm_handle_vblank(dev, crtc);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000599}
600
601static void
602nv50_display_vblank_handler(struct drm_device *dev, uint32_t intr)
603{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000604 if (intr & NV50_PDISPLAY_INTR_1_VBLANK_CRTC_0)
605 nv50_display_vblank_crtc_handler(dev, 0);
606
607 if (intr & NV50_PDISPLAY_INTR_1_VBLANK_CRTC_1)
608 nv50_display_vblank_crtc_handler(dev, 1);
609
Francisco Jerez042206c2010-10-21 18:19:29 +0200610 nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_VBLANK_CRTC);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000611}
612
613static void
614nv50_display_unk10_handler(struct drm_device *dev)
615{
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000616 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsef8389a2011-02-01 10:07:32 +1000617 struct nv50_display *disp = nv50_display(dev);
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000618 u32 unk30 = nv_rd32(dev, 0x610030), mc;
619 int i, crtc, or, type = OUTPUT_ANY;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000620
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000621 NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30);
Ben Skeggsef8389a2011-02-01 10:07:32 +1000622 disp->irq.dcb = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000623
624 nv_wr32(dev, 0x619494, nv_rd32(dev, 0x619494) & ~8);
625
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000626 /* Determine which CRTC we're dealing with, only 1 ever will be
627 * signalled at the same time with the current nouveau code.
628 */
629 crtc = ffs((unk30 & 0x00000060) >> 5) - 1;
630 if (crtc < 0)
631 goto ack;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000632
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000633 /* Nothing needs to be done for the encoder */
634 crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
635 if (crtc < 0)
636 goto ack;
637
638 /* Find which encoder was connected to the CRTC */
639 for (i = 0; type == OUTPUT_ANY && i < 3; i++) {
640 mc = nv_rd32(dev, NV50_PDISPLAY_DAC_MODE_CTRL_C(i));
641 NV_DEBUG_KMS(dev, "DAC-%d mc: 0x%08x\n", i, mc);
642 if (!(mc & (1 << crtc)))
643 continue;
644
645 switch ((mc & 0x00000f00) >> 8) {
646 case 0: type = OUTPUT_ANALOG; break;
647 case 1: type = OUTPUT_TV; break;
648 default:
649 NV_ERROR(dev, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
650 goto ack;
651 }
652
653 or = i;
654 }
655
Ben Skeggs8597a1b2010-09-06 11:39:25 +1000656 for (i = 0; type == OUTPUT_ANY && i < nv50_sor_nr(dev); i++) {
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000657 if (dev_priv->chipset < 0x90 ||
658 dev_priv->chipset == 0x92 ||
659 dev_priv->chipset == 0xa0)
660 mc = nv_rd32(dev, NV50_PDISPLAY_SOR_MODE_CTRL_C(i));
661 else
662 mc = nv_rd32(dev, NV90_PDISPLAY_SOR_MODE_CTRL_C(i));
663
664 NV_DEBUG_KMS(dev, "SOR-%d mc: 0x%08x\n", i, mc);
665 if (!(mc & (1 << crtc)))
666 continue;
667
668 switch ((mc & 0x00000f00) >> 8) {
669 case 0: type = OUTPUT_LVDS; break;
670 case 1: type = OUTPUT_TMDS; break;
671 case 2: type = OUTPUT_TMDS; break;
672 case 5: type = OUTPUT_TMDS; break;
673 case 8: type = OUTPUT_DP; break;
674 case 9: type = OUTPUT_DP; break;
675 default:
676 NV_ERROR(dev, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
677 goto ack;
678 }
679
680 or = i;
681 }
682
683 /* There was no encoder to disable */
684 if (type == OUTPUT_ANY)
685 goto ack;
686
687 /* Disable the encoder */
688 for (i = 0; i < dev_priv->vbios.dcb.entries; i++) {
689 struct dcb_entry *dcb = &dev_priv->vbios.dcb.entry[i];
690
691 if (dcb->type == type && (dcb->or & (1 << or))) {
Ben Skeggs02e4f582011-07-06 21:21:42 +1000692 nouveau_bios_run_display_table(dev, 0, -1, dcb, -1);
Ben Skeggsef8389a2011-02-01 10:07:32 +1000693 disp->irq.dcb = dcb;
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000694 goto ack;
695 }
696 }
697
698 NV_ERROR(dev, "no dcb for %d %d 0x%08x\n", or, type, mc);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000699ack:
700 nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK10);
701 nv_wr32(dev, 0x610030, 0x80000000);
702}
703
704static void
Ben Skeggsafa3b4c2010-04-23 08:21:48 +1000705nv50_display_unk20_dp_hack(struct drm_device *dev, struct dcb_entry *dcb)
706{
707 int or = ffs(dcb->or) - 1, link = !(dcb->dpconf.sor.link & 1);
708 struct drm_encoder *encoder;
709 uint32_t tmp, unk0 = 0, unk1 = 0;
710
711 if (dcb->type != OUTPUT_DP)
712 return;
713
714 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
715 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
716
717 if (nv_encoder->dcb == dcb) {
718 unk0 = nv_encoder->dp.unk0;
719 unk1 = nv_encoder->dp.unk1;
720 break;
721 }
722 }
723
724 if (unk0 || unk1) {
725 tmp = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
726 tmp &= 0xfffffe03;
727 nv_wr32(dev, NV50_SOR_DP_CTRL(or, link), tmp | unk0);
728
729 tmp = nv_rd32(dev, NV50_SOR_DP_UNK128(or, link));
730 tmp &= 0xfef080c0;
731 nv_wr32(dev, NV50_SOR_DP_UNK128(or, link), tmp | unk1);
732 }
733}
734
735static void
Ben Skeggs6ee73862009-12-11 19:24:15 +1000736nv50_display_unk20_handler(struct drm_device *dev)
737{
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000738 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsef8389a2011-02-01 10:07:32 +1000739 struct nv50_display *disp = nv50_display(dev);
Ben Skeggsea5f2782011-01-31 08:26:04 +1000740 u32 unk30 = nv_rd32(dev, 0x610030), tmp, pclk, script, mc = 0;
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000741 struct dcb_entry *dcb;
742 int i, crtc, or, type = OUTPUT_ANY;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000743
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000744 NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30);
Ben Skeggsef8389a2011-02-01 10:07:32 +1000745 dcb = disp->irq.dcb;
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000746 if (dcb) {
Ben Skeggs02e4f582011-07-06 21:21:42 +1000747 nouveau_bios_run_display_table(dev, 0, -2, dcb, -1);
Ben Skeggsef8389a2011-02-01 10:07:32 +1000748 disp->irq.dcb = NULL;
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000749 }
750
751 /* CRTC clock change requested? */
752 crtc = ffs((unk30 & 0x00000600) >> 9) - 1;
753 if (crtc >= 0) {
754 pclk = nv_rd32(dev, NV50_PDISPLAY_CRTC_P(crtc, CLOCK));
755 pclk &= 0x003fffff;
756
757 nv50_crtc_set_clock(dev, crtc, pclk);
758
759 tmp = nv_rd32(dev, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc));
760 tmp &= ~0x000000f;
761 nv_wr32(dev, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc), tmp);
762 }
763
764 /* Nothing needs to be done for the encoder */
765 crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
766 if (crtc < 0)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000767 goto ack;
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000768 pclk = nv_rd32(dev, NV50_PDISPLAY_CRTC_P(crtc, CLOCK)) & 0x003fffff;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000769
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000770 /* Find which encoder is connected to the CRTC */
771 for (i = 0; type == OUTPUT_ANY && i < 3; i++) {
772 mc = nv_rd32(dev, NV50_PDISPLAY_DAC_MODE_CTRL_P(i));
773 NV_DEBUG_KMS(dev, "DAC-%d mc: 0x%08x\n", i, mc);
774 if (!(mc & (1 << crtc)))
775 continue;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000776
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000777 switch ((mc & 0x00000f00) >> 8) {
778 case 0: type = OUTPUT_ANALOG; break;
779 case 1: type = OUTPUT_TV; break;
780 default:
781 NV_ERROR(dev, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
782 goto ack;
783 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000784
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000785 or = i;
786 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000787
Ben Skeggs8597a1b2010-09-06 11:39:25 +1000788 for (i = 0; type == OUTPUT_ANY && i < nv50_sor_nr(dev); i++) {
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000789 if (dev_priv->chipset < 0x90 ||
790 dev_priv->chipset == 0x92 ||
791 dev_priv->chipset == 0xa0)
792 mc = nv_rd32(dev, NV50_PDISPLAY_SOR_MODE_CTRL_P(i));
793 else
794 mc = nv_rd32(dev, NV90_PDISPLAY_SOR_MODE_CTRL_P(i));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000795
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000796 NV_DEBUG_KMS(dev, "SOR-%d mc: 0x%08x\n", i, mc);
797 if (!(mc & (1 << crtc)))
798 continue;
Ben Skeggsafa3b4c2010-04-23 08:21:48 +1000799
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000800 switch ((mc & 0x00000f00) >> 8) {
801 case 0: type = OUTPUT_LVDS; break;
802 case 1: type = OUTPUT_TMDS; break;
803 case 2: type = OUTPUT_TMDS; break;
804 case 5: type = OUTPUT_TMDS; break;
805 case 8: type = OUTPUT_DP; break;
806 case 9: type = OUTPUT_DP; break;
807 default:
808 NV_ERROR(dev, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
809 goto ack;
810 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000811
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000812 or = i;
813 }
814
815 if (type == OUTPUT_ANY)
816 goto ack;
817
818 /* Enable the encoder */
819 for (i = 0; i < dev_priv->vbios.dcb.entries; i++) {
820 dcb = &dev_priv->vbios.dcb.entry[i];
821 if (dcb->type == type && (dcb->or & (1 << or)))
822 break;
823 }
824
825 if (i == dev_priv->vbios.dcb.entries) {
826 NV_ERROR(dev, "no dcb for %d %d 0x%08x\n", or, type, mc);
827 goto ack;
828 }
829
830 script = nv50_display_script_select(dev, dcb, mc, pclk);
Ben Skeggs02e4f582011-07-06 21:21:42 +1000831 nouveau_bios_run_display_table(dev, script, pclk, dcb, -1);
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000832
833 nv50_display_unk20_dp_hack(dev, dcb);
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000834
835 if (dcb->type != OUTPUT_ANALOG) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000836 tmp = nv_rd32(dev, NV50_PDISPLAY_SOR_CLK_CTRL2(or));
837 tmp &= ~0x00000f0f;
838 if (script & 0x0100)
839 tmp |= 0x00000101;
840 nv_wr32(dev, NV50_PDISPLAY_SOR_CLK_CTRL2(or), tmp);
841 } else {
842 nv_wr32(dev, NV50_PDISPLAY_DAC_CLK_CTRL2(or), 0);
843 }
844
Ben Skeggsef8389a2011-02-01 10:07:32 +1000845 disp->irq.dcb = dcb;
846 disp->irq.pclk = pclk;
847 disp->irq.script = script;
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000848
Ben Skeggs6ee73862009-12-11 19:24:15 +1000849ack:
850 nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK20);
851 nv_wr32(dev, 0x610030, 0x80000000);
852}
853
Ben Skeggs271f29e2010-07-09 10:37:42 +1000854/* If programming a TMDS output on a SOR that can also be configured for
855 * DisplayPort, make sure NV50_SOR_DP_CTRL_ENABLE is forced off.
856 *
857 * It looks like the VBIOS TMDS scripts make an attempt at this, however,
858 * the VBIOS scripts on at least one board I have only switch it off on
859 * link 0, causing a blank display if the output has previously been
860 * programmed for DisplayPort.
861 */
862static void
863nv50_display_unk40_dp_set_tmds(struct drm_device *dev, struct dcb_entry *dcb)
864{
865 int or = ffs(dcb->or) - 1, link = !(dcb->dpconf.sor.link & 1);
866 struct drm_encoder *encoder;
867 u32 tmp;
868
869 if (dcb->type != OUTPUT_TMDS)
870 return;
871
872 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
873 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
874
875 if (nv_encoder->dcb->type == OUTPUT_DP &&
876 nv_encoder->dcb->or & (1 << or)) {
877 tmp = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
878 tmp &= ~NV50_SOR_DP_CTRL_ENABLED;
879 nv_wr32(dev, NV50_SOR_DP_CTRL(or, link), tmp);
880 break;
881 }
882 }
883}
884
Ben Skeggs6ee73862009-12-11 19:24:15 +1000885static void
886nv50_display_unk40_handler(struct drm_device *dev)
887{
Ben Skeggsef8389a2011-02-01 10:07:32 +1000888 struct nv50_display *disp = nv50_display(dev);
889 struct dcb_entry *dcb = disp->irq.dcb;
890 u16 script = disp->irq.script;
891 u32 unk30 = nv_rd32(dev, 0x610030), pclk = disp->irq.pclk;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000892
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000893 NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30);
Ben Skeggsef8389a2011-02-01 10:07:32 +1000894 disp->irq.dcb = NULL;
Ben Skeggs87c0e0e2010-07-06 08:54:34 +1000895 if (!dcb)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000896 goto ack;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000897
Ben Skeggs02e4f582011-07-06 21:21:42 +1000898 nouveau_bios_run_display_table(dev, script, -pclk, dcb, -1);
Ben Skeggs271f29e2010-07-09 10:37:42 +1000899 nv50_display_unk40_dp_set_tmds(dev, dcb);
900
Ben Skeggs6ee73862009-12-11 19:24:15 +1000901ack:
902 nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK40);
903 nv_wr32(dev, 0x610030, 0x80000000);
904 nv_wr32(dev, 0x619494, nv_rd32(dev, 0x619494) | 8);
905}
906
Ben Skeggsf13e4352011-02-03 20:06:14 +1000907static void
908nv50_display_bh(unsigned long data)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000909{
Ben Skeggsf13e4352011-02-03 20:06:14 +1000910 struct drm_device *dev = (struct drm_device *)data;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000911
912 for (;;) {
913 uint32_t intr0 = nv_rd32(dev, NV50_PDISPLAY_INTR_0);
914 uint32_t intr1 = nv_rd32(dev, NV50_PDISPLAY_INTR_1);
915
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100916 NV_DEBUG_KMS(dev, "PDISPLAY_INTR_BH 0x%08x 0x%08x\n", intr0, intr1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000917
918 if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK10)
919 nv50_display_unk10_handler(dev);
920 else
921 if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK20)
922 nv50_display_unk20_handler(dev);
923 else
924 if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK40)
925 nv50_display_unk40_handler(dev);
926 else
927 break;
928 }
929
930 nv_wr32(dev, NV03_PMC_INTR_EN_0, 1);
931}
932
933static void
934nv50_display_error_handler(struct drm_device *dev)
935{
Ben Skeggs97e20002010-10-20 14:23:29 +1000936 u32 channels = (nv_rd32(dev, NV50_PDISPLAY_INTR_0) & 0x001f0000) >> 16;
937 u32 addr, data;
938 int chid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000939
Ben Skeggs97e20002010-10-20 14:23:29 +1000940 for (chid = 0; chid < 5; chid++) {
941 if (!(channels & (1 << chid)))
942 continue;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000943
Ben Skeggs97e20002010-10-20 14:23:29 +1000944 nv_wr32(dev, NV50_PDISPLAY_INTR_0, 0x00010000 << chid);
945 addr = nv_rd32(dev, NV50_PDISPLAY_TRAPPED_ADDR(chid));
946 data = nv_rd32(dev, NV50_PDISPLAY_TRAPPED_DATA(chid));
947 NV_ERROR(dev, "EvoCh %d Mthd 0x%04x Data 0x%08x "
948 "(0x%04x 0x%02x)\n", chid,
949 addr & 0xffc, data, addr >> 16, (addr >> 12) & 0xf);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000950
Ben Skeggs97e20002010-10-20 14:23:29 +1000951 nv_wr32(dev, NV50_PDISPLAY_TRAPPED_ADDR(chid), 0x90000000);
952 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000953}
954
Ben Skeggs19b7fc72010-11-03 10:27:27 +1000955static void
956nv50_display_isr(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000957{
Ben Skeggsf13e4352011-02-03 20:06:14 +1000958 struct nv50_display *disp = nv50_display(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000959 uint32_t delayed = 0;
960
Ben Skeggs6ee73862009-12-11 19:24:15 +1000961 while (nv_rd32(dev, NV50_PMC_INTR_0) & NV50_PMC_INTR_0_DISPLAY) {
962 uint32_t intr0 = nv_rd32(dev, NV50_PDISPLAY_INTR_0);
963 uint32_t intr1 = nv_rd32(dev, NV50_PDISPLAY_INTR_1);
964 uint32_t clock;
965
Maarten Maathuisef2bb502009-12-13 16:53:12 +0100966 NV_DEBUG_KMS(dev, "PDISPLAY_INTR 0x%08x 0x%08x\n", intr0, intr1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000967
968 if (!intr0 && !(intr1 & ~delayed))
969 break;
970
Ben Skeggs97e20002010-10-20 14:23:29 +1000971 if (intr0 & 0x001f0000) {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000972 nv50_display_error_handler(dev);
Ben Skeggs97e20002010-10-20 14:23:29 +1000973 intr0 &= ~0x001f0000;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000974 }
975
976 if (intr1 & NV50_PDISPLAY_INTR_1_VBLANK_CRTC) {
977 nv50_display_vblank_handler(dev, intr1);
978 intr1 &= ~NV50_PDISPLAY_INTR_1_VBLANK_CRTC;
979 }
980
981 clock = (intr1 & (NV50_PDISPLAY_INTR_1_CLK_UNK10 |
982 NV50_PDISPLAY_INTR_1_CLK_UNK20 |
983 NV50_PDISPLAY_INTR_1_CLK_UNK40));
984 if (clock) {
985 nv_wr32(dev, NV03_PMC_INTR_EN_0, 0);
Ben Skeggsf13e4352011-02-03 20:06:14 +1000986 tasklet_schedule(&disp->tasklet);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000987 delayed |= clock;
988 intr1 &= ~clock;
989 }
990
991 if (intr0) {
992 NV_ERROR(dev, "unknown PDISPLAY_INTR_0: 0x%08x\n", intr0);
993 nv_wr32(dev, NV50_PDISPLAY_INTR_0, intr0);
994 }
995
996 if (intr1) {
997 NV_ERROR(dev,
998 "unknown PDISPLAY_INTR_1: 0x%08x\n", intr1);
999 nv_wr32(dev, NV50_PDISPLAY_INTR_1, intr1);
1000 }
1001 }
1002}