blob: 7bc00d5fa600a85b7e2f7cf432023d81e5319c99 [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
Jeff Garzikfb9f8902007-03-02 18:17:22 -05002 * pata_cmd64x.c - CMD64x PATA for new ATA layer
Jeff Garzik669a5db2006-08-29 18:12:40 -04003 * (C) 2005 Red Hat Inc
Alan Coxab771632008-10-27 15:09:10 +00004 * Alan Cox <alan@lxorguk.ukuu.org.uk>
Bartlomiej Zolnierkiewicza2bd6222010-01-18 18:14:55 +01005 * (C) 2009-2010 Bartlomiej Zolnierkiewicz
Jeff Garzik669a5db2006-08-29 18:12:40 -04006 *
7 * Based upon
8 * linux/drivers/ide/pci/cmd64x.c Version 1.30 Sept 10, 2002
9 *
10 * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines.
11 * Note, this driver is not used at all on other systems because
12 * there the "BIOS" has done all of the following already.
13 * Due to massive hardware bugs, UltraDMA is only supported
14 * on the 646U2 and not on the 646U.
15 *
16 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
17 * Copyright (C) 1998 David S. Miller (davem@redhat.com)
18 *
19 * Copyright (C) 1999-2002 Andre Hedrick <andre@linux-ide.org>
20 *
21 * TODO
22 * Testing work
23 */
Jeff Garzik85cd7252006-08-31 00:03:49 -040024
Jeff Garzik669a5db2006-08-29 18:12:40 -040025#include <linux/kernel.h>
26#include <linux/module.h>
27#include <linux/pci.h>
28#include <linux/init.h>
29#include <linux/blkdev.h>
30#include <linux/delay.h>
31#include <scsi/scsi_host.h>
32#include <linux/libata.h>
33
34#define DRV_NAME "pata_cmd64x"
Jeff Garzik06393af2009-12-20 15:39:55 -050035#define DRV_VERSION "0.2.5"
Jeff Garzik669a5db2006-08-29 18:12:40 -040036
37/*
38 * CMD64x specific registers definition.
39 */
Jeff Garzik85cd7252006-08-31 00:03:49 -040040
Jeff Garzik669a5db2006-08-29 18:12:40 -040041enum {
42 CFR = 0x50,
Bartlomiej Zolnierkiewicz03a849e2010-01-18 18:15:11 +010043 CFR_INTR_CH0 = 0x04,
Jeff Garzik669a5db2006-08-29 18:12:40 -040044 CNTRL = 0x51,
45 CNTRL_DIS_RA0 = 0x40,
46 CNTRL_DIS_RA1 = 0x80,
47 CNTRL_ENA_2ND = 0x08,
48 CMDTIM = 0x52,
49 ARTTIM0 = 0x53,
50 DRWTIM0 = 0x54,
51 ARTTIM1 = 0x55,
52 DRWTIM1 = 0x56,
53 ARTTIM23 = 0x57,
54 ARTTIM23_DIS_RA2 = 0x04,
55 ARTTIM23_DIS_RA3 = 0x08,
56 ARTTIM23_INTR_CH1 = 0x10,
57 ARTTIM2 = 0x57,
58 ARTTIM3 = 0x57,
59 DRWTIM23 = 0x58,
60 DRWTIM2 = 0x58,
61 BRST = 0x59,
62 DRWTIM3 = 0x5b,
63 BMIDECR0 = 0x70,
64 MRDMODE = 0x71,
65 MRDMODE_INTR_CH0 = 0x04,
66 MRDMODE_INTR_CH1 = 0x08,
67 MRDMODE_BLK_CH0 = 0x10,
68 MRDMODE_BLK_CH1 = 0x20,
69 BMIDESR0 = 0x72,
70 UDIDETCR0 = 0x73,
71 DTPR0 = 0x74,
72 BMIDECR1 = 0x78,
73 BMIDECSR = 0x79,
74 BMIDESR1 = 0x7A,
75 UDIDETCR1 = 0x7B,
76 DTPR1 = 0x7C
77};
78
Jeff Garzika73984a2007-03-09 08:37:46 -050079static int cmd648_cable_detect(struct ata_port *ap)
Jeff Garzik669a5db2006-08-29 18:12:40 -040080{
81 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
82 u8 r;
83
84 /* Check cable detect bits */
85 pci_read_config_byte(pdev, BMIDECSR, &r);
86 if (r & (1 << ap->port_no))
Jeff Garzika73984a2007-03-09 08:37:46 -050087 return ATA_CBL_PATA80;
88 return ATA_CBL_PATA40;
Jeff Garzik669a5db2006-08-29 18:12:40 -040089}
90
91/**
Alan Cox05d1eff2007-08-10 13:59:49 -070092 * cmd64x_set_piomode - set PIO and MWDMA timing
Jeff Garzik669a5db2006-08-29 18:12:40 -040093 * @ap: ATA interface
94 * @adev: ATA device
Alan Cox05d1eff2007-08-10 13:59:49 -070095 * @mode: mode
Jeff Garzik669a5db2006-08-29 18:12:40 -040096 *
Alan Cox05d1eff2007-08-10 13:59:49 -070097 * Called to do the PIO and MWDMA mode setup.
Jeff Garzik669a5db2006-08-29 18:12:40 -040098 */
Jeff Garzik85cd7252006-08-31 00:03:49 -040099
Alan Cox05d1eff2007-08-10 13:59:49 -0700100static void cmd64x_set_timing(struct ata_port *ap, struct ata_device *adev, u8 mode)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400101{
102 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
103 struct ata_timing t;
104 const unsigned long T = 1000000 / 33;
105 const u8 setup_data[] = { 0x40, 0x40, 0x40, 0x80, 0x00 };
Jeff Garzik85cd7252006-08-31 00:03:49 -0400106
Jeff Garzik669a5db2006-08-29 18:12:40 -0400107 u8 reg;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400108
Jeff Garzik669a5db2006-08-29 18:12:40 -0400109 /* Port layout is not logical so use a table */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400110 const u8 arttim_port[2][2] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400111 { ARTTIM0, ARTTIM1 },
112 { ARTTIM23, ARTTIM23 }
113 };
114 const u8 drwtim_port[2][2] = {
115 { DRWTIM0, DRWTIM1 },
116 { DRWTIM2, DRWTIM3 }
117 };
Jeff Garzik85cd7252006-08-31 00:03:49 -0400118
Jeff Garzik669a5db2006-08-29 18:12:40 -0400119 int arttim = arttim_port[ap->port_no][adev->devno];
120 int drwtim = drwtim_port[ap->port_no][adev->devno];
Jeff Garzik85cd7252006-08-31 00:03:49 -0400121
Alan Cox05d1eff2007-08-10 13:59:49 -0700122 /* ata_timing_compute is smart and will produce timings for MWDMA
123 that don't violate the drives PIO capabilities. */
124 if (ata_timing_compute(adev, mode, &t, T, 0) < 0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400125 printk(KERN_ERR DRV_NAME ": mode computation failed.\n");
126 return;
127 }
128 if (ap->port_no) {
129 /* Slave has shared address setup */
130 struct ata_device *pair = ata_dev_pair(adev);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400131
Jeff Garzik669a5db2006-08-29 18:12:40 -0400132 if (pair) {
133 struct ata_timing tp;
Bartlomiej Zolnierkiewiczd62f5572010-01-18 18:15:04 +0100134
Jeff Garzik669a5db2006-08-29 18:12:40 -0400135 ata_timing_compute(pair, pair->pio_mode, &tp, T, 0);
136 ata_timing_merge(&t, &tp, &t, ATA_TIMING_SETUP);
Bartlomiej Zolnierkiewiczd62f5572010-01-18 18:15:04 +0100137 if (pair->dma_mode) {
138 ata_timing_compute(pair, pair->dma_mode,
139 &tp, T, 0);
140 ata_timing_merge(&tp, &t, &t, ATA_TIMING_SETUP);
141 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400142 }
143 }
Jeff Garzik85cd7252006-08-31 00:03:49 -0400144
Jeff Garzik669a5db2006-08-29 18:12:40 -0400145 printk(KERN_DEBUG DRV_NAME ": active %d recovery %d setup %d.\n",
146 t.active, t.recover, t.setup);
147 if (t.recover > 16) {
148 t.active += t.recover - 16;
149 t.recover = 16;
150 }
151 if (t.active > 16)
152 t.active = 16;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400153
Jeff Garzik669a5db2006-08-29 18:12:40 -0400154 /* Now convert the clocks into values we can actually stuff into
155 the chip */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400156
Bartlomiej Zolnierkiewicza2bd6222010-01-18 18:14:55 +0100157 if (t.recover == 16)
158 t.recover = 0;
159 else if (t.recover > 1)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400160 t.recover--;
161 else
162 t.recover = 15;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400163
Jeff Garzik669a5db2006-08-29 18:12:40 -0400164 if (t.setup > 4)
165 t.setup = 0xC0;
166 else
167 t.setup = setup_data[t.setup];
Jeff Garzik85cd7252006-08-31 00:03:49 -0400168
Jeff Garzik669a5db2006-08-29 18:12:40 -0400169 t.active &= 0x0F; /* 0 = 16 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400170
Jeff Garzik669a5db2006-08-29 18:12:40 -0400171 /* Load setup timing */
172 pci_read_config_byte(pdev, arttim, &reg);
173 reg &= 0x3F;
174 reg |= t.setup;
175 pci_write_config_byte(pdev, arttim, reg);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400176
Jeff Garzik669a5db2006-08-29 18:12:40 -0400177 /* Load active/recovery */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400178 pci_write_config_byte(pdev, drwtim, (t.active << 4) | t.recover);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400179}
180
181/**
Alan Cox05d1eff2007-08-10 13:59:49 -0700182 * cmd64x_set_piomode - set initial PIO mode data
183 * @ap: ATA interface
184 * @adev: ATA device
185 *
186 * Used when configuring the devices ot set the PIO timings. All the
187 * actual work is done by the PIO/MWDMA setting helper
188 */
189
190static void cmd64x_set_piomode(struct ata_port *ap, struct ata_device *adev)
191{
192 cmd64x_set_timing(ap, adev, adev->pio_mode);
193}
194
195/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400196 * cmd64x_set_dmamode - set initial DMA mode data
197 * @ap: ATA interface
198 * @adev: ATA device
199 *
200 * Called to do the DMA mode setup.
201 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400202
Jeff Garzik669a5db2006-08-29 18:12:40 -0400203static void cmd64x_set_dmamode(struct ata_port *ap, struct ata_device *adev)
204{
205 static const u8 udma_data[] = {
Alan6a40da02007-01-24 11:49:03 +0000206 0x30, 0x20, 0x10, 0x20, 0x10, 0x00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400207 };
Jeff Garzik85cd7252006-08-31 00:03:49 -0400208
Jeff Garzik669a5db2006-08-29 18:12:40 -0400209 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
210 u8 regU, regD;
211
212 int pciU = UDIDETCR0 + 8 * ap->port_no;
213 int pciD = BMIDESR0 + 8 * ap->port_no;
214 int shift = 2 * adev->devno;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400215
Jeff Garzik669a5db2006-08-29 18:12:40 -0400216 pci_read_config_byte(pdev, pciD, &regD);
217 pci_read_config_byte(pdev, pciU, &regU);
218
Alan6a40da02007-01-24 11:49:03 +0000219 /* DMA bits off */
220 regD &= ~(0x20 << adev->devno);
221 /* DMA control bits */
222 regU &= ~(0x30 << shift);
223 /* DMA timing bits */
224 regU &= ~(0x05 << adev->devno);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400225
Alan6a40da02007-01-24 11:49:03 +0000226 if (adev->dma_mode >= XFER_UDMA_0) {
Adrian Bunk24b7ce92007-10-20 01:02:48 +0200227 /* Merge the timing value */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400228 regU |= udma_data[adev->dma_mode - XFER_UDMA_0] << shift;
Alan6a40da02007-01-24 11:49:03 +0000229 /* Merge the control bits */
230 regU |= 1 << adev->devno; /* UDMA on */
Bartlomiej Zolnierkiewicz509426b2009-12-20 19:22:33 +0100231 if (adev->dma_mode > XFER_UDMA_2) /* 15nS timing */
Alan6a40da02007-01-24 11:49:03 +0000232 regU |= 4 << adev->devno;
Alan Cox05d1eff2007-08-10 13:59:49 -0700233 } else {
234 regU &= ~ (1 << adev->devno); /* UDMA off */
235 cmd64x_set_timing(ap, adev, adev->dma_mode);
236 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400237
238 regD |= 0x20 << adev->devno;
239
240 pci_write_config_byte(pdev, pciU, regU);
241 pci_write_config_byte(pdev, pciD, regD);
242}
243
244/**
245 * cmd648_dma_stop - DMA stop callback
246 * @qc: Command in progress
247 *
248 * DMA has completed.
249 */
250
251static void cmd648_bmdma_stop(struct ata_queued_cmd *qc)
252{
253 struct ata_port *ap = qc->ap;
254 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
255 u8 dma_intr;
Alan6a40da02007-01-24 11:49:03 +0000256 int dma_mask = ap->port_no ? ARTTIM23_INTR_CH1 : CFR_INTR_CH0;
257 int dma_reg = ap->port_no ? ARTTIM2 : CFR;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400258
Jeff Garzik669a5db2006-08-29 18:12:40 -0400259 ata_bmdma_stop(qc);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400260
Jeff Garzik669a5db2006-08-29 18:12:40 -0400261 pci_read_config_byte(pdev, dma_reg, &dma_intr);
262 pci_write_config_byte(pdev, dma_reg, dma_intr | dma_mask);
263}
Jeff Garzik85cd7252006-08-31 00:03:49 -0400264
Jeff Garzik669a5db2006-08-29 18:12:40 -0400265/**
Jeff Garzik06393af2009-12-20 15:39:55 -0500266 * cmd646r1_dma_stop - DMA stop callback
Jeff Garzik669a5db2006-08-29 18:12:40 -0400267 * @qc: Command in progress
268 *
Jeff Garzik06393af2009-12-20 15:39:55 -0500269 * Stub for now while investigating the r1 quirk in the old driver.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400270 */
271
Jeff Garzik06393af2009-12-20 15:39:55 -0500272static void cmd646r1_bmdma_stop(struct ata_queued_cmd *qc)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400273{
274 ata_bmdma_stop(qc);
275}
Jeff Garzik85cd7252006-08-31 00:03:49 -0400276
Jeff Garzik669a5db2006-08-29 18:12:40 -0400277static struct scsi_host_template cmd64x_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900278 ATA_BMDMA_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400279};
280
Tejun Heo029cfd62008-03-25 12:22:49 +0900281static const struct ata_port_operations cmd64x_base_ops = {
282 .inherits = &ata_bmdma_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400283 .set_piomode = cmd64x_set_piomode,
284 .set_dmamode = cmd64x_set_dmamode,
Tejun Heo029cfd62008-03-25 12:22:49 +0900285};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400286
Tejun Heo029cfd62008-03-25 12:22:49 +0900287static struct ata_port_operations cmd64x_port_ops = {
288 .inherits = &cmd64x_base_ops,
Jeff Garzika73984a2007-03-09 08:37:46 -0500289 .cable_detect = ata_cable_40wire,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400290};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400291
292static struct ata_port_operations cmd646r1_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900293 .inherits = &cmd64x_base_ops,
Jeff Garzik06393af2009-12-20 15:39:55 -0500294 .bmdma_stop = cmd646r1_bmdma_stop,
Tejun Heo029cfd62008-03-25 12:22:49 +0900295 .cable_detect = ata_cable_40wire,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400296};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400297
298static struct ata_port_operations cmd648_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900299 .inherits = &cmd64x_base_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400300 .bmdma_stop = cmd648_bmdma_stop,
Tejun Heo029cfd62008-03-25 12:22:49 +0900301 .cable_detect = cmd648_cable_detect,
Jeff Garzik85cd7252006-08-31 00:03:49 -0400302};
303
Jeff Garzik669a5db2006-08-29 18:12:40 -0400304static int cmd64x_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
305{
Tejun Heo1626aeb2007-05-04 12:43:58 +0200306 static const struct ata_port_info cmd_info[6] = {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400307 { /* CMD 643 - no UDMA */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400308 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100309 .pio_mask = ATA_PIO4,
310 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400311 .port_ops = &cmd64x_port_ops
312 },
313 { /* CMD 646 with broken UDMA */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400314 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100315 .pio_mask = ATA_PIO4,
316 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400317 .port_ops = &cmd64x_port_ops
318 },
319 { /* CMD 646 with working UDMA */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400320 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100321 .pio_mask = ATA_PIO4,
322 .mwdma_mask = ATA_MWDMA2,
Alan Coxdbf0c892007-07-26 18:43:01 +0100323 .udma_mask = ATA_UDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400324 .port_ops = &cmd64x_port_ops
325 },
326 { /* CMD 646 rev 1 */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400327 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100328 .pio_mask = ATA_PIO4,
329 .mwdma_mask = ATA_MWDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400330 .port_ops = &cmd646r1_port_ops
331 },
332 { /* CMD 648 */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400333 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100334 .pio_mask = ATA_PIO4,
335 .mwdma_mask = ATA_MWDMA2,
Alan Coxdbf0c892007-07-26 18:43:01 +0100336 .udma_mask = ATA_UDMA4,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400337 .port_ops = &cmd648_port_ops
338 },
339 { /* CMD 649 */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400340 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100341 .pio_mask = ATA_PIO4,
342 .mwdma_mask = ATA_MWDMA2,
Alan Coxdbf0c892007-07-26 18:43:01 +0100343 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400344 .port_ops = &cmd648_port_ops
345 }
346 };
Tejun Heo1626aeb2007-05-04 12:43:58 +0200347 const struct ata_port_info *ppi[] = { &cmd_info[id->driver_data], NULL };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400348 u8 mrdmode;
Tejun Heof08048e2008-03-25 12:22:47 +0900349 int rc;
350
351 rc = pcim_enable_device(pdev);
352 if (rc)
353 return rc;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400354
Jeff Garzik669a5db2006-08-29 18:12:40 -0400355 if (id->driver_data == 0) /* 643 */
Tejun Heo9363c382008-04-07 22:47:16 +0900356 ata_pci_bmdma_clear_simplex(pdev);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400357
Jeff Garzik669a5db2006-08-29 18:12:40 -0400358 if (pdev->device == PCI_DEVICE_ID_CMD_646) {
359 /* Does UDMA work ? */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400360 if (pdev->revision > 4)
Tejun Heo1626aeb2007-05-04 12:43:58 +0200361 ppi[0] = &cmd_info[2];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400362 /* Early rev with other problems ? */
Sergei Shtylyov89d3b362009-11-24 22:54:49 +0400363 else if (pdev->revision == 1)
Tejun Heo1626aeb2007-05-04 12:43:58 +0200364 ppi[0] = &cmd_info[3];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400365 }
366
367 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 64);
368 pci_read_config_byte(pdev, MRDMODE, &mrdmode);
369 mrdmode &= ~ 0x30; /* IRQ set up */
370 mrdmode |= 0x02; /* Memory read line enable */
371 pci_write_config_byte(pdev, MRDMODE, mrdmode);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400372
Jeff Garzik06393af2009-12-20 15:39:55 -0500373 /* Force PIO 0 here.. */
374
Jeff Garzik669a5db2006-08-29 18:12:40 -0400375 /* PPC specific fixup copied from old driver */
376#ifdef CONFIG_PPC
377 pci_write_config_byte(pdev, UDIDETCR0, 0xF0);
378#endif
Jeff Garzik85cd7252006-08-31 00:03:49 -0400379
Jeff Garzik06393af2009-12-20 15:39:55 -0500380 return ata_pci_sff_init_one(pdev, ppi, &cmd64x_sht, NULL);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400381}
382
Tejun Heo438ac6d2007-03-02 17:31:26 +0900383#ifdef CONFIG_PM
Alan7f72a372006-11-22 16:59:07 +0000384static int cmd64x_reinit_one(struct pci_dev *pdev)
385{
Tejun Heof08048e2008-03-25 12:22:47 +0900386 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Alan7f72a372006-11-22 16:59:07 +0000387 u8 mrdmode;
Tejun Heof08048e2008-03-25 12:22:47 +0900388 int rc;
389
390 rc = ata_pci_device_do_resume(pdev);
391 if (rc)
392 return rc;
393
Alan7f72a372006-11-22 16:59:07 +0000394 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 64);
395 pci_read_config_byte(pdev, MRDMODE, &mrdmode);
396 mrdmode &= ~ 0x30; /* IRQ set up */
397 mrdmode |= 0x02; /* Memory read line enable */
398 pci_write_config_byte(pdev, MRDMODE, mrdmode);
399#ifdef CONFIG_PPC
400 pci_write_config_byte(pdev, UDIDETCR0, 0xF0);
401#endif
Tejun Heof08048e2008-03-25 12:22:47 +0900402 ata_host_resume(host);
403 return 0;
Alan7f72a372006-11-22 16:59:07 +0000404}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900405#endif
Alan7f72a372006-11-22 16:59:07 +0000406
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400407static const struct pci_device_id cmd64x[] = {
408 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 },
409 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 },
410 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 4 },
411 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 5 },
412
413 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400414};
415
416static struct pci_driver cmd64x_pci_driver = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400417 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400418 .id_table = cmd64x,
419 .probe = cmd64x_init_one,
Alan7f72a372006-11-22 16:59:07 +0000420 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900421#ifdef CONFIG_PM
Alan7f72a372006-11-22 16:59:07 +0000422 .suspend = ata_pci_device_suspend,
423 .resume = cmd64x_reinit_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900424#endif
Jeff Garzik669a5db2006-08-29 18:12:40 -0400425};
426
427static int __init cmd64x_init(void)
428{
429 return pci_register_driver(&cmd64x_pci_driver);
430}
431
Jeff Garzik669a5db2006-08-29 18:12:40 -0400432static void __exit cmd64x_exit(void)
433{
434 pci_unregister_driver(&cmd64x_pci_driver);
435}
436
Jeff Garzik669a5db2006-08-29 18:12:40 -0400437MODULE_AUTHOR("Alan Cox");
438MODULE_DESCRIPTION("low-level driver for CMD64x series PATA controllers");
439MODULE_LICENSE("GPL");
440MODULE_DEVICE_TABLE(pci, cmd64x);
441MODULE_VERSION(DRV_VERSION);
442
443module_init(cmd64x_init);
444module_exit(cmd64x_exit);