blob: 3fdc68fa56ac5961e8ca4e31edb1bd7492f8ed68 [file] [log] [blame]
Xiaozhe Shi767fdb62013-01-10 15:09:08 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#define pr_fmt(fmt) "%s: " fmt, __func__
14
15#include <linux/kernel.h>
16#include <linux/of.h>
17#include <linux/err.h>
18#include <linux/init.h>
19#include <linux/slab.h>
20#include <linux/delay.h>
21#include <linux/mutex.h>
22#include <linux/types.h>
23#include <linux/hwmon.h>
24#include <linux/module.h>
25#include <linux/debugfs.h>
26#include <linux/spmi.h>
27#include <linux/of_irq.h>
28#include <linux/wakelock.h>
29#include <linux/interrupt.h>
30#include <linux/completion.h>
31#include <linux/hwmon-sysfs.h>
32#include <linux/qpnp/qpnp-adc.h>
33#include <linux/platform_device.h>
34
35/* QPNP IADC register definition */
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070036#define QPNP_IADC_REVISION1 0x0
37#define QPNP_IADC_REVISION2 0x1
38#define QPNP_IADC_REVISION3 0x2
39#define QPNP_IADC_REVISION4 0x3
40#define QPNP_IADC_PERPH_TYPE 0x4
41#define QPNP_IADC_PERH_SUBTYPE 0x5
42
43#define QPNP_IADC_SUPPORTED_REVISION2 1
44
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070045#define QPNP_STATUS1 0x8
46#define QPNP_STATUS1_OP_MODE 4
47#define QPNP_STATUS1_MULTI_MEAS_EN BIT(3)
48#define QPNP_STATUS1_MEAS_INTERVAL_EN_STS BIT(2)
49#define QPNP_STATUS1_REQ_STS BIT(1)
50#define QPNP_STATUS1_EOC BIT(0)
51#define QPNP_STATUS2 0x9
52#define QPNP_STATUS2_CONV_SEQ_STATE_SHIFT 4
53#define QPNP_STATUS2_FIFO_NOT_EMPTY_FLAG BIT(1)
54#define QPNP_STATUS2_CONV_SEQ_TIMEOUT_STS BIT(0)
55#define QPNP_CONV_TIMEOUT_ERR 2
56
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070057#define QPNP_IADC_MODE_CTL 0x40
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070058#define QPNP_OP_MODE_SHIFT 4
59#define QPNP_USE_BMS_DATA BIT(4)
60#define QPNP_VADC_SYNCH_EN BIT(2)
61#define QPNP_OFFSET_RMV_EN BIT(1)
62#define QPNP_ADC_TRIM_EN BIT(0)
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070063#define QPNP_IADC_EN_CTL1 0x46
64#define QPNP_IADC_ADC_EN BIT(7)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070065#define QPNP_ADC_CH_SEL_CTL 0x48
66#define QPNP_ADC_DIG_PARAM 0x50
67#define QPNP_ADC_CLK_SEL_MASK 0x3
68#define QPNP_ADC_DEC_RATIO_SEL_MASK 0xc
69#define QPNP_ADC_DIG_DEC_RATIO_SEL_SHIFT 2
70
71#define QPNP_HW_SETTLE_DELAY 0x51
72#define QPNP_CONV_REQ 0x52
73#define QPNP_CONV_REQ_SET BIT(7)
74#define QPNP_CONV_SEQ_CTL 0x54
75#define QPNP_CONV_SEQ_HOLDOFF_SHIFT 4
76#define QPNP_CONV_SEQ_TRIG_CTL 0x55
77#define QPNP_FAST_AVG_CTL 0x5a
78
79#define QPNP_M0_LOW_THR_LSB 0x5c
80#define QPNP_M0_LOW_THR_MSB 0x5d
81#define QPNP_M0_HIGH_THR_LSB 0x5e
82#define QPNP_M0_HIGH_THR_MSB 0x5f
83#define QPNP_M1_LOW_THR_LSB 0x69
84#define QPNP_M1_LOW_THR_MSB 0x6a
85#define QPNP_M1_HIGH_THR_LSB 0x6b
86#define QPNP_M1_HIGH_THR_MSB 0x6c
87
88#define QPNP_DATA0 0x60
89#define QPNP_DATA1 0x61
90#define QPNP_CONV_TIMEOUT_ERR 2
91
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -070092#define QPNP_IADC_SEC_ACCESS 0xD0
93#define QPNP_IADC_SEC_ACCESS_DATA 0xA5
94#define QPNP_IADC_MSB_OFFSET 0xF2
95#define QPNP_IADC_LSB_OFFSET 0xF3
96#define QPNP_IADC_NOMINAL_RSENSE 0xF4
97#define QPNP_IADC_ATE_GAIN_CALIB_OFFSET 0xF5
98
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -070099#define QPNP_IADC_ADC_CH_SEL_CTL 0x48
100#define QPNP_IADC_ADC_CHX_SEL_SHIFT 3
101
102#define QPNP_IADC_ADC_DIG_PARAM 0x50
103#define QPNP_IADC_CLK_SEL_SHIFT 1
104#define QPNP_IADC_DEC_RATIO_SEL 3
105
106#define QPNP_IADC_CONV_REQUEST 0x52
107#define QPNP_IADC_CONV_REQ BIT(7)
108
109#define QPNP_IADC_DATA0 0x60
110#define QPNP_IADC_DATA1 0x61
111
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700112#define QPNP_ADC_CONV_TIME_MIN 8000
113#define QPNP_ADC_CONV_TIME_MAX 8200
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700114
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700115#define QPNP_ADC_GAIN_NV 17857
116#define QPNP_OFFSET_CALIBRATION_SHORT_CADC_LEADS_IDEAL 0
117#define QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR 10000000
118#define QPNP_IADC_NANO_VOLTS_FACTOR 1000000000
119#define QPNP_IADC_CALIB_SECONDS 300000
120#define QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT 15625
121#define QPNP_IADC_DIE_TEMP_CALIB_OFFSET 5000
122
123#define QPNP_RAW_CODE_16_BIT_MSB_MASK 0xff00
124#define QPNP_RAW_CODE_16_BIT_LSB_MASK 0xff
125#define QPNP_BIT_SHIFT_8 8
126#define QPNP_RSENSE_MSB_SIGN_CHECK 0x80
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700127#define QPNP_ADC_COMPLETION_TIMEOUT HZ
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800128#define QPNP_IADC_ERR_CHK_RATELIMIT 3
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700129
130struct qpnp_iadc_drv {
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700131 struct qpnp_adc_drv *adc;
132 int32_t rsense;
133 struct device *iadc_hwmon;
134 bool iadc_init_calib;
135 bool iadc_initialized;
136 int64_t die_temp_calib_offset;
137 struct delayed_work iadc_work;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800138 struct mutex iadc_vadc_lock;
139 bool iadc_mode_sel;
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800140 uint32_t iadc_err_cnt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700141 struct sensor_device_attribute sens_attr[0];
142};
143
144struct qpnp_iadc_drv *qpnp_iadc;
145
146static int32_t qpnp_iadc_read_reg(uint32_t reg, u8 *data)
147{
148 struct qpnp_iadc_drv *iadc = qpnp_iadc;
149 int rc;
150
151 rc = spmi_ext_register_readl(iadc->adc->spmi->ctrl, iadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700152 (iadc->adc->offset + reg), data, 1);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700153 if (rc < 0) {
154 pr_err("qpnp iadc read reg %d failed with %d\n", reg, rc);
155 return rc;
156 }
157
158 return 0;
159}
160
161static int32_t qpnp_iadc_write_reg(uint32_t reg, u8 data)
162{
163 struct qpnp_iadc_drv *iadc = qpnp_iadc;
164 int rc;
165 u8 *buf;
166
167 buf = &data;
168 rc = spmi_ext_register_writel(iadc->adc->spmi->ctrl, iadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700169 (iadc->adc->offset + reg), buf, 1);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700170 if (rc < 0) {
171 pr_err("qpnp iadc write reg %d failed with %d\n", reg, rc);
172 return rc;
173 }
174
175 return 0;
176}
177
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800178static void trigger_iadc_completion(struct work_struct *work)
179{
180 struct qpnp_iadc_drv *iadc = qpnp_iadc;
181
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800182 if (!iadc || !iadc->iadc_initialized)
183 return;
184
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800185 complete(&iadc->adc->adc_rslt_completion);
186
187 return;
188}
189DECLARE_WORK(trigger_iadc_completion_work, trigger_iadc_completion);
190
191static irqreturn_t qpnp_iadc_isr(int irq, void *dev_id)
192{
193 schedule_work(&trigger_iadc_completion_work);
194
195 return IRQ_HANDLED;
196}
197
198static int32_t qpnp_iadc_enable(bool state)
199{
200 int rc = 0;
201 u8 data = 0;
202
203 data = QPNP_IADC_ADC_EN;
204 if (state) {
205 rc = qpnp_iadc_write_reg(QPNP_IADC_EN_CTL1,
206 data);
207 if (rc < 0) {
208 pr_err("IADC enable failed\n");
209 return rc;
210 }
211 } else {
212 rc = qpnp_iadc_write_reg(QPNP_IADC_EN_CTL1,
213 (~data & QPNP_IADC_ADC_EN));
214 if (rc < 0) {
215 pr_err("IADC disable failed\n");
216 return rc;
217 }
218 }
219
220 return 0;
221}
222
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800223static int32_t qpnp_iadc_status_debug(void)
224{
225 int rc = 0;
226 u8 mode = 0, status1 = 0, chan = 0, dig = 0, en = 0;
227
228 rc = qpnp_iadc_read_reg(QPNP_IADC_MODE_CTL, &mode);
229 if (rc < 0) {
230 pr_err("mode ctl register read failed with %d\n", rc);
231 return rc;
232 }
233
234 rc = qpnp_iadc_read_reg(QPNP_ADC_DIG_PARAM, &dig);
235 if (rc < 0) {
236 pr_err("digital param read failed with %d\n", rc);
237 return rc;
238 }
239
240 rc = qpnp_iadc_read_reg(QPNP_IADC_ADC_CH_SEL_CTL, &chan);
241 if (rc < 0) {
242 pr_err("channel read failed with %d\n", rc);
243 return rc;
244 }
245
246 rc = qpnp_iadc_read_reg(QPNP_STATUS1, &status1);
247 if (rc < 0) {
248 pr_err("status1 read failed with %d\n", rc);
249 return rc;
250 }
251
252 rc = qpnp_iadc_read_reg(QPNP_IADC_EN_CTL1, &en);
253 if (rc < 0) {
254 pr_err("en read failed with %d\n", rc);
255 return rc;
256 }
257
258 pr_err("EOC not set with status:%x, dig:%x, ch:%x, mode:%x, en:%x\n",
259 status1, dig, chan, mode, en);
260
Siddartha Mohanadosse2363592012-12-14 18:59:01 -0800261 rc = qpnp_iadc_enable(false);
262 if (rc < 0) {
263 pr_err("IADC disable failed with %d\n", rc);
264 return rc;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700265 }
266
267 return 0;
268}
269
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700270static int32_t qpnp_iadc_read_conversion_result(uint16_t *data)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700271{
272 uint8_t rslt_lsb, rslt_msb;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700273 uint16_t rslt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700274 int32_t rc;
275
276 rc = qpnp_iadc_read_reg(QPNP_IADC_DATA0, &rslt_lsb);
277 if (rc < 0) {
278 pr_err("qpnp adc result read failed with %d\n", rc);
279 return rc;
280 }
281
282 rc = qpnp_iadc_read_reg(QPNP_IADC_DATA1, &rslt_msb);
283 if (rc < 0) {
284 pr_err("qpnp adc result read failed with %d\n", rc);
285 return rc;
286 }
287
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700288 rslt = (rslt_msb << 8) | rslt_lsb;
289 *data = rslt;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700290
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700291 rc = qpnp_iadc_enable(false);
292 if (rc)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700293 return rc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700294
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700295 return 0;
296}
297
298static int32_t qpnp_iadc_configure(enum qpnp_iadc_channels channel,
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800299 uint16_t *raw_code, uint32_t mode_sel)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700300{
301 struct qpnp_iadc_drv *iadc = qpnp_iadc;
302 u8 qpnp_iadc_mode_reg = 0, qpnp_iadc_ch_sel_reg = 0;
303 u8 qpnp_iadc_conv_req = 0, qpnp_iadc_dig_param_reg = 0;
304 int32_t rc = 0;
305
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700306 qpnp_iadc_ch_sel_reg = channel;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700307
308 qpnp_iadc_dig_param_reg |= iadc->adc->amux_prop->decimation <<
309 QPNP_IADC_DEC_RATIO_SEL;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800310 if (iadc->iadc_mode_sel)
311 qpnp_iadc_mode_reg |= (QPNP_ADC_TRIM_EN | QPNP_VADC_SYNCH_EN);
312 else
313 qpnp_iadc_mode_reg |= QPNP_ADC_TRIM_EN;
314
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700315 qpnp_iadc_conv_req = QPNP_IADC_CONV_REQ;
316
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700317 rc = qpnp_iadc_write_reg(QPNP_IADC_MODE_CTL, qpnp_iadc_mode_reg);
318 if (rc) {
319 pr_err("qpnp adc read adc failed with %d\n", rc);
320 return rc;
321 }
322
323 rc = qpnp_iadc_write_reg(QPNP_IADC_ADC_CH_SEL_CTL,
324 qpnp_iadc_ch_sel_reg);
325 if (rc) {
326 pr_err("qpnp adc read adc failed with %d\n", rc);
327 return rc;
328 }
329
330 rc = qpnp_iadc_write_reg(QPNP_ADC_DIG_PARAM,
331 qpnp_iadc_dig_param_reg);
332 if (rc) {
333 pr_err("qpnp adc read adc failed with %d\n", rc);
334 return rc;
335 }
336
337 rc = qpnp_iadc_write_reg(QPNP_HW_SETTLE_DELAY,
338 iadc->adc->amux_prop->hw_settle_time);
339 if (rc < 0) {
340 pr_err("qpnp adc configure error for hw settling time setup\n");
341 return rc;
342 }
343
344 rc = qpnp_iadc_write_reg(QPNP_FAST_AVG_CTL,
345 iadc->adc->amux_prop->fast_avg_setup);
346 if (rc < 0) {
347 pr_err("qpnp adc fast averaging configure error\n");
348 return rc;
349 }
350
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700351 rc = qpnp_iadc_enable(true);
352 if (rc)
353 return rc;
354
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700355 rc = qpnp_iadc_write_reg(QPNP_CONV_REQ, qpnp_iadc_conv_req);
356 if (rc) {
357 pr_err("qpnp adc read adc failed with %d\n", rc);
358 return rc;
359 }
360
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700361 rc = wait_for_completion_timeout(&iadc->adc->adc_rslt_completion,
362 QPNP_ADC_COMPLETION_TIMEOUT);
363 if (!rc) {
364 u8 status1 = 0;
365 rc = qpnp_iadc_read_reg(QPNP_STATUS1, &status1);
366 if (rc < 0)
367 return rc;
368 status1 &= (QPNP_STATUS1_REQ_STS | QPNP_STATUS1_EOC);
369 if (status1 == QPNP_STATUS1_EOC)
370 pr_debug("End of conversion status set\n");
371 else {
Siddartha Mohanadossd3a3c952012-12-10 16:55:19 -0800372 rc = qpnp_iadc_status_debug();
373 if (rc < 0) {
374 pr_err("status1 read failed with %d\n", rc);
375 return rc;
376 }
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700377 return -EINVAL;
378 }
379 }
380
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700381 rc = qpnp_iadc_read_conversion_result(raw_code);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700382 if (rc) {
383 pr_err("qpnp adc read adc failed with %d\n", rc);
384 return rc;
385 }
386
387 return 0;
388}
389
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700390static int32_t qpnp_convert_raw_offset_voltage(void)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700391{
392 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700393 uint32_t num = 0;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700394
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700395 num = iadc->adc->calib.offset_raw - iadc->adc->calib.offset_raw;
396
397 iadc->adc->calib.offset_uv = (num * QPNP_ADC_GAIN_NV)/
398 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
399
400 num = iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw;
401
402 iadc->adc->calib.gain_uv = (num * QPNP_ADC_GAIN_NV)/
403 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
404
405 return 0;
406}
407
408static int32_t qpnp_iadc_calibrate_for_trim(void)
409{
410 struct qpnp_iadc_drv *iadc = qpnp_iadc;
411 uint8_t rslt_lsb, rslt_msb;
412 int32_t rc = 0;
413 uint16_t raw_data;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800414 uint32_t mode_sel = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700415
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800416 rc = qpnp_iadc_configure(GAIN_CALIBRATION_17P857MV,
417 &raw_data, mode_sel);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700418 if (rc < 0) {
419 pr_err("qpnp adc result read failed with %d\n", rc);
420 goto fail;
421 }
422
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700423 iadc->adc->calib.gain_raw = raw_data;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700424
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800425 rc = qpnp_iadc_configure(OFFSET_CALIBRATION_CSP2_CSN2,
426 &raw_data, mode_sel);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700427 if (rc < 0) {
428 pr_err("qpnp adc result read failed with %d\n", rc);
429 goto fail;
430 }
431
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700432 iadc->adc->calib.offset_raw = raw_data;
433 if (rc < 0) {
434 pr_err("qpnp adc offset/gain calculation failed\n");
435 goto fail;
436 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700437
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700438 rc = qpnp_convert_raw_offset_voltage();
439
440 rslt_msb = (raw_data & QPNP_RAW_CODE_16_BIT_MSB_MASK) >>
441 QPNP_BIT_SHIFT_8;
442 rslt_lsb = raw_data & QPNP_RAW_CODE_16_BIT_LSB_MASK;
443
444 rc = qpnp_iadc_write_reg(QPNP_IADC_SEC_ACCESS,
445 QPNP_IADC_SEC_ACCESS_DATA);
446 if (rc < 0) {
447 pr_err("qpnp iadc configure error for sec access\n");
448 goto fail;
449 }
450
451 rc = qpnp_iadc_write_reg(QPNP_IADC_MSB_OFFSET,
452 rslt_msb);
453 if (rc < 0) {
454 pr_err("qpnp iadc configure error for MSB write\n");
455 goto fail;
456 }
457
458 rc = qpnp_iadc_write_reg(QPNP_IADC_SEC_ACCESS,
459 QPNP_IADC_SEC_ACCESS_DATA);
460 if (rc < 0) {
461 pr_err("qpnp iadc configure error for sec access\n");
462 goto fail;
463 }
464
465 rc = qpnp_iadc_write_reg(QPNP_IADC_LSB_OFFSET,
466 rslt_lsb);
467 if (rc < 0) {
468 pr_err("qpnp iadc configure error for LSB write\n");
469 goto fail;
470 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700471fail:
472 return rc;
473}
474
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700475static void qpnp_iadc_work(struct work_struct *work)
476{
477 struct qpnp_iadc_drv *iadc = qpnp_iadc;
478 int rc = 0;
479
480 mutex_lock(&iadc->adc->adc_lock);
481
482 rc = qpnp_iadc_calibrate_for_trim();
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800483 if (rc) {
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700484 pr_err("periodic IADC calibration failed\n");
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800485 iadc->iadc_err_cnt++;
486 }
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700487
488 mutex_unlock(&iadc->adc->adc_lock);
489
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800490 if (iadc->iadc_err_cnt < QPNP_IADC_ERR_CHK_RATELIMIT)
491 schedule_delayed_work(&iadc->iadc_work,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700492 round_jiffies_relative(msecs_to_jiffies
493 (QPNP_IADC_CALIB_SECONDS)));
494
495 return;
496}
497
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700498static int32_t qpnp_iadc_version_check(void)
499{
500 uint8_t revision;
501 int rc;
502
503 rc = qpnp_iadc_read_reg(QPNP_IADC_REVISION2, &revision);
504 if (rc < 0) {
505 pr_err("qpnp adc result read failed with %d\n", rc);
506 return rc;
507 }
508
509 if (revision < QPNP_IADC_SUPPORTED_REVISION2) {
510 pr_err("IADC Version not supported\n");
511 return -EINVAL;
512 }
513
514 return 0;
515}
516
517int32_t qpnp_iadc_is_ready(void)
518{
519 struct qpnp_iadc_drv *iadc = qpnp_iadc;
520
521 if (!iadc || !iadc->iadc_initialized)
522 return -EPROBE_DEFER;
523 else
524 return 0;
525}
526EXPORT_SYMBOL(qpnp_iadc_is_ready);
527
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700528int32_t qpnp_iadc_get_rsense(int32_t *rsense)
529{
530 uint8_t rslt_rsense;
531 int32_t rc, sign_bit = 0;
532
533 rc = qpnp_iadc_read_reg(QPNP_IADC_NOMINAL_RSENSE, &rslt_rsense);
534 if (rc < 0) {
535 pr_err("qpnp adc rsense read failed with %d\n", rc);
536 return rc;
537 }
538
539 if (rslt_rsense & QPNP_RSENSE_MSB_SIGN_CHECK)
540 sign_bit = 1;
541
542 rslt_rsense &= ~QPNP_RSENSE_MSB_SIGN_CHECK;
543
544 if (sign_bit)
545 *rsense = QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR -
546 (rslt_rsense * QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT);
547 else
548 *rsense = QPNP_IADC_INTERNAL_RSENSE_N_OHMS_FACTOR +
549 (rslt_rsense * QPNP_IADC_RSENSE_LSB_N_OHMS_PER_BIT);
550
551 return rc;
552}
Xiaozhe Shi767fdb62013-01-10 15:09:08 -0800553EXPORT_SYMBOL(qpnp_iadc_get_rsense);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700554
555int32_t qpnp_check_pmic_temp(void)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700556{
557 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700558 struct qpnp_vadc_result result_pmic_therm;
559 int rc;
560
561 rc = qpnp_vadc_read(DIE_TEMP, &result_pmic_therm);
562 if (rc < 0)
563 return rc;
564
565 if (((uint64_t) (result_pmic_therm.physical -
566 iadc->die_temp_calib_offset))
567 > QPNP_IADC_DIE_TEMP_CALIB_OFFSET) {
568 mutex_lock(&iadc->adc->adc_lock);
569
570 rc = qpnp_iadc_calibrate_for_trim();
571 if (rc)
572 pr_err("periodic IADC calibration failed\n");
573
574 mutex_unlock(&iadc->adc->adc_lock);
575 }
576
577 return 0;
578}
579
580int32_t qpnp_iadc_read(enum qpnp_iadc_channels channel,
581 struct qpnp_iadc_result *result)
582{
583 struct qpnp_iadc_drv *iadc = qpnp_iadc;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800584 int32_t rc, rsense_n_ohms, sign = 0, num, mode_sel = 0;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700585 int64_t result_current;
586 uint16_t raw_data;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700587
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700588 if (!iadc || !iadc->iadc_initialized)
589 return -EPROBE_DEFER;
590
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800591 if (!iadc->iadc_mode_sel) {
592 rc = qpnp_check_pmic_temp();
593 if (rc) {
594 pr_err("Error checking pmic therm temp\n");
595 return rc;
596 }
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700597 }
598
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700599 mutex_lock(&iadc->adc->adc_lock);
600
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800601 rc = qpnp_iadc_configure(channel, &raw_data, mode_sel);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700602 if (rc < 0) {
603 pr_err("qpnp adc result read failed with %d\n", rc);
604 goto fail;
605 }
606
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700607 rc = qpnp_iadc_get_rsense(&rsense_n_ohms);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700608
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700609 num = raw_data - iadc->adc->calib.offset_raw;
610 if (num < 0) {
611 sign = 1;
612 num = -num;
613 }
614
615 result->result_uv = (num * QPNP_ADC_GAIN_NV)/
616 (iadc->adc->calib.gain_raw - iadc->adc->calib.offset_raw);
617 result_current = result->result_uv;
618 result_current *= QPNP_IADC_NANO_VOLTS_FACTOR;
619 do_div(result_current, rsense_n_ohms);
620
621 if (sign) {
622 result->result_uv = -result->result_uv;
623 result_current = -result_current;
624 }
625
626 result->result_ua = (int32_t) result_current;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700627fail:
628 mutex_unlock(&iadc->adc->adc_lock);
629
630 return rc;
631}
632EXPORT_SYMBOL(qpnp_iadc_read);
633
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700634int32_t qpnp_iadc_get_gain_and_offset(struct qpnp_iadc_calib *result)
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700635{
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700636 struct qpnp_iadc_drv *iadc = qpnp_iadc;
637 int rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700638
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700639 if (!iadc || !iadc->iadc_initialized)
640 return -EPROBE_DEFER;
641
642 rc = qpnp_check_pmic_temp();
643 if (rc) {
644 pr_err("Error checking pmic therm temp\n");
645 return rc;
646 }
647
648 mutex_lock(&iadc->adc->adc_lock);
649 result->gain_raw = iadc->adc->calib.gain_raw;
650 result->ideal_gain_nv = QPNP_ADC_GAIN_NV;
651 result->gain_uv = iadc->adc->calib.gain_uv;
652 result->offset_raw = iadc->adc->calib.offset_raw;
653 result->ideal_offset_uv =
654 QPNP_OFFSET_CALIBRATION_SHORT_CADC_LEADS_IDEAL;
655 result->offset_uv = iadc->adc->calib.offset_uv;
656 mutex_unlock(&iadc->adc->adc_lock);
657
658 return 0;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700659}
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700660EXPORT_SYMBOL(qpnp_iadc_get_gain_and_offset);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700661
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800662int32_t qpnp_iadc_vadc_sync_read(
663 enum qpnp_iadc_channels i_channel, struct qpnp_iadc_result *i_result,
664 enum qpnp_vadc_channels v_channel, struct qpnp_vadc_result *v_result)
665{
666 struct qpnp_iadc_drv *iadc = qpnp_iadc;
667 int rc = 0;
668
669 if (!iadc || !iadc->iadc_initialized)
670 return -EPROBE_DEFER;
671
672 mutex_lock(&iadc->iadc_vadc_lock);
673
674 rc = qpnp_check_pmic_temp();
675 if (rc) {
676 pr_err("PMIC die temp check failed\n");
677 goto fail;
678 }
679
680 iadc->iadc_mode_sel = true;
681
682 rc = qpnp_vadc_iadc_sync_request(v_channel);
683 if (rc) {
684 pr_err("Configuring VADC failed\n");
685 goto fail;
686 }
687
688 rc = qpnp_iadc_read(i_channel, i_result);
689 if (rc)
690 pr_err("Configuring IADC failed\n");
691 /* Intentional fall through to release VADC */
692
693 rc = qpnp_vadc_iadc_sync_complete_request(v_channel,
694 v_result);
695 if (rc)
696 pr_err("Releasing VADC failed\n");
697fail:
698 iadc->iadc_mode_sel = false;
699
700 mutex_unlock(&iadc->iadc_vadc_lock);
701
702 return rc;
703}
704EXPORT_SYMBOL(qpnp_iadc_vadc_sync_read);
705
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700706static ssize_t qpnp_iadc_show(struct device *dev,
707 struct device_attribute *devattr, char *buf)
708{
709 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700710 struct qpnp_iadc_result result;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700711 int rc = -1;
712
713 rc = qpnp_iadc_read(attr->index, &result);
714
715 if (rc)
716 return 0;
717
718 return snprintf(buf, QPNP_ADC_HWMON_NAME_LENGTH,
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700719 "Result:%d\n", result.result_ua);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700720}
721
722static struct sensor_device_attribute qpnp_adc_attr =
723 SENSOR_ATTR(NULL, S_IRUGO, qpnp_iadc_show, NULL, 0);
724
725static int32_t qpnp_iadc_init_hwmon(struct spmi_device *spmi)
726{
727 struct qpnp_iadc_drv *iadc = qpnp_iadc;
728 struct device_node *child;
729 struct device_node *node = spmi->dev.of_node;
730 int rc = 0, i = 0, channel;
731
732 for_each_child_of_node(node, child) {
733 channel = iadc->adc->adc_channels[i].channel_num;
734 qpnp_adc_attr.index = iadc->adc->adc_channels[i].channel_num;
735 qpnp_adc_attr.dev_attr.attr.name =
736 iadc->adc->adc_channels[i].name;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700737 memcpy(&iadc->sens_attr[i], &qpnp_adc_attr,
738 sizeof(qpnp_adc_attr));
Stephen Boyd8a5c4e42012-10-30 11:07:22 -0700739 sysfs_attr_init(&iadc->sens_attr[i].dev_attr.attr);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700740 rc = device_create_file(&spmi->dev,
741 &iadc->sens_attr[i].dev_attr);
742 if (rc) {
743 dev_err(&spmi->dev,
744 "device_create_file failed for dev %s\n",
745 iadc->adc->adc_channels[i].name);
746 goto hwmon_err_sens;
747 }
748 i++;
749 }
750
751 return 0;
752hwmon_err_sens:
753 pr_err("Init HWMON failed for qpnp_iadc with %d\n", rc);
754 return rc;
755}
756
757static int __devinit qpnp_iadc_probe(struct spmi_device *spmi)
758{
759 struct qpnp_iadc_drv *iadc;
760 struct qpnp_adc_drv *adc_qpnp;
761 struct device_node *node = spmi->dev.of_node;
762 struct device_node *child;
763 int rc, count_adc_channel_list = 0;
764
765 if (!node)
766 return -EINVAL;
767
768 if (qpnp_iadc) {
769 pr_err("IADC already in use\n");
770 return -EBUSY;
771 }
772
773 for_each_child_of_node(node, child)
774 count_adc_channel_list++;
775
776 if (!count_adc_channel_list) {
777 pr_err("No channel listing\n");
778 return -EINVAL;
779 }
780
781 iadc = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_iadc_drv) +
782 (sizeof(struct sensor_device_attribute) *
783 count_adc_channel_list), GFP_KERNEL);
784 if (!iadc) {
785 dev_err(&spmi->dev, "Unable to allocate memory\n");
786 return -ENOMEM;
787 }
788
789 adc_qpnp = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_adc_drv),
790 GFP_KERNEL);
791 if (!adc_qpnp) {
792 dev_err(&spmi->dev, "Unable to allocate memory\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800793 rc = -ENOMEM;
794 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700795 }
796
797 iadc->adc = adc_qpnp;
798
799 rc = qpnp_adc_get_devicetree_data(spmi, iadc->adc);
800 if (rc) {
801 dev_err(&spmi->dev, "failed to read device tree\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800802 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700803 }
804
805 rc = of_property_read_u32(node, "qcom,rsense",
806 &iadc->rsense);
807 if (rc) {
808 pr_err("Invalid rsens reference property\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800809 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700810 }
811
Siddartha Mohanadoss12109952012-11-20 14:57:51 -0800812 rc = devm_request_irq(&spmi->dev, iadc->adc->adc_irq_eoc,
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700813 qpnp_iadc_isr,
814 IRQF_TRIGGER_RISING, "qpnp_iadc_interrupt", iadc);
815 if (rc) {
816 dev_err(&spmi->dev, "failed to request adc irq\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800817 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700818 } else
Siddartha Mohanadoss12109952012-11-20 14:57:51 -0800819 enable_irq_wake(iadc->adc->adc_irq_eoc);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700820
821 iadc->iadc_init_calib = false;
822 dev_set_drvdata(&spmi->dev, iadc);
823 qpnp_iadc = iadc;
824
825 rc = qpnp_iadc_init_hwmon(spmi);
826 if (rc) {
827 dev_err(&spmi->dev, "failed to initialize qpnp hwmon adc\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800828 goto fail;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700829 }
830 iadc->iadc_hwmon = hwmon_device_register(&iadc->adc->spmi->dev);
831
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700832 rc = qpnp_iadc_version_check();
833 if (rc) {
834 dev_err(&spmi->dev, "IADC version not supported\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800835 goto fail;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700836 }
837
838 rc = qpnp_iadc_calibrate_for_trim();
839 if (rc) {
840 dev_err(&spmi->dev, "failed to calibrate for USR trim\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800841 goto fail;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700842 }
843 iadc->iadc_init_calib = true;
844 INIT_DELAYED_WORK(&iadc->iadc_work, qpnp_iadc_work);
845 schedule_delayed_work(&iadc->iadc_work,
846 round_jiffies_relative(msecs_to_jiffies
847 (QPNP_IADC_CALIB_SECONDS)));
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800848 mutex_init(&iadc->iadc_vadc_lock);
Siddartha Mohanadoss12a15ea2013-02-05 19:13:41 -0800849 iadc->iadc_err_cnt = 0;
850 iadc->iadc_initialized = true;
Siddartha Mohanadoss5e2988d2012-09-24 17:03:56 -0700851
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700852 return 0;
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800853fail:
Siddartha Mohanadoss32019b52012-12-23 17:05:45 -0800854 qpnp_iadc = NULL;
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800855 return rc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700856}
857
858static int __devexit qpnp_iadc_remove(struct spmi_device *spmi)
859{
860 struct qpnp_iadc_drv *iadc = dev_get_drvdata(&spmi->dev);
861 struct device_node *node = spmi->dev.of_node;
862 struct device_node *child;
863 int i = 0;
864
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800865 mutex_destroy(&iadc->iadc_vadc_lock);
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700866 for_each_child_of_node(node, child) {
867 device_remove_file(&spmi->dev,
868 &iadc->sens_attr[i].dev_attr);
869 i++;
870 }
871 dev_set_drvdata(&spmi->dev, NULL);
872
873 return 0;
874}
875
876static const struct of_device_id qpnp_iadc_match_table[] = {
877 { .compatible = "qcom,qpnp-iadc",
878 },
879 {}
880};
881
882static struct spmi_driver qpnp_iadc_driver = {
883 .driver = {
884 .name = "qcom,qpnp-iadc",
885 .of_match_table = qpnp_iadc_match_table,
886 },
887 .probe = qpnp_iadc_probe,
888 .remove = qpnp_iadc_remove,
889};
890
891static int __init qpnp_iadc_init(void)
892{
893 return spmi_driver_register(&qpnp_iadc_driver);
894}
895module_init(qpnp_iadc_init);
896
897static void __exit qpnp_iadc_exit(void)
898{
899 spmi_driver_unregister(&qpnp_iadc_driver);
900}
901module_exit(qpnp_iadc_exit);
902
903MODULE_DESCRIPTION("QPNP PMIC current ADC driver");
904MODULE_LICENSE("GPL v2");