blob: 8d9f8548a870498e94e3de1ced5811692238962c [file] [log] [blame]
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001#ifndef _ASM_X86_PERF_EVENT_H
2#define _ASM_X86_PERF_EVENT_H
Thomas Gleixner003a46c2007-10-15 13:57:47 +02003
Ingo Molnareb2b8612008-12-17 09:09:13 +01004/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +02005 * Performance event hw details:
Ingo Molnareb2b8612008-12-17 09:09:13 +01006 */
7
8#define X86_PMC_MAX_GENERIC 8
9#define X86_PMC_MAX_FIXED 3
10
Ingo Molnar862a1a52008-12-17 13:09:20 +010011#define X86_PMC_IDX_GENERIC 0
12#define X86_PMC_IDX_FIXED 32
13#define X86_PMC_IDX_MAX 64
14
Ingo Molnar241771e2008-12-03 10:39:53 +010015#define MSR_ARCH_PERFMON_PERFCTR0 0xc1
16#define MSR_ARCH_PERFMON_PERFCTR1 0xc2
Thomas Gleixner003a46c2007-10-15 13:57:47 +020017
Ingo Molnar241771e2008-12-03 10:39:53 +010018#define MSR_ARCH_PERFMON_EVENTSEL0 0x186
19#define MSR_ARCH_PERFMON_EVENTSEL1 0x187
Thomas Gleixner003a46c2007-10-15 13:57:47 +020020
Ingo Molnar241771e2008-12-03 10:39:53 +010021#define ARCH_PERFMON_EVENTSEL0_ENABLE (1 << 22)
22#define ARCH_PERFMON_EVENTSEL_INT (1 << 20)
23#define ARCH_PERFMON_EVENTSEL_OS (1 << 17)
24#define ARCH_PERFMON_EVENTSEL_USR (1 << 16)
Thomas Gleixner003a46c2007-10-15 13:57:47 +020025
Ingo Molnar2f18d1e2008-12-22 11:10:42 +010026/*
27 * Includes eventsel and unit mask as well:
28 */
29#define ARCH_PERFMON_EVENT_MASK 0xffff
30
Stephane Eranian04a705df2009-10-06 16:42:08 +020031/*
32 * filter mask to validate fixed counter events.
33 * the following filters disqualify for fixed counters:
34 * - inv
35 * - edge
36 * - cnt-mask
37 * The other filters are supported by fixed counters.
38 * The any-thread option is supported starting with v3.
39 */
40#define ARCH_PERFMON_EVENT_FILTER_MASK 0xff840000
41
Ingo Molnar241771e2008-12-03 10:39:53 +010042#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c
43#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8)
Stephane Eranian04a705df2009-10-06 16:42:08 +020044#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0
Thomas Gleixner003a46c2007-10-15 13:57:47 +020045#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \
Ingo Molnar241771e2008-12-03 10:39:53 +010046 (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX))
47
48#define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6
Thomas Gleixner003a46c2007-10-15 13:57:47 +020049
Ingo Molnareb2b8612008-12-17 09:09:13 +010050/*
51 * Intel "Architectural Performance Monitoring" CPUID
52 * detection/enumeration details:
53 */
Thomas Gleixner003a46c2007-10-15 13:57:47 +020054union cpuid10_eax {
55 struct {
56 unsigned int version_id:8;
Ingo Molnarcdd6c482009-09-21 12:02:48 +020057 unsigned int num_events:8;
Thomas Gleixner003a46c2007-10-15 13:57:47 +020058 unsigned int bit_width:8;
59 unsigned int mask_length:8;
60 } split;
61 unsigned int full;
62};
63
Ingo Molnar703e9372008-12-17 10:51:15 +010064union cpuid10_edx {
65 struct {
Ingo Molnarcdd6c482009-09-21 12:02:48 +020066 unsigned int num_events_fixed:4;
Ingo Molnar703e9372008-12-17 10:51:15 +010067 unsigned int reserved:28;
68 } split;
69 unsigned int full;
70};
71
72
73/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +020074 * Fixed-purpose performance events:
Ingo Molnar703e9372008-12-17 10:51:15 +010075 */
76
Ingo Molnar862a1a52008-12-17 13:09:20 +010077/*
78 * All 3 fixed-mode PMCs are configured via this single MSR:
79 */
80#define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d
81
82/*
83 * The counts are available in three separate MSRs:
84 */
85
Ingo Molnar703e9372008-12-17 10:51:15 +010086/* Instr_Retired.Any: */
87#define MSR_ARCH_PERFMON_FIXED_CTR0 0x309
Ingo Molnar2f18d1e2008-12-22 11:10:42 +010088#define X86_PMC_IDX_FIXED_INSTRUCTIONS (X86_PMC_IDX_FIXED + 0)
Ingo Molnar703e9372008-12-17 10:51:15 +010089
90/* CPU_CLK_Unhalted.Core: */
91#define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a
Ingo Molnar2f18d1e2008-12-22 11:10:42 +010092#define X86_PMC_IDX_FIXED_CPU_CYCLES (X86_PMC_IDX_FIXED + 1)
Ingo Molnar703e9372008-12-17 10:51:15 +010093
94/* CPU_CLK_Unhalted.Ref: */
95#define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b
Ingo Molnar2f18d1e2008-12-22 11:10:42 +010096#define X86_PMC_IDX_FIXED_BUS_CYCLES (X86_PMC_IDX_FIXED + 2)
Ingo Molnar703e9372008-12-17 10:51:15 +010097
Markus Metzger30dd5682009-07-21 15:56:48 +020098/*
99 * We model BTS tracing as another fixed-mode PMC.
100 *
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200101 * We choose a value in the middle of the fixed event range, since lower
102 * values are used by actual fixed events and higher values are used
Markus Metzger30dd5682009-07-21 15:56:48 +0200103 * to indicate other overflow conditions in the PERF_GLOBAL_STATUS msr.
104 */
105#define X86_PMC_IDX_FIXED_BTS (X86_PMC_IDX_FIXED + 16)
106
107
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200108#ifdef CONFIG_PERF_EVENTS
109extern void init_hw_perf_events(void);
110extern void perf_events_lapic_init(void);
Peter Zijlstra194002b2009-06-22 16:35:24 +0200111
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200112#define PERF_EVENT_INDEX_OFFSET 0
Peter Zijlstra194002b2009-06-22 16:35:24 +0200113
Ingo Molnar241771e2008-12-03 10:39:53 +0100114#else
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200115static inline void init_hw_perf_events(void) { }
116static inline void perf_events_lapic_init(void) { }
Ingo Molnar241771e2008-12-03 10:39:53 +0100117#endif
118
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200119#endif /* _ASM_X86_PERF_EVENT_H */