blob: b03f34d55d88a08b8a045f3132a9865fac0c92ff [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Tony Lindgren3b59b6b2005-07-10 19:58:09 +01002 * linux/arch/arm/mach-omap1/time.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * OMAP Timers
5 *
6 * Copyright (C) 2004 Nokia Corporation
Tony Lindgrenb3402cf2005-06-29 19:59:48 +01007 * Partial timer rewrite and additional dynamic tick timer support by
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * Tony Lindgen <tony@atomide.com> and
9 * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
10 *
11 * MPU timer code based on the older MPU timer code for OMAP
12 * Copyright (C) 2000 RidgeRun, Inc.
13 * Author: Greg Lonnon <glonnon@ridgerun.com>
14 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
21 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
22 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
23 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
26 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
27 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 *
31 * You should have received a copy of the GNU General Public License along
32 * with this program; if not, write to the Free Software Foundation, Inc.,
33 * 675 Mass Ave, Cambridge, MA 02139, USA.
34 */
35
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/kernel.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
40#include <linux/sched.h>
41#include <linux/spinlock.h>
Kevin Hilman075192a2007-03-08 20:32:19 +010042#include <linux/clk.h>
43#include <linux/err.h>
44#include <linux/clocksource.h>
45#include <linux/clockchips.h>
Russell Kingfced80c2008-09-06 12:10:45 +010046#include <linux/io.h>
Tony Lindgrenf376ea12011-01-18 13:25:39 -080047#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#include <asm/system.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010050#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#include <asm/leds.h>
52#include <asm/irq.h>
Tony Lindgrenf376ea12011-01-18 13:25:39 -080053#include <asm/sched_clock.h>
54
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <asm/mach/irq.h>
56#include <asm/mach/time.h>
57
Aaro Koskinen706afdd2010-11-18 19:59:46 +020058#include <plat/common.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tony Lindgren05b5ca92011-01-18 12:42:23 -080060#ifdef CONFIG_OMAP_MPU_TIMER
61
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#define OMAP_MPU_TIMER_BASE OMAP_MPU_TIMER1_BASE
63#define OMAP_MPU_TIMER_OFFSET 0x100
64
Linus Torvalds1da177e2005-04-16 15:20:36 -070065typedef struct {
66 u32 cntl; /* CNTL_TIMER, R/W */
67 u32 load_tim; /* LOAD_TIM, W */
68 u32 read_tim; /* READ_TIM, R */
69} omap_mpu_timer_regs_t;
70
Tony Lindgren94113262009-08-28 10:50:33 -070071#define omap_mpu_timer_base(n) \
72((volatile omap_mpu_timer_regs_t*)OMAP1_IO_ADDRESS(OMAP_MPU_TIMER_BASE + \
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 (n)*OMAP_MPU_TIMER_OFFSET))
74
Tony Lindgrenf376ea12011-01-18 13:25:39 -080075static inline unsigned long notrace omap_mpu_timer_read(int nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -070076{
77 volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
78 return timer->read_tim;
79}
80
Kevin Hilman075192a2007-03-08 20:32:19 +010081static inline void omap_mpu_set_autoreset(int nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -070082{
83 volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
84
Kevin Hilman075192a2007-03-08 20:32:19 +010085 timer->cntl = timer->cntl | MPU_TIMER_AR;
86}
87
88static inline void omap_mpu_remove_autoreset(int nr)
89{
90 volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
91
92 timer->cntl = timer->cntl & ~MPU_TIMER_AR;
93}
94
95static inline void omap_mpu_timer_start(int nr, unsigned long load_val,
96 int autoreset)
97{
98 volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
99 unsigned int timerflags = (MPU_TIMER_CLOCK_ENABLE | MPU_TIMER_ST);
100
101 if (autoreset) timerflags |= MPU_TIMER_AR;
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 timer->cntl = MPU_TIMER_CLOCK_ENABLE;
104 udelay(1);
105 timer->load_tim = load_val;
106 udelay(1);
Kevin Hilman075192a2007-03-08 20:32:19 +0100107 timer->cntl = timerflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108}
109
Kevin Hilman06cad092007-10-18 23:04:43 -0700110static inline void omap_mpu_timer_stop(int nr)
111{
112 volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
113
114 timer->cntl &= ~MPU_TIMER_ST;
115}
116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117/*
Kevin Hilman075192a2007-03-08 20:32:19 +0100118 * ---------------------------------------------------------------------------
119 * MPU timer 1 ... count down to zero, interrupt, reload
120 * ---------------------------------------------------------------------------
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 */
Kevin Hilman075192a2007-03-08 20:32:19 +0100122static int omap_mpu_set_next_event(unsigned long cycles,
Kevin Hilman06cad092007-10-18 23:04:43 -0700123 struct clock_event_device *evt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124{
Kevin Hilman075192a2007-03-08 20:32:19 +0100125 omap_mpu_timer_start(0, cycles, 0);
126 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127}
128
Kevin Hilman075192a2007-03-08 20:32:19 +0100129static void omap_mpu_set_mode(enum clock_event_mode mode,
130 struct clock_event_device *evt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131{
Kevin Hilman075192a2007-03-08 20:32:19 +0100132 switch (mode) {
133 case CLOCK_EVT_MODE_PERIODIC:
134 omap_mpu_set_autoreset(0);
135 break;
136 case CLOCK_EVT_MODE_ONESHOT:
Kevin Hilman06cad092007-10-18 23:04:43 -0700137 omap_mpu_timer_stop(0);
Kevin Hilman075192a2007-03-08 20:32:19 +0100138 omap_mpu_remove_autoreset(0);
139 break;
140 case CLOCK_EVT_MODE_UNUSED:
141 case CLOCK_EVT_MODE_SHUTDOWN:
Thomas Gleixner18de5bc2007-07-21 04:37:34 -0700142 case CLOCK_EVT_MODE_RESUME:
Kevin Hilman075192a2007-03-08 20:32:19 +0100143 break;
144 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145}
146
Kevin Hilman075192a2007-03-08 20:32:19 +0100147static struct clock_event_device clockevent_mpu_timer1 = {
148 .name = "mpu_timer1",
Will Newtonc6b349e2008-03-11 09:47:43 +0000149 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
Kevin Hilman075192a2007-03-08 20:32:19 +0100150 .shift = 32,
151 .set_next_event = omap_mpu_set_next_event,
152 .set_mode = omap_mpu_set_mode,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153};
154
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700155static irqreturn_t omap_mpu_timer1_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156{
Kevin Hilman075192a2007-03-08 20:32:19 +0100157 struct clock_event_device *evt = &clockevent_mpu_timer1;
158
159 evt->event_handler(evt);
160
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 return IRQ_HANDLED;
162}
163
164static struct irqaction omap_mpu_timer1_irq = {
Kevin Hilman075192a2007-03-08 20:32:19 +0100165 .name = "mpu_timer1",
Bernhard Walleb30faba2007-05-08 00:35:39 -0700166 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Russell King09b8b5f2005-06-26 17:06:36 +0100167 .handler = omap_mpu_timer1_interrupt,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168};
169
Kevin Hilman075192a2007-03-08 20:32:19 +0100170static __init void omap_init_mpu_timer(unsigned long rate)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 setup_irq(INT_TIMER1, &omap_mpu_timer1_irq);
Kevin Hilman075192a2007-03-08 20:32:19 +0100173 omap_mpu_timer_start(0, (rate / HZ) - 1, 1);
174
175 clockevent_mpu_timer1.mult = div_sc(rate, NSEC_PER_SEC,
176 clockevent_mpu_timer1.shift);
177 clockevent_mpu_timer1.max_delta_ns =
178 clockevent_delta2ns(-1, &clockevent_mpu_timer1);
179 clockevent_mpu_timer1.min_delta_ns =
180 clockevent_delta2ns(1, &clockevent_mpu_timer1);
181
Rusty Russell320ab2b2008-12-13 21:20:26 +1030182 clockevent_mpu_timer1.cpumask = cpumask_of(0);
Kevin Hilman075192a2007-03-08 20:32:19 +0100183 clockevents_register_device(&clockevent_mpu_timer1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184}
185
Kevin Hilman075192a2007-03-08 20:32:19 +0100186
187/*
188 * ---------------------------------------------------------------------------
189 * MPU timer 2 ... free running 32-bit clock source and scheduler clock
190 * ---------------------------------------------------------------------------
191 */
192
193static unsigned long omap_mpu_timer2_overflows;
194
195static irqreturn_t omap_mpu_timer2_interrupt(int irq, void *dev_id)
196{
197 omap_mpu_timer2_overflows++;
198 return IRQ_HANDLED;
199}
200
201static struct irqaction omap_mpu_timer2_irq = {
202 .name = "mpu_timer2",
203 .flags = IRQF_DISABLED,
204 .handler = omap_mpu_timer2_interrupt,
205};
206
Magnus Damm8e196082009-04-21 12:24:00 -0700207static cycle_t mpu_read(struct clocksource *cs)
Kevin Hilman075192a2007-03-08 20:32:19 +0100208{
209 return ~omap_mpu_timer_read(1);
210}
211
212static struct clocksource clocksource_mpu = {
213 .name = "mpu_timer2",
214 .rating = 300,
215 .read = mpu_read,
216 .mask = CLOCKSOURCE_MASK(32),
Kevin Hilman075192a2007-03-08 20:32:19 +0100217 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
218};
219
Tony Lindgrenf376ea12011-01-18 13:25:39 -0800220static DEFINE_CLOCK_DATA(cd);
221
222static void notrace mpu_update_sched_clock(void)
223{
224 u32 cyc = mpu_read(&clocksource_mpu);
225 update_sched_clock(&cd, cyc, (u32)~0);
226}
227
Kevin Hilman075192a2007-03-08 20:32:19 +0100228static void __init omap_init_clocksource(unsigned long rate)
229{
230 static char err[] __initdata = KERN_ERR
231 "%s: can't register clocksource!\n";
232
Kevin Hilman075192a2007-03-08 20:32:19 +0100233 setup_irq(INT_TIMER2, &omap_mpu_timer2_irq);
234 omap_mpu_timer_start(1, ~0, 1);
Tony Lindgrenf376ea12011-01-18 13:25:39 -0800235 init_sched_clock(&cd, mpu_update_sched_clock, 32, rate);
Kevin Hilman075192a2007-03-08 20:32:19 +0100236
Russell King8437c252010-12-13 13:18:44 +0000237 if (clocksource_register_hz(&clocksource_mpu, rate))
Kevin Hilman075192a2007-03-08 20:32:19 +0100238 printk(err, clocksource_mpu.name);
239}
240
Tony Lindgren05b5ca92011-01-18 12:42:23 -0800241static void __init omap_mpu_timer_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242{
Kevin Hilman075192a2007-03-08 20:32:19 +0100243 struct clk *ck_ref = clk_get(NULL, "ck_ref");
244 unsigned long rate;
245
246 BUG_ON(IS_ERR(ck_ref));
247
248 rate = clk_get_rate(ck_ref);
249 clk_put(ck_ref);
250
251 /* PTV = 0 */
252 rate /= 2;
253
254 omap_init_mpu_timer(rate);
255 omap_init_clocksource(rate);
Tony Lindgren05b5ca92011-01-18 12:42:23 -0800256}
257
258#else
259static inline void omap_mpu_timer_init(void)
260{
261 pr_err("Bogus timer, should not happen\n");
262}
263#endif /* CONFIG_OMAP_MPU_TIMER */
264
265static inline int omap_32k_timer_usable(void)
266{
267 int res = false;
268
269 if (cpu_is_omap730() || cpu_is_omap15xx())
270 return res;
271
272#ifdef CONFIG_OMAP_32K_TIMER
273 res = omap_32k_timer_init();
274#endif
275
276 return res;
277}
278
279/*
280 * ---------------------------------------------------------------------------
281 * Timer initialization
282 * ---------------------------------------------------------------------------
283 */
284static void __init omap_timer_init(void)
285{
286 if (!omap_32k_timer_usable())
287 omap_mpu_timer_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288}
289
290struct sys_timer omap_timer = {
291 .init = omap_timer_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292};