Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 1 | #ifndef _INTEL_RINGBUFFER_H_ |
| 2 | #define _INTEL_RINGBUFFER_H_ |
| 3 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 4 | enum { |
| 5 | RCS = 0x0, |
| 6 | VCS, |
| 7 | BCS, |
| 8 | I915_NUM_RINGS, |
| 9 | }; |
| 10 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 11 | struct intel_hw_status_page { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 12 | u32 __iomem *page_addr; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 13 | unsigned int gfx_addr; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 14 | struct drm_i915_gem_object *obj; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 15 | }; |
| 16 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 17 | #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base)) |
| 18 | #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 19 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 20 | #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base)) |
| 21 | #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 22 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 23 | #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base)) |
| 24 | #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 25 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 26 | #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base)) |
| 27 | #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val) |
Zou Nan hai | cae5852 | 2010-11-09 17:17:32 +0800 | [diff] [blame] | 28 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 29 | #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base)) |
| 30 | #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val) |
Daniel Vetter | 870e86d | 2010-08-02 16:29:44 +0200 | [diff] [blame] | 31 | |
Ben Widawsky | b7287d8 | 2011-04-25 11:22:22 -0700 | [diff] [blame] | 32 | #define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base)) |
| 33 | #define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base)) |
| 34 | #define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base)) |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 35 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 36 | struct intel_ring_buffer { |
| 37 | const char *name; |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 38 | enum intel_ring_id { |
| 39 | RING_RENDER = 0x1, |
| 40 | RING_BSD = 0x2, |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 41 | RING_BLT = 0x4, |
Chris Wilson | 9220434 | 2010-09-18 11:02:01 +0100 | [diff] [blame] | 42 | } id; |
Daniel Vetter | 333e9fe | 2010-08-02 16:24:01 +0200 | [diff] [blame] | 43 | u32 mmio_base; |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 44 | void __iomem *virtual_start; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 45 | struct drm_device *dev; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 46 | struct drm_i915_gem_object *obj; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 47 | |
Chris Wilson | 8c0a6bf | 2010-12-09 12:56:37 +0000 | [diff] [blame] | 48 | u32 head; |
| 49 | u32 tail; |
Chris Wilson | 780f0ca | 2010-09-23 17:45:39 +0100 | [diff] [blame] | 50 | int space; |
Chris Wilson | c2c347a9 | 2010-10-27 15:11:53 +0100 | [diff] [blame] | 51 | int size; |
Chris Wilson | 55249ba | 2010-12-22 14:04:47 +0000 | [diff] [blame] | 52 | int effective_size; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 53 | struct intel_hw_status_page status_page; |
| 54 | |
Chris Wilson | 0dc79fb | 2011-01-05 10:32:24 +0000 | [diff] [blame] | 55 | spinlock_t irq_lock; |
Chris Wilson | 01a0333 | 2011-01-04 22:22:56 +0000 | [diff] [blame] | 56 | u32 irq_refcount; |
Chris Wilson | 0f46832f | 2011-01-04 17:35:21 +0000 | [diff] [blame] | 57 | u32 irq_mask; |
Chris Wilson | b222349 | 2010-10-27 15:27:33 +0100 | [diff] [blame] | 58 | u32 irq_seqno; /* last seq seem at irq time */ |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 59 | u32 trace_irq_seqno; |
Chris Wilson | b222349 | 2010-10-27 15:27:33 +0100 | [diff] [blame] | 60 | u32 waiting_seqno; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 61 | u32 sync_seqno[I915_NUM_RINGS-1]; |
Chris Wilson | b13c2b9 | 2010-12-13 16:54:50 +0000 | [diff] [blame] | 62 | bool __must_check (*irq_get)(struct intel_ring_buffer *ring); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 63 | void (*irq_put)(struct intel_ring_buffer *ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 64 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 65 | int (*init)(struct intel_ring_buffer *ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 66 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 67 | void (*write_tail)(struct intel_ring_buffer *ring, |
Chris Wilson | 297b0c5 | 2010-10-22 17:02:41 +0100 | [diff] [blame] | 68 | u32 value); |
Chris Wilson | b72f3ac | 2011-01-04 17:34:02 +0000 | [diff] [blame] | 69 | int __must_check (*flush)(struct intel_ring_buffer *ring, |
| 70 | u32 invalidate_domains, |
| 71 | u32 flush_domains); |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 72 | int (*add_request)(struct intel_ring_buffer *ring, |
| 73 | u32 *seqno); |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 74 | u32 (*get_seqno)(struct intel_ring_buffer *ring); |
| 75 | int (*dispatch_execbuffer)(struct intel_ring_buffer *ring, |
Chris Wilson | c4e7a41 | 2010-11-30 14:10:25 +0000 | [diff] [blame] | 76 | u32 offset, u32 length); |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 77 | void (*cleanup)(struct intel_ring_buffer *ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 78 | |
| 79 | /** |
| 80 | * List of objects currently involved in rendering from the |
| 81 | * ringbuffer. |
| 82 | * |
| 83 | * Includes buffers having the contents of their GPU caches |
| 84 | * flushed, not necessarily primitives. last_rendering_seqno |
| 85 | * represents when the rendering involved will be completed. |
| 86 | * |
| 87 | * A reference is held on the buffer while on this list. |
| 88 | */ |
| 89 | struct list_head active_list; |
| 90 | |
| 91 | /** |
| 92 | * List of breadcrumbs associated with GPU requests currently |
| 93 | * outstanding. |
| 94 | */ |
| 95 | struct list_head request_list; |
| 96 | |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 97 | /** |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 98 | * List of objects currently pending a GPU write flush. |
| 99 | * |
| 100 | * All elements on this list will belong to either the |
| 101 | * active_list or flushing_list, last_rendering_seqno can |
| 102 | * be used to differentiate between the two elements. |
| 103 | */ |
| 104 | struct list_head gpu_write_list; |
| 105 | |
| 106 | /** |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 107 | * Do we have some not yet emitted requests outstanding? |
| 108 | */ |
Chris Wilson | 5d97eb6 | 2010-11-10 20:40:02 +0000 | [diff] [blame] | 109 | u32 outstanding_lazy_request; |
Chris Wilson | a56ba56 | 2010-09-28 10:07:56 +0100 | [diff] [blame] | 110 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 111 | wait_queue_head_t irq_queue; |
| 112 | drm_local_map_t map; |
Zou Nan hai | 8d19215 | 2010-11-02 16:31:01 +0800 | [diff] [blame] | 113 | |
| 114 | void *private; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 115 | }; |
| 116 | |
| 117 | static inline u32 |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 118 | intel_ring_sync_index(struct intel_ring_buffer *ring, |
| 119 | struct intel_ring_buffer *other) |
| 120 | { |
| 121 | int idx; |
| 122 | |
| 123 | /* |
| 124 | * cs -> 0 = vcs, 1 = bcs |
| 125 | * vcs -> 0 = bcs, 1 = cs, |
| 126 | * bcs -> 0 = cs, 1 = vcs. |
| 127 | */ |
| 128 | |
| 129 | idx = (other - ring) - 1; |
| 130 | if (idx < 0) |
| 131 | idx += I915_NUM_RINGS; |
| 132 | |
| 133 | return idx; |
| 134 | } |
| 135 | |
| 136 | static inline u32 |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 137 | intel_read_status_page(struct intel_ring_buffer *ring, |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 138 | int reg) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 139 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 140 | return ioread32(ring->status_page.page_addr + reg); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 141 | } |
| 142 | |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 143 | /** |
| 144 | * Reads a dword out of the status page, which is written to from the command |
| 145 | * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or |
| 146 | * MI_STORE_DATA_IMM. |
| 147 | * |
| 148 | * The following dwords have a reserved meaning: |
| 149 | * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes. |
| 150 | * 0x04: ring 0 head pointer |
| 151 | * 0x05: ring 1 head pointer (915-class) |
| 152 | * 0x06: ring 2 head pointer (915-class) |
| 153 | * 0x10-0x1b: Context status DWords (GM45) |
| 154 | * 0x1f: Last written status offset. (GM45) |
| 155 | * |
| 156 | * The area from dword 0x20 to 0x3ff is available for driver usage. |
| 157 | */ |
| 158 | #define READ_HWSP(dev_priv, reg) intel_read_status_page(LP_RING(dev_priv), reg) |
| 159 | #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX) |
| 160 | #define I915_GEM_HWS_INDEX 0x20 |
| 161 | #define I915_BREADCRUMB_INDEX 0x21 |
| 162 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 163 | void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring); |
Ben Widawsky | 96f298a | 2011-03-19 18:14:27 -0700 | [diff] [blame] | 164 | |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 165 | int __must_check intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n); |
Ben Widawsky | 96f298a | 2011-03-19 18:14:27 -0700 | [diff] [blame] | 166 | static inline int intel_wait_ring_idle(struct intel_ring_buffer *ring) |
| 167 | { |
| 168 | return intel_wait_ring_buffer(ring, ring->space - 8); |
| 169 | } |
| 170 | |
Chris Wilson | e1f99ce | 2010-10-27 12:45:26 +0100 | [diff] [blame] | 171 | int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n); |
Chris Wilson | e898cd2 | 2010-08-04 15:18:14 +0100 | [diff] [blame] | 172 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 173 | static inline void intel_ring_emit(struct intel_ring_buffer *ring, |
| 174 | u32 data) |
Chris Wilson | e898cd2 | 2010-08-04 15:18:14 +0100 | [diff] [blame] | 175 | { |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 176 | iowrite32(data, ring->virtual_start + ring->tail); |
Chris Wilson | e898cd2 | 2010-08-04 15:18:14 +0100 | [diff] [blame] | 177 | ring->tail += 4; |
| 178 | } |
| 179 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 180 | void intel_ring_advance(struct intel_ring_buffer *ring); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 181 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 182 | u32 intel_ring_get_seqno(struct intel_ring_buffer *ring); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 183 | int intel_ring_sync(struct intel_ring_buffer *ring, |
| 184 | struct intel_ring_buffer *to, |
| 185 | u32 seqno); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 186 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 187 | int intel_init_render_ring_buffer(struct drm_device *dev); |
| 188 | int intel_init_bsd_ring_buffer(struct drm_device *dev); |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 189 | int intel_init_blt_ring_buffer(struct drm_device *dev); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 190 | |
Chris Wilson | 78501ea | 2010-10-27 12:18:21 +0100 | [diff] [blame] | 191 | u32 intel_ring_get_active_head(struct intel_ring_buffer *ring); |
| 192 | void intel_ring_setup_status_page(struct intel_ring_buffer *ring); |
Daniel Vetter | 79f321b | 2010-09-24 21:20:10 +0200 | [diff] [blame] | 193 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 194 | static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno) |
| 195 | { |
| 196 | if (ring->trace_irq_seqno == 0 && ring->irq_get(ring)) |
| 197 | ring->trace_irq_seqno = seqno; |
| 198 | } |
| 199 | |
Chris Wilson | e8616b6 | 2011-01-20 09:57:11 +0000 | [diff] [blame] | 200 | /* DRI warts */ |
| 201 | int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size); |
| 202 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 203 | #endif /* _INTEL_RINGBUFFER_H_ */ |