blob: ce14aa6dd672802dd61659cdfb13201c8fabba0c [file] [log] [blame]
Archit Tanejae1ef4d22010-09-15 18:47:29 +05301/*
2 * linux/drivers/video/omap2/dss/dss_features.c
3 *
4 * Copyright (C) 2010 Texas Instruments
5 * Author: Archit Taneja <archit@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include <linux/kernel.h>
21#include <linux/types.h>
22#include <linux/err.h>
23#include <linux/slab.h>
24
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030025#include <video/omapdss.h>
Archit Tanejae1ef4d22010-09-15 18:47:29 +053026#include <plat/cpu.h>
27
Archit Taneja067a57e2011-03-02 11:57:25 +053028#include "dss.h"
Archit Tanejae1ef4d22010-09-15 18:47:29 +053029#include "dss_features.h"
30
31/* Defines a generic omap register field */
32struct dss_reg_field {
Archit Tanejae1ef4d22010-09-15 18:47:29 +053033 u8 start, end;
34};
35
Taneja, Archit31ef8232011-03-14 23:28:22 -050036struct dss_param_range {
37 int min, max;
38};
39
Archit Tanejae1ef4d22010-09-15 18:47:29 +053040struct omap_dss_features {
41 const struct dss_reg_field *reg_fields;
42 const int num_reg_fields;
43
Archit Tanejac124f232012-01-30 10:52:39 +053044 const enum dss_feat_id *features;
45 const int num_features;
Archit Tanejae1ef4d22010-09-15 18:47:29 +053046
47 const int num_mgrs;
48 const int num_ovls;
49 const enum omap_display_type *supported_displays;
50 const enum omap_color_mode *supported_color_modes;
Tomi Valkeinen67019db2011-08-15 15:18:15 +030051 const enum omap_overlay_caps *overlay_caps;
Taneja, Archit235e7db2011-03-14 23:28:21 -050052 const char * const *clksrc_names;
Taneja, Archit31ef8232011-03-14 23:28:22 -050053 const struct dss_param_range *dss_params;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030054
55 const u32 buffer_size_unit;
56 const u32 burst_size_unit;
Archit Tanejae1ef4d22010-09-15 18:47:29 +053057};
58
59/* This struct is assigned to one of the below during initialization */
Tomi Valkeinenea290332011-04-20 10:09:36 +030060static const struct omap_dss_features *omap_current_dss_features;
Archit Tanejae1ef4d22010-09-15 18:47:29 +053061
62static const struct dss_reg_field omap2_dss_reg_fields[] = {
Taneja, Archit49641112011-03-14 23:28:23 -050063 [FEAT_REG_FIRHINC] = { 11, 0 },
64 [FEAT_REG_FIRVINC] = { 27, 16 },
65 [FEAT_REG_FIFOLOWTHRESHOLD] = { 8, 0 },
66 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 24, 16 },
67 [FEAT_REG_FIFOSIZE] = { 8, 0 },
68 [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
69 [FEAT_REG_VERTICALACCU] = { 25, 16 },
70 [FEAT_REG_DISPC_CLK_SWITCH] = { 0, 0 },
71 [FEAT_REG_DSIPLL_REGN] = { 0, 0 },
72 [FEAT_REG_DSIPLL_REGM] = { 0, 0 },
73 [FEAT_REG_DSIPLL_REGM_DISPC] = { 0, 0 },
74 [FEAT_REG_DSIPLL_REGM_DSI] = { 0, 0 },
Archit Tanejae1ef4d22010-09-15 18:47:29 +053075};
76
77static const struct dss_reg_field omap3_dss_reg_fields[] = {
Taneja, Archit49641112011-03-14 23:28:23 -050078 [FEAT_REG_FIRHINC] = { 12, 0 },
79 [FEAT_REG_FIRVINC] = { 28, 16 },
80 [FEAT_REG_FIFOLOWTHRESHOLD] = { 11, 0 },
81 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 27, 16 },
82 [FEAT_REG_FIFOSIZE] = { 10, 0 },
83 [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
84 [FEAT_REG_VERTICALACCU] = { 25, 16 },
85 [FEAT_REG_DISPC_CLK_SWITCH] = { 0, 0 },
86 [FEAT_REG_DSIPLL_REGN] = { 7, 1 },
87 [FEAT_REG_DSIPLL_REGM] = { 18, 8 },
88 [FEAT_REG_DSIPLL_REGM_DISPC] = { 22, 19 },
89 [FEAT_REG_DSIPLL_REGM_DSI] = { 26, 23 },
Archit Taneja87a74842011-03-02 11:19:50 +053090};
91
92static const struct dss_reg_field omap4_dss_reg_fields[] = {
Taneja, Archit49641112011-03-14 23:28:23 -050093 [FEAT_REG_FIRHINC] = { 12, 0 },
94 [FEAT_REG_FIRVINC] = { 28, 16 },
95 [FEAT_REG_FIFOLOWTHRESHOLD] = { 15, 0 },
96 [FEAT_REG_FIFOHIGHTHRESHOLD] = { 31, 16 },
97 [FEAT_REG_FIFOSIZE] = { 15, 0 },
98 [FEAT_REG_HORIZONTALACCU] = { 10, 0 },
99 [FEAT_REG_VERTICALACCU] = { 26, 16 },
100 [FEAT_REG_DISPC_CLK_SWITCH] = { 9, 8 },
101 [FEAT_REG_DSIPLL_REGN] = { 8, 1 },
102 [FEAT_REG_DSIPLL_REGM] = { 20, 9 },
103 [FEAT_REG_DSIPLL_REGM_DISPC] = { 25, 21 },
104 [FEAT_REG_DSIPLL_REGM_DSI] = { 30, 26 },
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530105};
106
107static const enum omap_display_type omap2_dss_supported_displays[] = {
108 /* OMAP_DSS_CHANNEL_LCD */
Tomi Valkeinenf8df01f2011-02-24 14:21:25 +0200109 OMAP_DISPLAY_TYPE_DPI | OMAP_DISPLAY_TYPE_DBI,
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530110
111 /* OMAP_DSS_CHANNEL_DIGIT */
112 OMAP_DISPLAY_TYPE_VENC,
113};
114
Tomi Valkeinen4e777dd2011-02-24 14:20:31 +0200115static const enum omap_display_type omap3430_dss_supported_displays[] = {
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530116 /* OMAP_DSS_CHANNEL_LCD */
117 OMAP_DISPLAY_TYPE_DPI | OMAP_DISPLAY_TYPE_DBI |
118 OMAP_DISPLAY_TYPE_SDI | OMAP_DISPLAY_TYPE_DSI,
119
120 /* OMAP_DSS_CHANNEL_DIGIT */
121 OMAP_DISPLAY_TYPE_VENC,
122};
123
Tomi Valkeinen4e777dd2011-02-24 14:20:31 +0200124static const enum omap_display_type omap3630_dss_supported_displays[] = {
125 /* OMAP_DSS_CHANNEL_LCD */
126 OMAP_DISPLAY_TYPE_DPI | OMAP_DISPLAY_TYPE_DBI |
127 OMAP_DISPLAY_TYPE_DSI,
128
129 /* OMAP_DSS_CHANNEL_DIGIT */
130 OMAP_DISPLAY_TYPE_VENC,
131};
132
Archit Tanejad50cd032010-12-02 11:27:08 +0000133static const enum omap_display_type omap4_dss_supported_displays[] = {
134 /* OMAP_DSS_CHANNEL_LCD */
135 OMAP_DISPLAY_TYPE_DBI | OMAP_DISPLAY_TYPE_DSI,
136
137 /* OMAP_DSS_CHANNEL_DIGIT */
Mythri P Kb1196012011-03-08 17:15:54 +0530138 OMAP_DISPLAY_TYPE_VENC | OMAP_DISPLAY_TYPE_HDMI,
Archit Tanejad50cd032010-12-02 11:27:08 +0000139
140 /* OMAP_DSS_CHANNEL_LCD2 */
141 OMAP_DISPLAY_TYPE_DPI | OMAP_DISPLAY_TYPE_DBI |
142 OMAP_DISPLAY_TYPE_DSI,
143};
144
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530145static const enum omap_color_mode omap2_dss_supported_color_modes[] = {
146 /* OMAP_DSS_GFX */
147 OMAP_DSS_COLOR_CLUT1 | OMAP_DSS_COLOR_CLUT2 |
148 OMAP_DSS_COLOR_CLUT4 | OMAP_DSS_COLOR_CLUT8 |
149 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_RGB16 |
150 OMAP_DSS_COLOR_RGB24U | OMAP_DSS_COLOR_RGB24P,
151
152 /* OMAP_DSS_VIDEO1 */
153 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
154 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_YUV2 |
155 OMAP_DSS_COLOR_UYVY,
156
157 /* OMAP_DSS_VIDEO2 */
158 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
159 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_YUV2 |
160 OMAP_DSS_COLOR_UYVY,
161};
162
163static const enum omap_color_mode omap3_dss_supported_color_modes[] = {
164 /* OMAP_DSS_GFX */
165 OMAP_DSS_COLOR_CLUT1 | OMAP_DSS_COLOR_CLUT2 |
166 OMAP_DSS_COLOR_CLUT4 | OMAP_DSS_COLOR_CLUT8 |
167 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_ARGB16 |
168 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
169 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_ARGB32 |
170 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_RGBX32,
171
172 /* OMAP_DSS_VIDEO1 */
173 OMAP_DSS_COLOR_RGB24U | OMAP_DSS_COLOR_RGB24P |
174 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_RGB16 |
175 OMAP_DSS_COLOR_YUV2 | OMAP_DSS_COLOR_UYVY,
176
177 /* OMAP_DSS_VIDEO2 */
178 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_ARGB16 |
179 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
180 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_YUV2 |
181 OMAP_DSS_COLOR_UYVY | OMAP_DSS_COLOR_ARGB32 |
182 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_RGBX32,
183};
184
Amber Jainf20e4222011-05-19 19:47:50 +0530185static const enum omap_color_mode omap4_dss_supported_color_modes[] = {
186 /* OMAP_DSS_GFX */
187 OMAP_DSS_COLOR_CLUT1 | OMAP_DSS_COLOR_CLUT2 |
188 OMAP_DSS_COLOR_CLUT4 | OMAP_DSS_COLOR_CLUT8 |
189 OMAP_DSS_COLOR_RGB12U | OMAP_DSS_COLOR_ARGB16 |
190 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB24U |
191 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_ARGB32 |
192 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_RGBX32 |
Lajos Molnar08f32672012-02-21 19:36:30 +0530193 OMAP_DSS_COLOR_ARGB16_1555 | OMAP_DSS_COLOR_RGBX16 |
194 OMAP_DSS_COLOR_RGBA16 | OMAP_DSS_COLOR_XRGB16_1555,
Amber Jainf20e4222011-05-19 19:47:50 +0530195
196 /* OMAP_DSS_VIDEO1 */
197 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB12U |
198 OMAP_DSS_COLOR_YUV2 | OMAP_DSS_COLOR_ARGB16_1555 |
199 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_NV12 |
200 OMAP_DSS_COLOR_RGBA16 | OMAP_DSS_COLOR_RGB24U |
201 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_UYVY |
202 OMAP_DSS_COLOR_ARGB16 | OMAP_DSS_COLOR_XRGB16_1555 |
203 OMAP_DSS_COLOR_ARGB32 | OMAP_DSS_COLOR_RGBX16 |
204 OMAP_DSS_COLOR_RGBX32,
205
206 /* OMAP_DSS_VIDEO2 */
207 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB12U |
208 OMAP_DSS_COLOR_YUV2 | OMAP_DSS_COLOR_ARGB16_1555 |
209 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_NV12 |
210 OMAP_DSS_COLOR_RGBA16 | OMAP_DSS_COLOR_RGB24U |
211 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_UYVY |
212 OMAP_DSS_COLOR_ARGB16 | OMAP_DSS_COLOR_XRGB16_1555 |
213 OMAP_DSS_COLOR_ARGB32 | OMAP_DSS_COLOR_RGBX16 |
214 OMAP_DSS_COLOR_RGBX32,
Archit Tanejab8c095b2011-09-13 18:20:33 +0530215
216 /* OMAP_DSS_VIDEO3 */
217 OMAP_DSS_COLOR_RGB16 | OMAP_DSS_COLOR_RGB12U |
218 OMAP_DSS_COLOR_YUV2 | OMAP_DSS_COLOR_ARGB16_1555 |
219 OMAP_DSS_COLOR_RGBA32 | OMAP_DSS_COLOR_NV12 |
220 OMAP_DSS_COLOR_RGBA16 | OMAP_DSS_COLOR_RGB24U |
221 OMAP_DSS_COLOR_RGB24P | OMAP_DSS_COLOR_UYVY |
222 OMAP_DSS_COLOR_ARGB16 | OMAP_DSS_COLOR_XRGB16_1555 |
223 OMAP_DSS_COLOR_ARGB32 | OMAP_DSS_COLOR_RGBX16 |
224 OMAP_DSS_COLOR_RGBX32,
Amber Jainf20e4222011-05-19 19:47:50 +0530225};
226
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300227static const enum omap_overlay_caps omap2_dss_overlay_caps[] = {
228 /* OMAP_DSS_GFX */
229 0,
230
231 /* OMAP_DSS_VIDEO1 */
232 OMAP_DSS_OVL_CAP_SCALE,
233
234 /* OMAP_DSS_VIDEO2 */
235 OMAP_DSS_OVL_CAP_SCALE,
236};
237
238static const enum omap_overlay_caps omap3430_dss_overlay_caps[] = {
239 /* OMAP_DSS_GFX */
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300240 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300241
242 /* OMAP_DSS_VIDEO1 */
243 OMAP_DSS_OVL_CAP_SCALE,
244
245 /* OMAP_DSS_VIDEO2 */
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300246 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300247};
248
249static const enum omap_overlay_caps omap3630_dss_overlay_caps[] = {
250 /* OMAP_DSS_GFX */
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300251 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300252
253 /* OMAP_DSS_VIDEO1 */
254 OMAP_DSS_OVL_CAP_SCALE,
255
256 /* OMAP_DSS_VIDEO2 */
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300257 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
258 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300259};
260
261static const enum omap_overlay_caps omap4_dss_overlay_caps[] = {
262 /* OMAP_DSS_GFX */
Archit Taneja11354dd2011-09-26 11:47:29 +0530263 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
264 OMAP_DSS_OVL_CAP_ZORDER,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300265
266 /* OMAP_DSS_VIDEO1 */
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300267 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
Archit Taneja11354dd2011-09-26 11:47:29 +0530268 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300269
270 /* OMAP_DSS_VIDEO2 */
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300271 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
Archit Taneja11354dd2011-09-26 11:47:29 +0530272 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER,
Archit Tanejab8c095b2011-09-13 18:20:33 +0530273
274 /* OMAP_DSS_VIDEO3 */
275 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
276 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300277};
278
Taneja, Archit235e7db2011-03-14 23:28:21 -0500279static const char * const omap2_dss_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +0530280 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "N/A",
281 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "N/A",
282 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCLK1",
Archit Taneja067a57e2011-03-02 11:57:25 +0530283};
284
Taneja, Archit235e7db2011-03-14 23:28:21 -0500285static const char * const omap3_dss_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +0530286 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI1_PLL_FCLK",
287 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI2_PLL_FCLK",
288 [OMAP_DSS_CLK_SRC_FCK] = "DSS1_ALWON_FCLK",
Archit Taneja067a57e2011-03-02 11:57:25 +0530289};
290
Taneja, Archit235e7db2011-03-14 23:28:21 -0500291static const char * const omap4_dss_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +0530292 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "PLL1_CLK1",
293 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "PLL1_CLK2",
294 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCLK",
Archit Taneja5a8b5722011-05-12 17:26:29 +0530295 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "PLL2_CLK1",
296 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "PLL2_CLK2",
Taneja, Architea751592011-03-08 05:50:35 -0600297};
298
Taneja, Archit31ef8232011-03-14 23:28:22 -0500299static const struct dss_param_range omap2_dss_param_range[] = {
Taneja, Archit49641112011-03-14 23:28:23 -0500300 [FEAT_PARAM_DSS_FCK] = { 0, 173000000 },
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +0300301 [FEAT_PARAM_DSS_PCD] = { 2, 255 },
Taneja, Archit49641112011-03-14 23:28:23 -0500302 [FEAT_PARAM_DSIPLL_REGN] = { 0, 0 },
303 [FEAT_PARAM_DSIPLL_REGM] = { 0, 0 },
304 [FEAT_PARAM_DSIPLL_REGM_DISPC] = { 0, 0 },
305 [FEAT_PARAM_DSIPLL_REGM_DSI] = { 0, 0 },
306 [FEAT_PARAM_DSIPLL_FINT] = { 0, 0 },
307 [FEAT_PARAM_DSIPLL_LPDIV] = { 0, 0 },
Archit Taneja0373cac2011-09-08 13:25:17 +0530308 [FEAT_PARAM_DOWNSCALE] = { 1, 2 },
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +0530309 /*
310 * Assuming the line width buffer to be 768 pixels as OMAP2 DISPC
311 * scaler cannot scale a image with width more than 768.
312 */
313 [FEAT_PARAM_LINEWIDTH] = { 1, 768 },
Taneja, Archit31ef8232011-03-14 23:28:22 -0500314};
315
316static const struct dss_param_range omap3_dss_param_range[] = {
Taneja, Archit49641112011-03-14 23:28:23 -0500317 [FEAT_PARAM_DSS_FCK] = { 0, 173000000 },
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +0300318 [FEAT_PARAM_DSS_PCD] = { 1, 255 },
Taneja, Archit49641112011-03-14 23:28:23 -0500319 [FEAT_PARAM_DSIPLL_REGN] = { 0, (1 << 7) - 1 },
320 [FEAT_PARAM_DSIPLL_REGM] = { 0, (1 << 11) - 1 },
321 [FEAT_PARAM_DSIPLL_REGM_DISPC] = { 0, (1 << 4) - 1 },
322 [FEAT_PARAM_DSIPLL_REGM_DSI] = { 0, (1 << 4) - 1 },
323 [FEAT_PARAM_DSIPLL_FINT] = { 750000, 2100000 },
324 [FEAT_PARAM_DSIPLL_LPDIV] = { 1, (1 << 13) - 1},
Archit Taneja0373cac2011-09-08 13:25:17 +0530325 [FEAT_PARAM_DOWNSCALE] = { 1, 4 },
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +0530326 [FEAT_PARAM_LINEWIDTH] = { 1, 1024 },
Taneja, Archit31ef8232011-03-14 23:28:22 -0500327};
328
329static const struct dss_param_range omap4_dss_param_range[] = {
Taneja, Archit49641112011-03-14 23:28:23 -0500330 [FEAT_PARAM_DSS_FCK] = { 0, 186000000 },
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +0300331 [FEAT_PARAM_DSS_PCD] = { 1, 255 },
Taneja, Archit49641112011-03-14 23:28:23 -0500332 [FEAT_PARAM_DSIPLL_REGN] = { 0, (1 << 8) - 1 },
333 [FEAT_PARAM_DSIPLL_REGM] = { 0, (1 << 12) - 1 },
334 [FEAT_PARAM_DSIPLL_REGM_DISPC] = { 0, (1 << 5) - 1 },
335 [FEAT_PARAM_DSIPLL_REGM_DSI] = { 0, (1 << 5) - 1 },
336 [FEAT_PARAM_DSIPLL_FINT] = { 500000, 2500000 },
337 [FEAT_PARAM_DSIPLL_LPDIV] = { 0, (1 << 13) - 1 },
Archit Taneja0373cac2011-09-08 13:25:17 +0530338 [FEAT_PARAM_DOWNSCALE] = { 1, 4 },
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +0530339 [FEAT_PARAM_LINEWIDTH] = { 1, 2048 },
Taneja, Archit31ef8232011-03-14 23:28:22 -0500340};
341
Archit Tanejac124f232012-01-30 10:52:39 +0530342static const enum dss_feat_id omap2_dss_feat_list[] = {
343 FEAT_LCDENABLEPOL,
344 FEAT_LCDENABLESIGNAL,
345 FEAT_PCKFREEENABLE,
346 FEAT_FUNCGATED,
347 FEAT_ROWREPEATENABLE,
348 FEAT_RESIZECONF,
349};
350
351static const enum dss_feat_id omap3430_dss_feat_list[] = {
352 FEAT_LCDENABLEPOL,
353 FEAT_LCDENABLESIGNAL,
354 FEAT_PCKFREEENABLE,
355 FEAT_FUNCGATED,
356 FEAT_LINEBUFFERSPLIT,
357 FEAT_ROWREPEATENABLE,
358 FEAT_RESIZECONF,
359 FEAT_DSI_PLL_FREQSEL,
360 FEAT_DSI_REVERSE_TXCLKESC,
361 FEAT_VENC_REQUIRES_TV_DAC_CLK,
362 FEAT_CPR,
363 FEAT_PRELOAD,
364 FEAT_FIR_COEF_V,
365 FEAT_ALPHA_FIXED_ZORDER,
366 FEAT_FIFO_MERGE,
367 FEAT_OMAP3_DSI_FIFO_BUG,
368};
369
370static const enum dss_feat_id omap3630_dss_feat_list[] = {
371 FEAT_LCDENABLEPOL,
372 FEAT_LCDENABLESIGNAL,
373 FEAT_PCKFREEENABLE,
374 FEAT_FUNCGATED,
375 FEAT_LINEBUFFERSPLIT,
376 FEAT_ROWREPEATENABLE,
377 FEAT_RESIZECONF,
378 FEAT_DSI_PLL_PWR_BUG,
379 FEAT_DSI_PLL_FREQSEL,
380 FEAT_CPR,
381 FEAT_PRELOAD,
382 FEAT_FIR_COEF_V,
383 FEAT_ALPHA_FIXED_ZORDER,
384 FEAT_FIFO_MERGE,
385 FEAT_OMAP3_DSI_FIFO_BUG,
386};
387
388static const enum dss_feat_id omap4430_es1_0_dss_feat_list[] = {
389 FEAT_MGR_LCD2,
390 FEAT_CORE_CLK_DIV,
391 FEAT_LCD_CLK_SRC,
392 FEAT_DSI_DCS_CMD_CONFIG_VC,
393 FEAT_DSI_VC_OCP_WIDTH,
394 FEAT_DSI_GNQ,
395 FEAT_HANDLE_UV_SEPARATE,
396 FEAT_ATTR2,
397 FEAT_CPR,
398 FEAT_PRELOAD,
399 FEAT_FIR_COEF_V,
400 FEAT_ALPHA_FREE_ZORDER,
401 FEAT_FIFO_MERGE,
402};
403
Ricardo Neri70988192012-02-16 09:20:57 -0600404static const enum dss_feat_id omap4430_es2_0_1_2_dss_feat_list[] = {
405 FEAT_MGR_LCD2,
406 FEAT_CORE_CLK_DIV,
407 FEAT_LCD_CLK_SRC,
408 FEAT_DSI_DCS_CMD_CONFIG_VC,
409 FEAT_DSI_VC_OCP_WIDTH,
410 FEAT_DSI_GNQ,
411 FEAT_HDMI_CTS_SWMODE,
412 FEAT_HANDLE_UV_SEPARATE,
413 FEAT_ATTR2,
414 FEAT_CPR,
415 FEAT_PRELOAD,
416 FEAT_FIR_COEF_V,
417 FEAT_ALPHA_FREE_ZORDER,
418 FEAT_FIFO_MERGE,
419};
420
Archit Tanejac124f232012-01-30 10:52:39 +0530421static const enum dss_feat_id omap4_dss_feat_list[] = {
422 FEAT_MGR_LCD2,
423 FEAT_CORE_CLK_DIV,
424 FEAT_LCD_CLK_SRC,
425 FEAT_DSI_DCS_CMD_CONFIG_VC,
426 FEAT_DSI_VC_OCP_WIDTH,
427 FEAT_DSI_GNQ,
428 FEAT_HDMI_CTS_SWMODE,
Ricardo Neri70988192012-02-16 09:20:57 -0600429 FEAT_HDMI_AUDIO_USE_MCLK,
Archit Tanejac124f232012-01-30 10:52:39 +0530430 FEAT_HANDLE_UV_SEPARATE,
431 FEAT_ATTR2,
432 FEAT_CPR,
433 FEAT_PRELOAD,
434 FEAT_FIR_COEF_V,
435 FEAT_ALPHA_FREE_ZORDER,
436 FEAT_FIFO_MERGE,
437};
438
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530439/* OMAP2 DSS Features */
Tomi Valkeinenea290332011-04-20 10:09:36 +0300440static const struct omap_dss_features omap2_dss_features = {
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530441 .reg_fields = omap2_dss_reg_fields,
442 .num_reg_fields = ARRAY_SIZE(omap2_dss_reg_fields),
443
Archit Tanejac124f232012-01-30 10:52:39 +0530444 .features = omap2_dss_feat_list,
445 .num_features = ARRAY_SIZE(omap2_dss_feat_list),
Archit Tanejad50cd032010-12-02 11:27:08 +0000446
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530447 .num_mgrs = 2,
448 .num_ovls = 3,
449 .supported_displays = omap2_dss_supported_displays,
450 .supported_color_modes = omap2_dss_supported_color_modes,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300451 .overlay_caps = omap2_dss_overlay_caps,
Archit Taneja067a57e2011-03-02 11:57:25 +0530452 .clksrc_names = omap2_dss_clk_source_names,
Taneja, Archit31ef8232011-03-14 23:28:22 -0500453 .dss_params = omap2_dss_param_range,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300454 .buffer_size_unit = 1,
455 .burst_size_unit = 8,
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530456};
457
458/* OMAP3 DSS Features */
Tomi Valkeinenea290332011-04-20 10:09:36 +0300459static const struct omap_dss_features omap3430_dss_features = {
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530460 .reg_fields = omap3_dss_reg_fields,
461 .num_reg_fields = ARRAY_SIZE(omap3_dss_reg_fields),
462
Archit Tanejac124f232012-01-30 10:52:39 +0530463 .features = omap3430_dss_feat_list,
464 .num_features = ARRAY_SIZE(omap3430_dss_feat_list),
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530465
466 .num_mgrs = 2,
467 .num_ovls = 3,
Tomi Valkeinen4e777dd2011-02-24 14:20:31 +0200468 .supported_displays = omap3430_dss_supported_displays,
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530469 .supported_color_modes = omap3_dss_supported_color_modes,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300470 .overlay_caps = omap3430_dss_overlay_caps,
Archit Taneja067a57e2011-03-02 11:57:25 +0530471 .clksrc_names = omap3_dss_clk_source_names,
Taneja, Archit31ef8232011-03-14 23:28:22 -0500472 .dss_params = omap3_dss_param_range,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300473 .buffer_size_unit = 1,
474 .burst_size_unit = 8,
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530475};
476
Tomi Valkeinenea290332011-04-20 10:09:36 +0300477static const struct omap_dss_features omap3630_dss_features = {
Samreen8fbde102010-11-04 12:28:41 +0100478 .reg_fields = omap3_dss_reg_fields,
479 .num_reg_fields = ARRAY_SIZE(omap3_dss_reg_fields),
480
Archit Tanejac124f232012-01-30 10:52:39 +0530481 .features = omap3630_dss_feat_list,
482 .num_features = ARRAY_SIZE(omap3630_dss_feat_list),
Samreen8fbde102010-11-04 12:28:41 +0100483
484 .num_mgrs = 2,
485 .num_ovls = 3,
Tomi Valkeinen4e777dd2011-02-24 14:20:31 +0200486 .supported_displays = omap3630_dss_supported_displays,
Samreen8fbde102010-11-04 12:28:41 +0100487 .supported_color_modes = omap3_dss_supported_color_modes,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300488 .overlay_caps = omap3630_dss_overlay_caps,
Archit Taneja067a57e2011-03-02 11:57:25 +0530489 .clksrc_names = omap3_dss_clk_source_names,
Taneja, Archit31ef8232011-03-14 23:28:22 -0500490 .dss_params = omap3_dss_param_range,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300491 .buffer_size_unit = 1,
492 .burst_size_unit = 8,
Samreen8fbde102010-11-04 12:28:41 +0100493};
494
Archit Tanejad50cd032010-12-02 11:27:08 +0000495/* OMAP4 DSS Features */
Ricardo Neri6ff70842011-05-18 22:23:33 -0500496/* For OMAP4430 ES 1.0 revision */
497static const struct omap_dss_features omap4430_es1_0_dss_features = {
498 .reg_fields = omap4_dss_reg_fields,
499 .num_reg_fields = ARRAY_SIZE(omap4_dss_reg_fields),
500
Archit Tanejac124f232012-01-30 10:52:39 +0530501 .features = omap4430_es1_0_dss_feat_list,
502 .num_features = ARRAY_SIZE(omap4430_es1_0_dss_feat_list),
Ricardo Neri6ff70842011-05-18 22:23:33 -0500503
504 .num_mgrs = 3,
Archit Tanejab8c095b2011-09-13 18:20:33 +0530505 .num_ovls = 4,
Ricardo Neri6ff70842011-05-18 22:23:33 -0500506 .supported_displays = omap4_dss_supported_displays,
Amber Jainf20e4222011-05-19 19:47:50 +0530507 .supported_color_modes = omap4_dss_supported_color_modes,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300508 .overlay_caps = omap4_dss_overlay_caps,
Ricardo Neri6ff70842011-05-18 22:23:33 -0500509 .clksrc_names = omap4_dss_clk_source_names,
510 .dss_params = omap4_dss_param_range,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300511 .buffer_size_unit = 16,
512 .burst_size_unit = 16,
Ricardo Neri6ff70842011-05-18 22:23:33 -0500513};
514
Ricardo Neri70988192012-02-16 09:20:57 -0600515/* For OMAP4430 ES 2.0, 2.1 and 2.2 revisions */
516static const struct omap_dss_features omap4430_es2_0_1_2_dss_features = {
517 .reg_fields = omap4_dss_reg_fields,
518 .num_reg_fields = ARRAY_SIZE(omap4_dss_reg_fields),
519
520 .features = omap4430_es2_0_1_2_dss_feat_list,
521 .num_features = ARRAY_SIZE(omap4430_es2_0_1_2_dss_feat_list),
522
523 .num_mgrs = 3,
524 .num_ovls = 4,
525 .supported_displays = omap4_dss_supported_displays,
526 .supported_color_modes = omap4_dss_supported_color_modes,
527 .overlay_caps = omap4_dss_overlay_caps,
528 .clksrc_names = omap4_dss_clk_source_names,
529 .dss_params = omap4_dss_param_range,
530 .buffer_size_unit = 16,
531 .burst_size_unit = 16,
532};
533
Ricardo Neri6ff70842011-05-18 22:23:33 -0500534/* For all the other OMAP4 versions */
Tomi Valkeinenea290332011-04-20 10:09:36 +0300535static const struct omap_dss_features omap4_dss_features = {
Archit Taneja87a74842011-03-02 11:19:50 +0530536 .reg_fields = omap4_dss_reg_fields,
537 .num_reg_fields = ARRAY_SIZE(omap4_dss_reg_fields),
Archit Tanejad50cd032010-12-02 11:27:08 +0000538
Archit Tanejac124f232012-01-30 10:52:39 +0530539 .features = omap4_dss_feat_list,
540 .num_features = ARRAY_SIZE(omap4_dss_feat_list),
Archit Tanejad50cd032010-12-02 11:27:08 +0000541
542 .num_mgrs = 3,
Archit Tanejab8c095b2011-09-13 18:20:33 +0530543 .num_ovls = 4,
Archit Tanejad50cd032010-12-02 11:27:08 +0000544 .supported_displays = omap4_dss_supported_displays,
Amber Jainf20e4222011-05-19 19:47:50 +0530545 .supported_color_modes = omap4_dss_supported_color_modes,
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300546 .overlay_caps = omap4_dss_overlay_caps,
Taneja, Architea751592011-03-08 05:50:35 -0600547 .clksrc_names = omap4_dss_clk_source_names,
Taneja, Archit31ef8232011-03-14 23:28:22 -0500548 .dss_params = omap4_dss_param_range,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300549 .buffer_size_unit = 16,
550 .burst_size_unit = 16,
Archit Tanejad50cd032010-12-02 11:27:08 +0000551};
552
Mythri P K60634a22011-09-08 19:06:26 +0530553#if defined(CONFIG_OMAP4_DSS_HDMI)
554/* HDMI OMAP4 Functions*/
555static const struct ti_hdmi_ip_ops omap4_hdmi_functions = {
556
557 .video_configure = ti_hdmi_4xxx_basic_configure,
558 .phy_enable = ti_hdmi_4xxx_phy_enable,
559 .phy_disable = ti_hdmi_4xxx_phy_disable,
560 .read_edid = ti_hdmi_4xxx_read_edid,
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300561 .detect = ti_hdmi_4xxx_detect,
Mythri P K60634a22011-09-08 19:06:26 +0530562 .pll_enable = ti_hdmi_4xxx_pll_enable,
563 .pll_disable = ti_hdmi_4xxx_pll_disable,
564 .video_enable = ti_hdmi_4xxx_wp_video_start,
Mythri P K162874d2011-09-22 13:37:45 +0530565 .dump_wrapper = ti_hdmi_4xxx_wp_dump,
566 .dump_core = ti_hdmi_4xxx_core_dump,
567 .dump_pll = ti_hdmi_4xxx_pll_dump,
568 .dump_phy = ti_hdmi_4xxx_phy_dump,
Ricardo Neri80a48592011-11-27 16:09:58 -0600569#if defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI) || \
570 defined(CONFIG_SND_OMAP_SOC_OMAP4_HDMI_MODULE)
571 .audio_enable = ti_hdmi_4xxx_wp_audio_enable,
572#endif
Mythri P K162874d2011-09-22 13:37:45 +0530573
Mythri P K60634a22011-09-08 19:06:26 +0530574};
575
576void dss_init_hdmi_ip_ops(struct hdmi_ip_data *ip_data)
577{
578 if (cpu_is_omap44xx())
579 ip_data->ops = &omap4_hdmi_functions;
580}
581#endif
582
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530583/* Functions returning values related to a DSS feature */
584int dss_feat_get_num_mgrs(void)
585{
586 return omap_current_dss_features->num_mgrs;
587}
588
589int dss_feat_get_num_ovls(void)
590{
591 return omap_current_dss_features->num_ovls;
592}
593
Taneja, Archit31ef8232011-03-14 23:28:22 -0500594unsigned long dss_feat_get_param_min(enum dss_range_param param)
Archit Taneja819d8072011-03-01 11:54:00 +0530595{
Taneja, Archit31ef8232011-03-14 23:28:22 -0500596 return omap_current_dss_features->dss_params[param].min;
597}
598
599unsigned long dss_feat_get_param_max(enum dss_range_param param)
600{
601 return omap_current_dss_features->dss_params[param].max;
Archit Taneja819d8072011-03-01 11:54:00 +0530602}
603
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530604enum omap_display_type dss_feat_get_supported_displays(enum omap_channel channel)
605{
606 return omap_current_dss_features->supported_displays[channel];
607}
608
609enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane)
610{
611 return omap_current_dss_features->supported_color_modes[plane];
612}
613
Tomi Valkeinen67019db2011-08-15 15:18:15 +0300614enum omap_overlay_caps dss_feat_get_overlay_caps(enum omap_plane plane)
615{
616 return omap_current_dss_features->overlay_caps[plane];
617}
618
Archit Taneja8dad2ab2010-11-25 17:58:10 +0530619bool dss_feat_color_mode_supported(enum omap_plane plane,
620 enum omap_color_mode color_mode)
621{
622 return omap_current_dss_features->supported_color_modes[plane] &
623 color_mode;
624}
625
Archit Taneja89a35e52011-04-12 13:52:23 +0530626const char *dss_feat_get_clk_source_name(enum omap_dss_clk_source id)
Archit Taneja067a57e2011-03-02 11:57:25 +0530627{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500628 return omap_current_dss_features->clksrc_names[id];
Archit Taneja067a57e2011-03-02 11:57:25 +0530629}
630
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300631u32 dss_feat_get_buffer_size_unit(void)
632{
633 return omap_current_dss_features->buffer_size_unit;
634}
635
636u32 dss_feat_get_burst_size_unit(void)
637{
638 return omap_current_dss_features->burst_size_unit;
639}
640
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530641/* DSS has_feature check */
642bool dss_has_feature(enum dss_feat_id id)
643{
Archit Tanejac124f232012-01-30 10:52:39 +0530644 int i;
645 const enum dss_feat_id *features = omap_current_dss_features->features;
646 const int num_features = omap_current_dss_features->num_features;
647
648 for (i = 0; i < num_features; i++) {
649 if (features[i] == id)
650 return true;
651 }
652
653 return false;
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530654}
655
656void dss_feat_get_reg_field(enum dss_feat_reg_field id, u8 *start, u8 *end)
657{
658 if (id >= omap_current_dss_features->num_reg_fields)
659 BUG();
660
661 *start = omap_current_dss_features->reg_fields[id].start;
662 *end = omap_current_dss_features->reg_fields[id].end;
663}
664
665void dss_features_init(void)
666{
667 if (cpu_is_omap24xx())
668 omap_current_dss_features = &omap2_dss_features;
Samreen8fbde102010-11-04 12:28:41 +0100669 else if (cpu_is_omap3630())
670 omap_current_dss_features = &omap3630_dss_features;
671 else if (cpu_is_omap34xx())
672 omap_current_dss_features = &omap3430_dss_features;
Ricardo Neri6ff70842011-05-18 22:23:33 -0500673 else if (omap_rev() == OMAP4430_REV_ES1_0)
674 omap_current_dss_features = &omap4430_es1_0_dss_features;
Ricardo Neri70988192012-02-16 09:20:57 -0600675 else if (omap_rev() == OMAP4430_REV_ES2_0 ||
676 omap_rev() == OMAP4430_REV_ES2_1 ||
677 omap_rev() == OMAP4430_REV_ES2_2)
678 omap_current_dss_features = &omap4430_es2_0_1_2_dss_features;
Ricardo Neri6ff70842011-05-18 22:23:33 -0500679 else if (cpu_is_omap44xx())
Archit Tanejad50cd032010-12-02 11:27:08 +0000680 omap_current_dss_features = &omap4_dss_features;
Ricardo Neri6ff70842011-05-18 22:23:33 -0500681 else
682 DSSWARN("Unsupported OMAP version");
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530683}