blob: e4334a19538054ba30d3fecf1f79dae33e88e51c [file] [log] [blame]
Chris Leech0bbd5f42006-05-23 17:35:34 -07001/*
Maciej Sosnowski211a22c2009-02-26 11:05:43 +01002 * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
Chris Leech0bbd5f42006-05-23 17:35:34 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef _IOAT_REGISTERS_H_
22#define _IOAT_REGISTERS_H_
23
Shannon Nelson3e037452007-10-16 01:27:40 -070024#define IOAT_PCI_DMACTRL_OFFSET 0x48
25#define IOAT_PCI_DMACTRL_DMA_EN 0x00000001
26#define IOAT_PCI_DMACTRL_MSI_EN 0x00000002
Chris Leech0bbd5f42006-05-23 17:35:34 -070027
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -070028#define IOAT_PCI_DEVICE_ID_OFFSET 0x02
29#define IOAT_PCI_DMAUNCERRSTS_OFFSET 0x148
30#define IOAT_PCI_CHANERRMASK_INT_OFFSET 0x184
31
Chris Leech0bbd5f42006-05-23 17:35:34 -070032/* MMIO Device Registers */
33#define IOAT_CHANCNT_OFFSET 0x00 /* 8-bit */
34
35#define IOAT_XFERCAP_OFFSET 0x01 /* 8-bit */
36#define IOAT_XFERCAP_4KB 12
37#define IOAT_XFERCAP_8KB 13
38#define IOAT_XFERCAP_16KB 14
39#define IOAT_XFERCAP_32KB 15
40#define IOAT_XFERCAP_32GB 0
41
42#define IOAT_GENCTRL_OFFSET 0x02 /* 8-bit */
43#define IOAT_GENCTRL_DEBUG_EN 0x01
44
45#define IOAT_INTRCTRL_OFFSET 0x03 /* 8-bit */
46#define IOAT_INTRCTRL_MASTER_INT_EN 0x01 /* Master Interrupt Enable */
47#define IOAT_INTRCTRL_INT_STATUS 0x02 /* ATTNSTATUS -or- Channel Int */
48#define IOAT_INTRCTRL_INT 0x04 /* INT_STATUS -and- MASTER_INT_EN */
Shannon Nelson7bb67c12007-11-14 16:59:51 -080049#define IOAT_INTRCTRL_MSIX_VECTOR_CONTROL 0x08 /* Enable all MSI-X vectors */
Chris Leech0bbd5f42006-05-23 17:35:34 -070050
51#define IOAT_ATTNSTATUS_OFFSET 0x04 /* Each bit is a channel */
52
53#define IOAT_VER_OFFSET 0x08 /* 8-bit */
54#define IOAT_VER_MAJOR_MASK 0xF0
55#define IOAT_VER_MINOR_MASK 0x0F
Shannon Nelson7bb67c12007-11-14 16:59:51 -080056#define GET_IOAT_VER_MAJOR(x) (((x) & IOAT_VER_MAJOR_MASK) >> 4)
Chris Leech0bbd5f42006-05-23 17:35:34 -070057#define GET_IOAT_VER_MINOR(x) ((x) & IOAT_VER_MINOR_MASK)
58
59#define IOAT_PERPORTOFFSET_OFFSET 0x0A /* 16-bit */
60
61#define IOAT_INTRDELAY_OFFSET 0x0C /* 16-bit */
62#define IOAT_INTRDELAY_INT_DELAY_MASK 0x3FFF /* Interrupt Delay Time */
Shannon Nelson7bb67c12007-11-14 16:59:51 -080063#define IOAT_INTRDELAY_COALESE_SUPPORT 0x8000 /* Interrupt Coalescing Supported */
Chris Leech0bbd5f42006-05-23 17:35:34 -070064
65#define IOAT_DEVICE_STATUS_OFFSET 0x0E /* 16-bit */
66#define IOAT_DEVICE_STATUS_DEGRADED_MODE 0x0001
67
Chris Leech0bbd5f42006-05-23 17:35:34 -070068#define IOAT_CHANNEL_MMIO_SIZE 0x80 /* Each Channel MMIO space is this size */
69
70/* DMA Channel Registers */
71#define IOAT_CHANCTRL_OFFSET 0x00 /* 16-bit Channel Control Register */
72#define IOAT_CHANCTRL_CHANNEL_PRIORITY_MASK 0xF000
73#define IOAT_CHANCTRL_CHANNEL_IN_USE 0x0100
74#define IOAT_CHANCTRL_DESCRIPTOR_ADDR_SNOOP_CONTROL 0x0020
75#define IOAT_CHANCTRL_ERR_INT_EN 0x0010
76#define IOAT_CHANCTRL_ANY_ERR_ABORT_EN 0x0008
77#define IOAT_CHANCTRL_ERR_COMPLETION_EN 0x0004
Dan Williamsf6ab95b2009-09-08 12:01:21 -070078#define IOAT_CHANCTRL_INT_REARM 0x0001
79#define IOAT_CHANCTRL_RUN (IOAT_CHANCTRL_INT_REARM |\
80 IOAT_CHANCTRL_ERR_COMPLETION_EN |\
81 IOAT_CHANCTRL_ANY_ERR_ABORT_EN |\
82 IOAT_CHANCTRL_ERR_INT_EN)
Chris Leech0bbd5f42006-05-23 17:35:34 -070083
Shannon Nelson7bb67c12007-11-14 16:59:51 -080084#define IOAT_DMA_COMP_OFFSET 0x02 /* 16-bit DMA channel compatibility */
85#define IOAT_DMA_COMP_V1 0x0001 /* Compatibility with DMA version 1 */
86#define IOAT_DMA_COMP_V2 0x0002 /* Compatibility with DMA version 2 */
Chris Leech0bbd5f42006-05-23 17:35:34 -070087
Shannon Nelson7bb67c12007-11-14 16:59:51 -080088
89#define IOAT1_CHANSTS_OFFSET 0x04 /* 64-bit Channel Status Register */
90#define IOAT2_CHANSTS_OFFSET 0x08 /* 64-bit Channel Status Register */
91#define IOAT_CHANSTS_OFFSET(ver) ((ver) < IOAT_VER_2_0 \
92 ? IOAT1_CHANSTS_OFFSET : IOAT2_CHANSTS_OFFSET)
93#define IOAT1_CHANSTS_OFFSET_LOW 0x04
94#define IOAT2_CHANSTS_OFFSET_LOW 0x08
95#define IOAT_CHANSTS_OFFSET_LOW(ver) ((ver) < IOAT_VER_2_0 \
96 ? IOAT1_CHANSTS_OFFSET_LOW : IOAT2_CHANSTS_OFFSET_LOW)
97#define IOAT1_CHANSTS_OFFSET_HIGH 0x08
98#define IOAT2_CHANSTS_OFFSET_HIGH 0x0C
99#define IOAT_CHANSTS_OFFSET_HIGH(ver) ((ver) < IOAT_VER_2_0 \
100 ? IOAT1_CHANSTS_OFFSET_HIGH : IOAT2_CHANSTS_OFFSET_HIGH)
Dan Williams4fb9b9e2009-09-08 12:01:04 -0700101#define IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR (~0x3fULL)
102#define IOAT_CHANSTS_SOFT_ERR 0x10ULL
103#define IOAT_CHANSTS_UNAFFILIATED_ERR 0x8ULL
Dan Williams09c8a5b2009-09-08 12:01:49 -0700104#define IOAT_CHANSTS_STATUS 0x7ULL
105#define IOAT_CHANSTS_ACTIVE 0x0
106#define IOAT_CHANSTS_DONE 0x1
107#define IOAT_CHANSTS_SUSPENDED 0x2
108#define IOAT_CHANSTS_HALTED 0x3
Chris Leech0bbd5f42006-05-23 17:35:34 -0700109
Chris Leech0bbd5f42006-05-23 17:35:34 -0700110
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800111
112#define IOAT_CHAN_DMACOUNT_OFFSET 0x06 /* 16-bit DMA Count register */
113
114#define IOAT_DCACTRL_OFFSET 0x30 /* 32 bit Direct Cache Access Control Register */
115#define IOAT_DCACTRL_CMPL_WRITE_ENABLE 0x10000
116#define IOAT_DCACTRL_TARGET_CPU_MASK 0xFFFF /* APIC ID */
117
118/* CB DCA Memory Space Registers */
119#define IOAT_DCAOFFSET_OFFSET 0x14
120/* CB_BAR + IOAT_DCAOFFSET value */
121#define IOAT_DCA_VER_OFFSET 0x00
122#define IOAT_DCA_VER_MAJOR_MASK 0xF0
123#define IOAT_DCA_VER_MINOR_MASK 0x0F
124
125#define IOAT_DCA_COMP_OFFSET 0x02
126#define IOAT_DCA_COMP_V1 0x1
127
128#define IOAT_FSB_CAPABILITY_OFFSET 0x04
129#define IOAT_FSB_CAPABILITY_PREFETCH 0x1
130
131#define IOAT_PCI_CAPABILITY_OFFSET 0x06
132#define IOAT_PCI_CAPABILITY_MEMWR 0x1
133
134#define IOAT_FSB_CAP_ENABLE_OFFSET 0x08
135#define IOAT_FSB_CAP_ENABLE_PREFETCH 0x1
136
137#define IOAT_PCI_CAP_ENABLE_OFFSET 0x0A
138#define IOAT_PCI_CAP_ENABLE_MEMWR 0x1
139
140#define IOAT_APICID_TAG_MAP_OFFSET 0x0C
141#define IOAT_APICID_TAG_MAP_TAG0 0x0000000F
142#define IOAT_APICID_TAG_MAP_TAG0_SHIFT 0
143#define IOAT_APICID_TAG_MAP_TAG1 0x000000F0
144#define IOAT_APICID_TAG_MAP_TAG1_SHIFT 4
145#define IOAT_APICID_TAG_MAP_TAG2 0x00000F00
146#define IOAT_APICID_TAG_MAP_TAG2_SHIFT 8
147#define IOAT_APICID_TAG_MAP_TAG3 0x0000F000
148#define IOAT_APICID_TAG_MAP_TAG3_SHIFT 12
149#define IOAT_APICID_TAG_MAP_TAG4 0x000F0000
150#define IOAT_APICID_TAG_MAP_TAG4_SHIFT 16
151#define IOAT_APICID_TAG_CB2_VALID 0x8080808080
152
153#define IOAT_DCA_GREQID_OFFSET 0x10
154#define IOAT_DCA_GREQID_SIZE 0x04
155#define IOAT_DCA_GREQID_MASK 0xFFFF
156#define IOAT_DCA_GREQID_IGNOREFUN 0x10000000
157#define IOAT_DCA_GREQID_VALID 0x20000000
158#define IOAT_DCA_GREQID_LASTID 0x80000000
159
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700160#define IOAT3_CSI_CAPABILITY_OFFSET 0x08
161#define IOAT3_CSI_CAPABILITY_PREFETCH 0x1
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800162
Maciej Sosnowski7f1b3582008-07-22 17:30:57 -0700163#define IOAT3_PCI_CAPABILITY_OFFSET 0x0A
164#define IOAT3_PCI_CAPABILITY_MEMWR 0x1
165
166#define IOAT3_CSI_CONTROL_OFFSET 0x0C
167#define IOAT3_CSI_CONTROL_PREFETCH 0x1
168
169#define IOAT3_PCI_CONTROL_OFFSET 0x0E
170#define IOAT3_PCI_CONTROL_MEMWR 0x1
171
172#define IOAT3_APICID_TAG_MAP_OFFSET 0x10
173#define IOAT3_APICID_TAG_MAP_OFFSET_LOW 0x10
174#define IOAT3_APICID_TAG_MAP_OFFSET_HIGH 0x14
175
176#define IOAT3_DCA_GREQID_OFFSET 0x02
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800177
178#define IOAT1_CHAINADDR_OFFSET 0x0C /* 64-bit Descriptor Chain Address Register */
179#define IOAT2_CHAINADDR_OFFSET 0x10 /* 64-bit Descriptor Chain Address Register */
180#define IOAT_CHAINADDR_OFFSET(ver) ((ver) < IOAT_VER_2_0 \
181 ? IOAT1_CHAINADDR_OFFSET : IOAT2_CHAINADDR_OFFSET)
182#define IOAT1_CHAINADDR_OFFSET_LOW 0x0C
183#define IOAT2_CHAINADDR_OFFSET_LOW 0x10
184#define IOAT_CHAINADDR_OFFSET_LOW(ver) ((ver) < IOAT_VER_2_0 \
185 ? IOAT1_CHAINADDR_OFFSET_LOW : IOAT2_CHAINADDR_OFFSET_LOW)
186#define IOAT1_CHAINADDR_OFFSET_HIGH 0x10
187#define IOAT2_CHAINADDR_OFFSET_HIGH 0x14
188#define IOAT_CHAINADDR_OFFSET_HIGH(ver) ((ver) < IOAT_VER_2_0 \
189 ? IOAT1_CHAINADDR_OFFSET_HIGH : IOAT2_CHAINADDR_OFFSET_HIGH)
190
191#define IOAT1_CHANCMD_OFFSET 0x14 /* 8-bit DMA Channel Command Register */
192#define IOAT2_CHANCMD_OFFSET 0x04 /* 8-bit DMA Channel Command Register */
193#define IOAT_CHANCMD_OFFSET(ver) ((ver) < IOAT_VER_2_0 \
194 ? IOAT1_CHANCMD_OFFSET : IOAT2_CHANCMD_OFFSET)
Chris Leech0bbd5f42006-05-23 17:35:34 -0700195#define IOAT_CHANCMD_RESET 0x20
196#define IOAT_CHANCMD_RESUME 0x10
197#define IOAT_CHANCMD_ABORT 0x08
198#define IOAT_CHANCMD_SUSPEND 0x04
199#define IOAT_CHANCMD_APPEND 0x02
200#define IOAT_CHANCMD_START 0x01
201
202#define IOAT_CHANCMP_OFFSET 0x18 /* 64-bit Channel Completion Address Register */
203#define IOAT_CHANCMP_OFFSET_LOW 0x18
204#define IOAT_CHANCMP_OFFSET_HIGH 0x1C
205
206#define IOAT_CDAR_OFFSET 0x20 /* 64-bit Current Descriptor Address Register */
207#define IOAT_CDAR_OFFSET_LOW 0x20
208#define IOAT_CDAR_OFFSET_HIGH 0x24
209
210#define IOAT_CHANERR_OFFSET 0x28 /* 32-bit Channel Error Register */
Dan Williams09c8a5b2009-09-08 12:01:49 -0700211#define IOAT_CHANERR_SRC_ADDR_ERR 0x0001
212#define IOAT_CHANERR_DEST_ADDR_ERR 0x0002
213#define IOAT_CHANERR_NEXT_ADDR_ERR 0x0004
214#define IOAT_CHANERR_NEXT_DESC_ALIGN_ERR 0x0008
Chris Leech0bbd5f42006-05-23 17:35:34 -0700215#define IOAT_CHANERR_CHAIN_ADDR_VALUE_ERR 0x0010
216#define IOAT_CHANERR_CHANCMD_ERR 0x0020
217#define IOAT_CHANERR_CHIPSET_UNCORRECTABLE_DATA_INTEGRITY_ERR 0x0040
218#define IOAT_CHANERR_DMA_UNCORRECTABLE_DATA_INTEGRITY_ERR 0x0080
219#define IOAT_CHANERR_READ_DATA_ERR 0x0100
220#define IOAT_CHANERR_WRITE_DATA_ERR 0x0200
Dan Williams09c8a5b2009-09-08 12:01:49 -0700221#define IOAT_CHANERR_CONTROL_ERR 0x0400
222#define IOAT_CHANERR_LENGTH_ERR 0x0800
Chris Leech0bbd5f42006-05-23 17:35:34 -0700223#define IOAT_CHANERR_COMPLETION_ADDR_ERR 0x1000
224#define IOAT_CHANERR_INT_CONFIGURATION_ERR 0x2000
225#define IOAT_CHANERR_SOFT_ERR 0x4000
Shannon Nelson7bb67c12007-11-14 16:59:51 -0800226#define IOAT_CHANERR_UNAFFILIATED_ERR 0x8000
Chris Leech0bbd5f42006-05-23 17:35:34 -0700227
228#define IOAT_CHANERR_MASK_OFFSET 0x2C /* 32-bit Channel Error Register */
229
230#endif /* _IOAT_REGISTERS_H_ */