blob: f56de98942086562b57bf8d14e53f5e540fe34c0 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
26/*
27 * TODO
28 * - coalescing setting?
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070029 *
30 * TOTEST
31 * - speed setting
shemminger@osdl.org724bca32005-09-27 15:03:01 -070032 * - suspend/resume
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033 */
34
35#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070036#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070037#include <linux/kernel.h>
38#include <linux/version.h>
39#include <linux/module.h>
40#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080041#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070042#include <linux/etherdevice.h>
43#include <linux/ethtool.h>
44#include <linux/pci.h>
45#include <linux/ip.h>
46#include <linux/tcp.h>
47#include <linux/in.h>
48#include <linux/delay.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070049#include <linux/if_vlan.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080050#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051
52#include <asm/irq.h>
53
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070054#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
55#define SKY2_VLAN_TAG_USED 1
56#endif
57
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070058#include "sky2.h"
59
60#define DRV_NAME "sky2"
shemminger@osdl.orgf1e691a2005-10-26 12:16:11 -070061#define DRV_VERSION "0.7"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062#define PFX DRV_NAME " "
63
64/*
65 * The Yukon II chipset takes 64 bit command blocks (called list elements)
66 * that are organized into three (receive, transmit, status) different rings
67 * similar to Tigon3. A transmit can require several elements;
68 * a receive requires one (or two if using 64 bit dma).
69 */
70
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070071#define is_ec_a1(hw) \
shemminger@osdl.org21437642005-11-30 11:45:11 -080072 unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
73 (hw)->chip_rev == CHIP_REV_YU_EC_A1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070074
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080075#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070077#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080078#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger79e57d32005-09-19 15:42:33 -070079#define RX_COPY_THRESHOLD 256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070080
Stephen Hemminger793b8832005-09-14 16:06:14 -070081#define TX_RING_SIZE 512
82#define TX_DEF_PENDING (TX_RING_SIZE - 1)
83#define TX_MIN_PENDING 64
84#define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
85
86#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070087#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
88#define ETH_JUMBO_MTU 9000
89#define TX_WATCHDOG (5 * HZ)
90#define NAPI_WEIGHT 64
91#define PHY_RETRIES 1000
92
93static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070094 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
95 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
96 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN | NETIF_MSG_INTR;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070097
Stephen Hemminger793b8832005-09-14 16:06:14 -070098static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070099module_param(debug, int, 0);
100MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
101
102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700122 { 0 }
123};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700124
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700125MODULE_DEVICE_TABLE(pci, sky2_id_table);
126
127/* Avoid conditionals by using array */
128static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
129static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
130
Stephen Hemminger793b8832005-09-14 16:06:14 -0700131static const char *yukon_name[] = {
132 [CHIP_ID_YUKON_LITE - CHIP_ID_YUKON] = "Lite", /* 0xb0 */
133 [CHIP_ID_YUKON_LP - CHIP_ID_YUKON] = "LP", /* 0xb2 */
134 [CHIP_ID_YUKON_XL - CHIP_ID_YUKON] = "XL", /* 0xb3 */
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800135 [CHIP_ID_YUKON_EC_U - CHIP_ID_YUKON] = "EC Ultra", /* 0xb4 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700136
Stephen Hemminger793b8832005-09-14 16:06:14 -0700137 [CHIP_ID_YUKON_EC - CHIP_ID_YUKON] = "EC", /* 0xb6 */
138 [CHIP_ID_YUKON_FE - CHIP_ID_YUKON] = "FE", /* 0xb7 */
139};
140
141
142/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800143static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700144{
145 int i;
146
147 gma_write16(hw, port, GM_SMI_DATA, val);
148 gma_write16(hw, port, GM_SMI_CTRL,
149 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
150
151 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700152 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700154 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700155 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800156
Stephen Hemminger793b8832005-09-14 16:06:14 -0700157 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800158 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700159}
160
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800161static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700162{
163 int i;
164
Stephen Hemminger793b8832005-09-14 16:06:14 -0700165 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700166 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
167
168 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800169 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
170 *val = gma_read16(hw, port, GM_SMI_DATA);
171 return 0;
172 }
173
Stephen Hemminger793b8832005-09-14 16:06:14 -0700174 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700175 }
176
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177 return -ETIMEDOUT;
178}
179
180static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
181{
182 u16 v;
183
184 if (__gm_phy_read(hw, port, reg, &v) != 0)
185 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
186 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700187}
188
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700189static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
190{
191 u16 power_control;
192 u32 reg1;
193 int vaux;
194 int ret = 0;
195
196 pr_debug("sky2_set_power_state %d\n", state);
197 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
198
199 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
200 vaux = (sky2_read8(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
201 (power_control & PCI_PM_CAP_PME_D3cold);
202
203 pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
204
205 power_control |= PCI_PM_CTRL_PME_STATUS;
206 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
207
208 switch (state) {
209 case PCI_D0:
210 /* switch power to VCC (WA for VAUX problem) */
211 sky2_write8(hw, B0_POWER_CTRL,
212 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
213
214 /* disable Core Clock Division, */
215 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
216
217 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
218 /* enable bits are inverted */
219 sky2_write8(hw, B2_Y2_CLK_GATE,
220 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
221 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
222 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
223 else
224 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
225
226 /* Turn off phy power saving */
227 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
228 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
229
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700230 /* looks like this XL is back asswards .. */
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700231 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
232 reg1 |= PCI_Y2_PHY1_COMA;
233 if (hw->ports > 1)
234 reg1 |= PCI_Y2_PHY2_COMA;
235 }
236 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
237 break;
238
239 case PCI_D3hot:
240 case PCI_D3cold:
241 /* Turn on phy power saving */
242 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
243 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
244 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
245 else
246 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
247 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
248
249 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
250 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
251 else
252 /* enable bits are inverted */
253 sky2_write8(hw, B2_Y2_CLK_GATE,
254 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
255 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
256 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
257
258 /* switch power to VAUX */
259 if (vaux && state != PCI_D3cold)
260 sky2_write8(hw, B0_POWER_CTRL,
261 (PC_VAUX_ENA | PC_VCC_ENA |
262 PC_VAUX_ON | PC_VCC_OFF));
263 break;
264 default:
265 printk(KERN_ERR PFX "Unknown power state %d\n", state);
266 ret = -1;
267 }
268
269 pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
270 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
271 return ret;
272}
273
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700274static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
275{
276 u16 reg;
277
278 /* disable all GMAC IRQ's */
279 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
280 /* disable PHY IRQs */
281 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700282
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700283 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
284 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
285 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
286 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
287
288 reg = gma_read16(hw, port, GM_RX_CTRL);
289 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
290 gma_write16(hw, port, GM_RX_CTRL, reg);
291}
292
293static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
294{
295 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700296 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700297
Stephen Hemminger793b8832005-09-14 16:06:14 -0700298 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700299 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
300
301 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700302 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700303 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
304
305 if (hw->chip_id == CHIP_ID_YUKON_EC)
306 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
307 else
308 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
309
310 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
311 }
312
313 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
314 if (hw->copper) {
315 if (hw->chip_id == CHIP_ID_YUKON_FE) {
316 /* enable automatic crossover */
317 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
318 } else {
319 /* disable energy detect */
320 ctrl &= ~PHY_M_PC_EN_DET_MSK;
321
322 /* enable automatic crossover */
323 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
324
325 if (sky2->autoneg == AUTONEG_ENABLE &&
326 hw->chip_id == CHIP_ID_YUKON_XL) {
327 ctrl &= ~PHY_M_PC_DSC_MSK;
328 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
329 }
330 }
331 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
332 } else {
333 /* workaround for deviation #4.88 (CRC errors) */
334 /* disable Automatic Crossover */
335
336 ctrl &= ~PHY_M_PC_MDIX_MSK;
337 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
338
339 if (hw->chip_id == CHIP_ID_YUKON_XL) {
340 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
341 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
342 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
343 ctrl &= ~PHY_M_MAC_MD_MSK;
344 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
345 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
346
347 /* select page 1 to access Fiber registers */
348 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
349 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700350 }
351
352 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
353 if (sky2->autoneg == AUTONEG_DISABLE)
354 ctrl &= ~PHY_CT_ANE;
355 else
356 ctrl |= PHY_CT_ANE;
357
358 ctrl |= PHY_CT_RESET;
359 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
360
361 ctrl = 0;
362 ct1000 = 0;
363 adv = PHY_AN_CSMA;
364
365 if (sky2->autoneg == AUTONEG_ENABLE) {
366 if (hw->copper) {
367 if (sky2->advertising & ADVERTISED_1000baseT_Full)
368 ct1000 |= PHY_M_1000C_AFD;
369 if (sky2->advertising & ADVERTISED_1000baseT_Half)
370 ct1000 |= PHY_M_1000C_AHD;
371 if (sky2->advertising & ADVERTISED_100baseT_Full)
372 adv |= PHY_M_AN_100_FD;
373 if (sky2->advertising & ADVERTISED_100baseT_Half)
374 adv |= PHY_M_AN_100_HD;
375 if (sky2->advertising & ADVERTISED_10baseT_Full)
376 adv |= PHY_M_AN_10_FD;
377 if (sky2->advertising & ADVERTISED_10baseT_Half)
378 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700379 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700380 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
381
382 /* Set Flow-control capabilities */
383 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700384 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700385 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700386 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700387 else if (!sky2->rx_pause && sky2->tx_pause)
388 adv |= PHY_AN_PAUSE_ASYM; /* local */
389
390 /* Restart Auto-negotiation */
391 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
392 } else {
393 /* forced speed/duplex settings */
394 ct1000 = PHY_M_1000C_MSE;
395
396 if (sky2->duplex == DUPLEX_FULL)
397 ctrl |= PHY_CT_DUP_MD;
398
399 switch (sky2->speed) {
400 case SPEED_1000:
401 ctrl |= PHY_CT_SP1000;
402 break;
403 case SPEED_100:
404 ctrl |= PHY_CT_SP100;
405 break;
406 }
407
408 ctrl |= PHY_CT_RESET;
409 }
410
411 if (hw->chip_id != CHIP_ID_YUKON_FE)
412 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
413
414 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
415 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
416
417 /* Setup Phy LED's */
418 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
419 ledover = 0;
420
421 switch (hw->chip_id) {
422 case CHIP_ID_YUKON_FE:
423 /* on 88E3082 these bits are at 11..9 (shifted left) */
424 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
425
426 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
427
428 /* delete ACT LED control bits */
429 ctrl &= ~PHY_M_FELP_LED1_MSK;
430 /* change ACT LED control to blink mode */
431 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
432 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
433 break;
434
435 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700436 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700437
438 /* select page 3 to access LED control register */
439 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
440
441 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700442 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
443 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
444 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
445 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700446
447 /* set Polarity Control register */
448 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700449 (PHY_M_POLC_LS1_P_MIX(4) |
450 PHY_M_POLC_IS0_P_MIX(4) |
451 PHY_M_POLC_LOS_CTRL(2) |
452 PHY_M_POLC_INIT_CTRL(2) |
453 PHY_M_POLC_STA1_CTRL(2) |
454 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700455
456 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700457 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700458 break;
459
460 default:
461 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
462 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
463 /* turn off the Rx LED (LED_RX) */
464 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
465 }
466
467 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
468
469 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
470 /* turn on 100 Mbps LED (LED_LINK100) */
471 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
472 }
473
474 if (ledover)
475 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
476
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700477 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700478 if (sky2->autoneg == AUTONEG_ENABLE)
479 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
480 else
481 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
482}
483
484static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
485{
486 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
487 u16 reg;
488 int i;
489 const u8 *addr = hw->dev[port]->dev_addr;
490
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800491 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
492 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700493
494 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
495
Stephen Hemminger793b8832005-09-14 16:06:14 -0700496 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700497 /* WA DEV_472 -- looks like crossed wires on port 2 */
498 /* clear GMAC 1 Control reset */
499 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
500 do {
501 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
502 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
503 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
504 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
505 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
506 }
507
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700508 if (sky2->autoneg == AUTONEG_DISABLE) {
509 reg = gma_read16(hw, port, GM_GP_CTRL);
510 reg |= GM_GPCR_AU_ALL_DIS;
511 gma_write16(hw, port, GM_GP_CTRL, reg);
512 gma_read16(hw, port, GM_GP_CTRL);
513
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700514 switch (sky2->speed) {
515 case SPEED_1000:
516 reg |= GM_GPCR_SPEED_1000;
517 /* fallthru */
518 case SPEED_100:
519 reg |= GM_GPCR_SPEED_100;
520 }
521
522 if (sky2->duplex == DUPLEX_FULL)
523 reg |= GM_GPCR_DUP_FULL;
524 } else
525 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
526
527 if (!sky2->tx_pause && !sky2->rx_pause) {
528 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700529 reg |=
530 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
531 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700532 /* disable Rx flow-control */
533 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
534 }
535
536 gma_write16(hw, port, GM_GP_CTRL, reg);
537
Stephen Hemminger793b8832005-09-14 16:06:14 -0700538 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700539
540 spin_lock_bh(&hw->phy_lock);
541 sky2_phy_init(hw, port);
542 spin_unlock_bh(&hw->phy_lock);
543
544 /* MIB clear */
545 reg = gma_read16(hw, port, GM_PHY_ADDR);
546 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
547
548 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700549 gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700550 gma_write16(hw, port, GM_PHY_ADDR, reg);
551
552 /* transmit control */
553 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
554
555 /* receive control reg: unicast + multicast + no FCS */
556 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700557 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700558
559 /* transmit flow control */
560 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
561
562 /* transmit parameter */
563 gma_write16(hw, port, GM_TX_PARAM,
564 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
565 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
566 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
567 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
568
569 /* serial mode register */
570 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700571 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700572
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700573 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700574 reg |= GM_SMOD_JUMBO_ENA;
575
576 gma_write16(hw, port, GM_SERIAL_MODE, reg);
577
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700578 /* virtual address for data */
579 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
580
Stephen Hemminger793b8832005-09-14 16:06:14 -0700581 /* physical address: used for pause frames */
582 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
583
584 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700585 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
586 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
587 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
588
589 /* Configure Rx MAC FIFO */
590 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700591 sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700592 GMF_RX_CTRL_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700593
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700594 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800595 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700596
Stephen Hemminger793b8832005-09-14 16:06:14 -0700597 /* Set threshold to 0xa (64 bytes)
598 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700599 */
600 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
601
602 /* Configure Tx MAC FIFO */
603 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
604 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800605
606 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
607 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
608 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
609 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
610 /* set Tx GMAC FIFO Almost Empty Threshold */
611 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
612 /* Disable Store & Forward mode for TX */
613 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
614 }
615 }
616
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700617}
618
619static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, size_t len)
620{
621 u32 end;
622
623 start /= 8;
624 len /= 8;
625 end = start + len - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700626
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700627 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
628 sky2_write32(hw, RB_ADDR(q, RB_START), start);
629 sky2_write32(hw, RB_ADDR(q, RB_END), end);
630 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
631 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
632
633 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700634 u32 rxup, rxlo;
635
636 rxlo = len/2;
637 rxup = rxlo + len/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700638
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700639 /* Set thresholds on receive queue's */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700640 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), rxup);
641 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), rxlo);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700642 } else {
643 /* Enable store & forward on Tx queue's because
644 * Tx FIFO is only 1K on Yukon
645 */
646 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
647 }
648
649 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700650 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700651}
652
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700653/* Setup Bus Memory Interface */
654static void sky2_qset(struct sky2_hw *hw, u16 q, u32 wm)
655{
656 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
657 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
658 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
659 sky2_write32(hw, Q_ADDR(q, Q_WM), wm);
660}
661
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700662/* Setup prefetch unit registers. This is the interface between
663 * hardware and driver list elements
664 */
665static inline void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
666 u64 addr, u32 last)
667{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700668 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
669 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
670 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
671 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
672 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
673 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700674
675 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700676}
677
Stephen Hemminger793b8832005-09-14 16:06:14 -0700678static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
679{
680 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
681
682 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
683 return le;
684}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700685
686/*
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700687 * This is a workaround code taken from SysKonnect sk98lin driver
Stephen Hemminger793b8832005-09-14 16:06:14 -0700688 * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700689 */
690static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q,
691 u16 idx, u16 *last, u16 size)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700692{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700693 if (is_ec_a1(hw) && idx < *last) {
694 u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
695
696 if (hwget == 0) {
697 /* Start prefetching again */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700698 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700699 goto setnew;
700 }
701
Stephen Hemminger793b8832005-09-14 16:06:14 -0700702 if (hwget == size - 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700703 /* set watermark to one list element */
704 sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
705
706 /* set put index to first list element */
707 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700708 } else /* have hardware go to end of list */
709 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
710 size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700711 } else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700712setnew:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700713 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700714 }
shemminger@osdl.orgbea86102005-10-26 12:16:10 -0700715 *last = idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700716}
717
Stephen Hemminger793b8832005-09-14 16:06:14 -0700718
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700719static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
720{
721 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
722 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
723 return le;
724}
725
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800726/* Return high part of DMA address (could be 32 or 64 bit) */
727static inline u32 high32(dma_addr_t a)
728{
729 return (a >> 16) >> 16;
730}
731
Stephen Hemminger793b8832005-09-14 16:06:14 -0700732/* Build description to hardware about buffer */
733static inline void sky2_rx_add(struct sky2_port *sky2, struct ring_info *re)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700734{
735 struct sky2_rx_le *le;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800736 u32 hi = high32(re->mapaddr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700737
Stephen Hemminger793b8832005-09-14 16:06:14 -0700738 re->idx = sky2->rx_put;
739 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700740 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700741 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700742 le->ctrl = 0;
743 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800744 sky2->rx_addr64 = high32(re->mapaddr + re->maplen);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700745 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700746
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700747 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700748 le->addr = cpu_to_le32((u32) re->mapaddr);
749 le->length = cpu_to_le16(re->maplen);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700750 le->ctrl = 0;
751 le->opcode = OP_PACKET | HW_OWNER;
752}
753
Stephen Hemminger793b8832005-09-14 16:06:14 -0700754
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700755/* Tell chip where to start receive checksum.
756 * Actually has two checksums, but set both same to avoid possible byte
757 * order problems.
758 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700759static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700760{
761 struct sky2_rx_le *le;
762
Stephen Hemminger793b8832005-09-14 16:06:14 -0700763 le = sky2_next_rx(sky2);
764 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
765 le->ctrl = 0;
766 le->opcode = OP_TCPSTART | HW_OWNER;
767
Stephen Hemminger793b8832005-09-14 16:06:14 -0700768 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700769 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
770 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
771
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700772}
773
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700774/*
775 * The RX Stop command will not work for Yukon-2 if the BMU does not
776 * reach the end of packet and since we can't make sure that we have
777 * incoming data, we must reset the BMU while it is not doing a DMA
778 * transfer. Since it is possible that the RX path is still active,
779 * the RX RAM buffer will be stopped first, so any possible incoming
780 * data will not trigger a DMA. After the RAM buffer is stopped, the
781 * BMU is polled until any DMA in progress is ended and only then it
782 * will be reset.
783 */
784static void sky2_rx_stop(struct sky2_port *sky2)
785{
786 struct sky2_hw *hw = sky2->hw;
787 unsigned rxq = rxqaddr[sky2->port];
788 int i;
789
790 /* disable the RAM Buffer receive queue */
791 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
792
793 for (i = 0; i < 0xffff; i++)
794 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
795 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
796 goto stopped;
797
798 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
799 sky2->netdev->name);
800stopped:
801 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
802
803 /* reset the Rx prefetch unit */
804 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
805}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700806
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700807/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700808static void sky2_rx_clean(struct sky2_port *sky2)
809{
810 unsigned i;
811
812 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700813 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700814 struct ring_info *re = sky2->rx_ring + i;
815
816 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700817 pci_unmap_single(sky2->hw->pdev,
818 re->mapaddr, re->maplen,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700819 PCI_DMA_FROMDEVICE);
820 kfree_skb(re->skb);
821 re->skb = NULL;
822 }
823 }
824}
825
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800826/* Basic MII support */
827static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
828{
829 struct mii_ioctl_data *data = if_mii(ifr);
830 struct sky2_port *sky2 = netdev_priv(dev);
831 struct sky2_hw *hw = sky2->hw;
832 int err = -EOPNOTSUPP;
833
834 if (!netif_running(dev))
835 return -ENODEV; /* Phy still in reset */
836
837 switch(cmd) {
838 case SIOCGMIIPHY:
839 data->phy_id = PHY_ADDR_MARV;
840
841 /* fallthru */
842 case SIOCGMIIREG: {
843 u16 val = 0;
844 spin_lock_bh(&hw->phy_lock);
845 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
846 spin_unlock_bh(&hw->phy_lock);
847 data->val_out = val;
848 break;
849 }
850
851 case SIOCSMIIREG:
852 if (!capable(CAP_NET_ADMIN))
853 return -EPERM;
854
855 spin_lock_bh(&hw->phy_lock);
856 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
857 data->val_in);
858 spin_unlock_bh(&hw->phy_lock);
859 break;
860 }
861 return err;
862}
863
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700864#ifdef SKY2_VLAN_TAG_USED
865static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
866{
867 struct sky2_port *sky2 = netdev_priv(dev);
868 struct sky2_hw *hw = sky2->hw;
869 u16 port = sky2->port;
870 unsigned long flags;
871
872 spin_lock_irqsave(&sky2->tx_lock, flags);
873
874 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
875 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
876 sky2->vlgrp = grp;
877
878 spin_unlock_irqrestore(&sky2->tx_lock, flags);
879}
880
881static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
882{
883 struct sky2_port *sky2 = netdev_priv(dev);
884 struct sky2_hw *hw = sky2->hw;
885 u16 port = sky2->port;
886 unsigned long flags;
887
888 spin_lock_irqsave(&sky2->tx_lock, flags);
889
890 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
891 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
892 if (sky2->vlgrp)
893 sky2->vlgrp->vlan_devices[vid] = NULL;
894
895 spin_unlock_irqrestore(&sky2->tx_lock, flags);
896}
897#endif
898
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700899#define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700900static inline unsigned rx_size(const struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700901{
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700902 return roundup(sky2->netdev->mtu + ETH_HLEN + 4, 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700903}
904
905/*
906 * Allocate and setup receiver buffer pool.
907 * In case of 64 bit dma, there are 2X as many list elements
908 * available as ring entries
909 * and need to reserve one list element so we don't wrap around.
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700910 *
911 * It appears the hardware has a bug in the FIFO logic that
912 * cause it to hang if the FIFO gets overrun and the receive buffer
913 * is not aligned. This means we can't use skb_reserve to align
914 * the IP header.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700915 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700916static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700917{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700918 struct sky2_hw *hw = sky2->hw;
919 unsigned size = rx_size(sky2);
920 unsigned rxq = rxqaddr[sky2->port];
921 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700922
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700923 sky2->rx_put = sky2->rx_next = 0;
924 sky2_qset(hw, rxq, is_pciex(hw) ? 0x80 : 0x600);
925 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
926
927 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700928 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700929 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700930
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700931 re->skb = dev_alloc_skb(size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700932 if (!re->skb)
933 goto nomem;
934
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700935 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -0700936 size, PCI_DMA_FROMDEVICE);
937 re->maplen = size;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700938 sky2_rx_add(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700939 }
940
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700941 /* Tell chip about available buffers */
942 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
943 sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944 return 0;
945nomem:
946 sky2_rx_clean(sky2);
947 return -ENOMEM;
948}
949
950/* Bring up network interface. */
951static int sky2_up(struct net_device *dev)
952{
953 struct sky2_port *sky2 = netdev_priv(dev);
954 struct sky2_hw *hw = sky2->hw;
955 unsigned port = sky2->port;
956 u32 ramsize, rxspace;
957 int err = -ENOMEM;
958
959 if (netif_msg_ifup(sky2))
960 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
961
962 /* must be power of 2 */
963 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700964 TX_RING_SIZE *
965 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700966 &sky2->tx_le_map);
967 if (!sky2->tx_le)
968 goto err_out;
969
shemminger@osdl.orgb2f5ad42005-10-26 12:16:08 -0700970 sky2->tx_ring = kzalloc(TX_RING_SIZE * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700971 GFP_KERNEL);
972 if (!sky2->tx_ring)
973 goto err_out;
974 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700975
976 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
977 &sky2->rx_le_map);
978 if (!sky2->rx_le)
979 goto err_out;
980 memset(sky2->rx_le, 0, RX_LE_BYTES);
981
shemminger@osdl.orgb2f5ad42005-10-26 12:16:08 -0700982 sky2->rx_ring = kzalloc(sky2->rx_pending * sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983 GFP_KERNEL);
984 if (!sky2->rx_ring)
985 goto err_out;
986
987 sky2_mac_init(hw, port);
988
989 /* Configure RAM buffers */
990 if (hw->chip_id == CHIP_ID_YUKON_FE ||
991 (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == 2))
992 ramsize = 4096;
993 else {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700994 u8 e0 = sky2_read8(hw, B2_E_0);
995 ramsize = (e0 == 0) ? (128 * 1024) : (e0 * 4096);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996 }
997
998 /* 2/3 for Rx */
999 rxspace = (2 * ramsize) / 3;
1000 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1001 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1002
Stephen Hemminger793b8832005-09-14 16:06:14 -07001003 /* Make sure SyncQ is disabled */
1004 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1005 RB_RST_SET);
1006
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007 sky2_qset(hw, txqaddr[port], 0x600);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001008 if (hw->chip_id == CHIP_ID_YUKON_EC_U)
1009 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
1010
1011
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001012 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1013 TX_RING_SIZE - 1);
1014
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001015 err = sky2_rx_start(sky2);
1016 if (err)
1017 goto err_out;
1018
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001019 /* Enable interrupts from phy/mac for port */
1020 hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
1021 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1022 return 0;
1023
1024err_out:
1025 if (sky2->rx_le)
1026 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1027 sky2->rx_le, sky2->rx_le_map);
1028 if (sky2->tx_le)
1029 pci_free_consistent(hw->pdev,
1030 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1031 sky2->tx_le, sky2->tx_le_map);
1032 if (sky2->tx_ring)
1033 kfree(sky2->tx_ring);
1034 if (sky2->rx_ring)
1035 kfree(sky2->rx_ring);
1036
1037 return err;
1038}
1039
Stephen Hemminger793b8832005-09-14 16:06:14 -07001040/* Modular subtraction in ring */
1041static inline int tx_dist(unsigned tail, unsigned head)
1042{
1043 return (head >= tail ? head : head + TX_RING_SIZE) - tail;
1044}
1045
1046/* Number of list elements available for next tx */
1047static inline int tx_avail(const struct sky2_port *sky2)
1048{
1049 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1050}
1051
1052/* Estimate of number of transmit list elements required */
1053static inline unsigned tx_le_req(const struct sk_buff *skb)
1054{
1055 unsigned count;
1056
1057 count = sizeof(dma_addr_t) / sizeof(u32);
1058 count += skb_shinfo(skb)->nr_frags * count;
1059
1060 if (skb_shinfo(skb)->tso_size)
1061 ++count;
1062
1063 if (skb->ip_summed)
1064 ++count;
1065
1066 return count;
1067}
1068
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001069/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001070 * Put one packet in ring for transmit.
1071 * A single packet can generate multiple list elements, and
1072 * the number of ring elements will probably be less than the number
1073 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001074 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001075static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1076{
1077 struct sky2_port *sky2 = netdev_priv(dev);
1078 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001079 struct sky2_tx_le *le = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001080 struct ring_info *re;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001081 unsigned long flags;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001082 unsigned i, len;
1083 dma_addr_t mapping;
1084 u32 addr64;
1085 u16 mss;
1086 u8 ctrl;
1087
Stephen Hemminger793b8832005-09-14 16:06:14 -07001088 local_irq_save(flags);
1089 if (!spin_trylock(&sky2->tx_lock)) {
1090 local_irq_restore(flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001091 return NETDEV_TX_LOCKED;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001092 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001093
Stephen Hemminger793b8832005-09-14 16:06:14 -07001094 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001095 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001096 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001097
1098 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1099 dev->name);
1100 return NETDEV_TX_BUSY;
1101 }
1102
Stephen Hemminger793b8832005-09-14 16:06:14 -07001103 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001104 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1105 dev->name, sky2->tx_prod, skb->len);
1106
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001107 len = skb_headlen(skb);
1108 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001109 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001110
1111 re = sky2->tx_ring + sky2->tx_prod;
1112
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001113 /* Send high bits if changed or crosses boundary */
1114 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001115 le = get_tx_le(sky2);
1116 le->tx.addr = cpu_to_le32(addr64);
1117 le->ctrl = 0;
1118 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001119 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001120 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001121
1122 /* Check for TCP Segmentation Offload */
1123 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001124 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001125 /* just drop the packet if non-linear expansion fails */
1126 if (skb_header_cloned(skb) &&
1127 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001128 dev_kfree_skb_any(skb);
1129 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001130 }
1131
1132 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1133 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1134 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001135 }
1136
Stephen Hemminger793b8832005-09-14 16:06:14 -07001137 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001138 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001139 le->tx.tso.size = cpu_to_le16(mss);
1140 le->tx.tso.rsvd = 0;
1141 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001142 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001143 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001144 }
1145
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001146 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001147#ifdef SKY2_VLAN_TAG_USED
1148 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1149 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1150 if (!le) {
1151 le = get_tx_le(sky2);
1152 le->tx.addr = 0;
1153 le->opcode = OP_VLAN|HW_OWNER;
1154 le->ctrl = 0;
1155 } else
1156 le->opcode |= OP_VLAN;
1157 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1158 ctrl |= INS_VLAN;
1159 }
1160#endif
1161
1162 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001163 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001164 u16 hdr = skb->h.raw - skb->data;
1165 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001166
1167 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1168 if (skb->nh.iph->protocol == IPPROTO_UDP)
1169 ctrl |= UDPTCP;
1170
1171 le = get_tx_le(sky2);
1172 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001173 le->tx.csum.offset = cpu_to_le16(offset);
1174 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001175 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001176 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001177 }
1178
1179 le = get_tx_le(sky2);
1180 le->tx.addr = cpu_to_le32((u32) mapping);
1181 le->length = cpu_to_le16(len);
1182 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001183 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001184
Stephen Hemminger793b8832005-09-14 16:06:14 -07001185 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001186 re->skb = skb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001187 re->mapaddr = mapping;
1188 re->maplen = len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001189
1190 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1191 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger793b8832005-09-14 16:06:14 -07001192 struct ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001193
1194 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1195 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001196 addr64 = (mapping >> 16) >> 16;
1197 if (addr64 != sky2->tx_addr64) {
1198 le = get_tx_le(sky2);
1199 le->tx.addr = cpu_to_le32(addr64);
1200 le->ctrl = 0;
1201 le->opcode = OP_ADDR64 | HW_OWNER;
1202 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001203 }
1204
1205 le = get_tx_le(sky2);
1206 le->tx.addr = cpu_to_le32((u32) mapping);
1207 le->length = cpu_to_le16(frag->size);
1208 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001209 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001210
Stephen Hemminger793b8832005-09-14 16:06:14 -07001211 fre = sky2->tx_ring
1212 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
1213 fre->skb = NULL;
1214 fre->mapaddr = mapping;
1215 fre->maplen = frag->size;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001216 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001217 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001218 le->ctrl |= EOP;
1219
shemminger@osdl.org724bca32005-09-27 15:03:01 -07001220 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001221 &sky2->tx_last_put, TX_RING_SIZE);
1222
Stephen Hemminger793b8832005-09-14 16:06:14 -07001223 if (tx_avail(sky2) < MAX_SKB_TX_LE + 1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001224 netif_stop_queue(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001225
1226out_unlock:
1227 mmiowb();
1228 spin_unlock_irqrestore(&sky2->tx_lock, flags);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001229
1230 dev->trans_start = jiffies;
1231 return NETDEV_TX_OK;
1232}
1233
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001234/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001235 * Free ring elements from starting at tx_cons until "done"
1236 *
1237 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001238 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001239 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001240static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001241{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001242 struct net_device *dev = sky2->netdev;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001243 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001244
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001245 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001246 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001247 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001248
1249 spin_lock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001250
Stephen Hemminger793b8832005-09-14 16:06:14 -07001251 while (sky2->tx_cons != done) {
1252 struct ring_info *re = sky2->tx_ring + sky2->tx_cons;
1253 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001254
Stephen Hemminger793b8832005-09-14 16:06:14 -07001255 /* Check for partial status */
1256 if (tx_dist(sky2->tx_cons, done)
1257 < tx_dist(sky2->tx_cons, re->idx))
1258 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001259
Stephen Hemminger793b8832005-09-14 16:06:14 -07001260 skb = re->skb;
1261 pci_unmap_single(sky2->hw->pdev,
1262 re->mapaddr, re->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001263
Stephen Hemminger793b8832005-09-14 16:06:14 -07001264 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1265 struct ring_info *fre;
1266 fre =
1267 sky2->tx_ring + (sky2->tx_cons + i +
1268 1) % TX_RING_SIZE;
1269 pci_unmap_page(sky2->hw->pdev, fre->mapaddr,
1270 fre->maplen, PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001271 }
1272
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001273 dev_kfree_skb_any(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001274
Stephen Hemminger793b8832005-09-14 16:06:14 -07001275 sky2->tx_cons = re->idx;
1276 }
1277out:
1278
1279 if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001280 netif_wake_queue(dev);
1281 spin_unlock(&sky2->tx_lock);
1282}
1283
1284/* Cleanup all untransmitted buffers, assume transmitter not running */
1285static inline void sky2_tx_clean(struct sky2_port *sky2)
1286{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001287 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001288}
1289
1290/* Network shutdown */
1291static int sky2_down(struct net_device *dev)
1292{
1293 struct sky2_port *sky2 = netdev_priv(dev);
1294 struct sky2_hw *hw = sky2->hw;
1295 unsigned port = sky2->port;
1296 u16 ctrl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001297
1298 if (netif_msg_ifdown(sky2))
1299 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1300
1301 netif_stop_queue(dev);
1302
Stephen Hemminger793b8832005-09-14 16:06:14 -07001303 sky2_phy_reset(hw, port);
1304
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001305 /* Stop transmitter */
1306 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1307 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1308
1309 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001310 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001311
1312 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001313 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001314 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1315
1316 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1317
1318 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001319 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1320 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001321 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1322
1323 /* Disable Force Sync bit and Enable Alloc bit */
1324 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1325 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1326
1327 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1328 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1329 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1330
1331 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001332 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1333 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001334
1335 /* Reset the Tx prefetch units */
1336 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1337 PREF_UNIT_RST_SET);
1338
1339 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1340
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001341 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001342
1343 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1344 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1345
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001346 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001347 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1348
1349 sky2_tx_clean(sky2);
1350 sky2_rx_clean(sky2);
1351
1352 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1353 sky2->rx_le, sky2->rx_le_map);
1354 kfree(sky2->rx_ring);
1355
1356 pci_free_consistent(hw->pdev,
1357 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1358 sky2->tx_le, sky2->tx_le_map);
1359 kfree(sky2->tx_ring);
1360
1361 return 0;
1362}
1363
1364static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1365{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001366 if (!hw->copper)
1367 return SPEED_1000;
1368
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001369 if (hw->chip_id == CHIP_ID_YUKON_FE)
1370 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1371
1372 switch (aux & PHY_M_PS_SPEED_MSK) {
1373 case PHY_M_PS_SPEED_1000:
1374 return SPEED_1000;
1375 case PHY_M_PS_SPEED_100:
1376 return SPEED_100;
1377 default:
1378 return SPEED_10;
1379 }
1380}
1381
1382static void sky2_link_up(struct sky2_port *sky2)
1383{
1384 struct sky2_hw *hw = sky2->hw;
1385 unsigned port = sky2->port;
1386 u16 reg;
1387
1388 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001389 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001390
1391 reg = gma_read16(hw, port, GM_GP_CTRL);
1392 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1393 reg |= GM_GPCR_DUP_FULL;
1394
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001395 /* enable Rx/Tx */
1396 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1397 gma_write16(hw, port, GM_GP_CTRL, reg);
1398 gma_read16(hw, port, GM_GP_CTRL);
1399
1400 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1401
1402 netif_carrier_on(sky2->netdev);
1403 netif_wake_queue(sky2->netdev);
1404
1405 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001406 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001407 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1408
Stephen Hemminger793b8832005-09-14 16:06:14 -07001409 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1410 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1411
1412 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1413 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1414 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1415 SPEED_10 ? 7 : 0) |
1416 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1417 SPEED_100 ? 7 : 0) |
1418 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1419 SPEED_1000 ? 7 : 0));
1420 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1421 }
1422
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001423 if (netif_msg_link(sky2))
1424 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001425 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001426 sky2->netdev->name, sky2->speed,
1427 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1428 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001429 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001430}
1431
1432static void sky2_link_down(struct sky2_port *sky2)
1433{
1434 struct sky2_hw *hw = sky2->hw;
1435 unsigned port = sky2->port;
1436 u16 reg;
1437
1438 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1439
1440 reg = gma_read16(hw, port, GM_GP_CTRL);
1441 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1442 gma_write16(hw, port, GM_GP_CTRL, reg);
1443 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1444
1445 if (sky2->rx_pause && !sky2->tx_pause) {
1446 /* restore Asymmetric Pause bit */
1447 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001448 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1449 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001450 }
1451
1452 sky2_phy_reset(hw, port);
1453
1454 netif_carrier_off(sky2->netdev);
1455 netif_stop_queue(sky2->netdev);
1456
1457 /* Turn on link LED */
1458 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1459
1460 if (netif_msg_link(sky2))
1461 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1462 sky2_phy_init(hw, port);
1463}
1464
Stephen Hemminger793b8832005-09-14 16:06:14 -07001465static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1466{
1467 struct sky2_hw *hw = sky2->hw;
1468 unsigned port = sky2->port;
1469 u16 lpa;
1470
1471 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1472
1473 if (lpa & PHY_M_AN_RF) {
1474 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1475 return -1;
1476 }
1477
1478 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1479 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1480 printk(KERN_ERR PFX "%s: master/slave fault",
1481 sky2->netdev->name);
1482 return -1;
1483 }
1484
1485 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1486 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1487 sky2->netdev->name);
1488 return -1;
1489 }
1490
1491 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1492
1493 sky2->speed = sky2_phy_speed(hw, aux);
1494
1495 /* Pause bits are offset (9..8) */
1496 if (hw->chip_id == CHIP_ID_YUKON_XL)
1497 aux >>= 6;
1498
1499 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1500 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1501
1502 if ((sky2->tx_pause || sky2->rx_pause)
1503 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1504 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1505 else
1506 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1507
1508 return 0;
1509}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001510
1511/*
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001512 * Interrupt from PHY are handled in tasklet (soft irq)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001513 * because accessing phy registers requires spin wait which might
1514 * cause excess interrupt latency.
1515 */
1516static void sky2_phy_task(unsigned long data)
1517{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001518 struct sky2_port *sky2 = (struct sky2_port *)data;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001519 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001520 u16 istatus, phystat;
1521
Stephen Hemminger793b8832005-09-14 16:06:14 -07001522 spin_lock(&hw->phy_lock);
1523 istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
1524 phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001525
1526 if (netif_msg_intr(sky2))
1527 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1528 sky2->netdev->name, istatus, phystat);
1529
1530 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001531 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001532 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001533 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001534 }
1535
Stephen Hemminger793b8832005-09-14 16:06:14 -07001536 if (istatus & PHY_M_IS_LSP_CHANGE)
1537 sky2->speed = sky2_phy_speed(hw, phystat);
1538
1539 if (istatus & PHY_M_IS_DUP_CHANGE)
1540 sky2->duplex =
1541 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1542
1543 if (istatus & PHY_M_IS_LST_CHANGE) {
1544 if (phystat & PHY_M_PS_LINK_UP)
1545 sky2_link_up(sky2);
1546 else
1547 sky2_link_down(sky2);
1548 }
1549out:
1550 spin_unlock(&hw->phy_lock);
1551
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001552 local_irq_disable();
Stephen Hemminger793b8832005-09-14 16:06:14 -07001553 hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1555 local_irq_enable();
1556}
1557
1558static void sky2_tx_timeout(struct net_device *dev)
1559{
1560 struct sky2_port *sky2 = netdev_priv(dev);
1561
1562 if (netif_msg_timer(sky2))
1563 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1564
1565 sky2_write32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR), BMU_STOP);
1566 sky2_read32(sky2->hw, Q_ADDR(txqaddr[sky2->port], Q_CSR));
1567
1568 sky2_tx_clean(sky2);
1569}
1570
1571static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1572{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001573 struct sky2_port *sky2 = netdev_priv(dev);
1574 struct sky2_hw *hw = sky2->hw;
1575 int err;
1576 u16 ctl, mode;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577
1578 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1579 return -EINVAL;
1580
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001581 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1582 return -EINVAL;
1583
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001584 if (!netif_running(dev)) {
1585 dev->mtu = new_mtu;
1586 return 0;
1587 }
1588
1589 local_irq_disable();
1590 sky2_write32(hw, B0_IMSK, 0);
1591
1592 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1593 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1594 sky2_rx_stop(sky2);
1595 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001596
1597 dev->mtu = new_mtu;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001598 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1599 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001600
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001601 if (dev->mtu > ETH_DATA_LEN)
1602 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001604 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1605
1606 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1607
1608 err = sky2_rx_start(sky2);
1609 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1610
1611 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1612 sky2_read32(hw, B0_IMSK);
1613 local_irq_enable();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001614 return err;
1615}
1616
1617/*
1618 * Receive one packet.
1619 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001620 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001621 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001622static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001623 u16 length, u32 status)
1624{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001625 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001626 struct sk_buff *skb = NULL;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001627 const unsigned int bufsize = rx_size(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001628
1629 if (unlikely(netif_msg_rx_status(sky2)))
1630 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001631 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001632
Stephen Hemminger793b8832005-09-14 16:06:14 -07001633 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001634
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001635 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001636 goto error;
1637
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001638 if (!(status & GMR_FS_RX_OK))
1639 goto resubmit;
1640
Stephen Hemminger793b8832005-09-14 16:06:14 -07001641 if (length < RX_COPY_THRESHOLD) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001642 skb = alloc_skb(length + 2, GFP_ATOMIC);
1643 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001644 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001645
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001646 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001647 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1648 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001649 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001650 skb->ip_summed = re->skb->ip_summed;
1651 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001652 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1653 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001654 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001655 struct sk_buff *nskb;
1656
1657 nskb = dev_alloc_skb(bufsize);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001658 if (!nskb)
1659 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001660
Stephen Hemminger793b8832005-09-14 16:06:14 -07001661 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001662 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001663 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
1664 re->maplen, PCI_DMA_FROMDEVICE);
1665 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666
Stephen Hemminger793b8832005-09-14 16:06:14 -07001667 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001668 bufsize, PCI_DMA_FROMDEVICE);
1669 re->maplen = bufsize;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001670 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001671
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001672 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001673resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001674 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001675 sky2_rx_add(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001676
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001677 /* Tell receiver about new buffers. */
1678 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
1679 &sky2->rx_last_put, RX_LE_SIZE);
1680
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001681 return skb;
1682
1683error:
1684 if (netif_msg_rx_err(sky2))
1685 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1686 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001687
1688 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689 sky2->net_stats.rx_length_errors++;
1690 if (status & GMR_FS_FRAGMENT)
1691 sky2->net_stats.rx_frame_errors++;
1692 if (status & GMR_FS_CRC_ERR)
1693 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001694 if (status & GMR_FS_RX_FF_OV)
1695 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001696
Stephen Hemminger793b8832005-09-14 16:06:14 -07001697 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001698}
1699
Stephen Hemminger793b8832005-09-14 16:06:14 -07001700/* Transmit ring index in reported status block is encoded as:
1701 *
1702 * | TXS2 | TXA2 | TXS1 | TXA1
1703 */
1704static inline u16 tx_index(u8 port, u32 status, u16 len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001705{
1706 if (port == 0)
1707 return status & 0xfff;
1708 else
1709 return ((status >> 24) & 0xff) | (len & 0xf) << 8;
1710}
1711
1712/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001713 * Both ports share the same status interrupt, therefore there is only
1714 * one poll routine.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001715 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001716static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001717{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001718 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
1719 unsigned int to_do = min(dev0->quota, *budget);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001720 unsigned int work_done = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001721 u16 hwidx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001722
Stephen Hemminger793b8832005-09-14 16:06:14 -07001723 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001724 BUG_ON(hwidx >= STATUS_RING_SIZE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001725 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001726
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001727 while (hwidx != hw->st_idx) {
1728 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1729 struct net_device *dev;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001730 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001731 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001732 u32 status;
1733 u16 length;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001734 u8 op;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001736 le = hw->st_le + hw->st_idx;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001737 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001738 prefetch(hw->st_le + hw->st_idx);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001739
1740 BUG_ON(le->link >= hw->ports || !hw->dev[le->link]);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001741
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001742 BUG_ON(le->link >= 2);
1743 dev = hw->dev[le->link];
1744 if (dev == NULL || !netif_running(dev))
1745 continue;
1746
1747 sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001748 status = le32_to_cpu(le->status);
1749 length = le16_to_cpu(le->length);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001750 op = le->opcode & ~HW_OWNER;
1751 le->opcode = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001752
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001753 switch (op) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001754 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001755 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001756 if (!skb)
1757 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001758
1759 skb->dev = dev;
1760 skb->protocol = eth_type_trans(skb, dev);
1761 dev->last_rx = jiffies;
1762
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001763#ifdef SKY2_VLAN_TAG_USED
1764 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1765 vlan_hwaccel_receive_skb(skb,
1766 sky2->vlgrp,
1767 be16_to_cpu(sky2->rx_tag));
1768 } else
1769#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001771
1772 if (++work_done >= to_do)
1773 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001774 break;
1775
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001776#ifdef SKY2_VLAN_TAG_USED
1777 case OP_RXVLAN:
1778 sky2->rx_tag = length;
1779 break;
1780
1781 case OP_RXCHKSVLAN:
1782 sky2->rx_tag = length;
1783 /* fall through */
1784#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001785 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001786 skb = sky2->rx_ring[sky2->rx_next].skb;
1787 skb->ip_summed = CHECKSUM_HW;
1788 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001789 break;
1790
1791 case OP_TXINDEXLE:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001792 sky2_tx_complete(sky2,
1793 tx_index(sky2->port, status, length));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001794 break;
1795
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001796 default:
1797 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001798 printk(KERN_WARNING PFX
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001799 "unknown status opcode 0x%x\n", op);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001800 break;
1801 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001802 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001803
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001804exit_loop:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001805
Stephen Hemminger793b8832005-09-14 16:06:14 -07001806 mmiowb();
1807
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001808 if (work_done < to_do) {
1809 /*
1810 * Another chip workaround, need to restart TX timer if status
1811 * LE was handled. WA_DEV_43_418
1812 */
1813 if (is_ec_a1(hw)) {
1814 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1815 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1816 }
1817
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001818 netif_rx_complete(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001819 hw->intr_mask |= Y2_IS_STAT_BMU;
1820 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001821 mmiowb();
1822 return 0;
1823 } else {
1824 *budget -= work_done;
1825 dev0->quota -= work_done;
1826 return 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001827 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001828}
1829
1830static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1831{
1832 struct net_device *dev = hw->dev[port];
1833
1834 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1835 dev->name, status);
1836
1837 if (status & Y2_IS_PAR_RD1) {
1838 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1839 dev->name);
1840 /* Clear IRQ */
1841 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1842 }
1843
1844 if (status & Y2_IS_PAR_WR1) {
1845 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1846 dev->name);
1847
1848 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1849 }
1850
1851 if (status & Y2_IS_PAR_MAC1) {
1852 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
1853 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1854 }
1855
1856 if (status & Y2_IS_PAR_RX1) {
1857 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
1858 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1859 }
1860
1861 if (status & Y2_IS_TCP_TXA1) {
1862 printk(KERN_ERR PFX "%s: TCP segmentation error\n", dev->name);
1863 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1864 }
1865}
1866
1867static void sky2_hw_intr(struct sky2_hw *hw)
1868{
1869 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1870
Stephen Hemminger793b8832005-09-14 16:06:14 -07001871 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001873
1874 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001875 u16 pci_err;
1876
1877 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001878 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
1879 pci_name(hw->pdev), pci_err);
1880
1881 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001882 pci_write_config_word(hw->pdev, PCI_STATUS,
1883 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001884 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1885 }
1886
1887 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001888 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001889 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001890
Stephen Hemminger793b8832005-09-14 16:06:14 -07001891 pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
1892
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001893 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
1894 pci_name(hw->pdev), pex_err);
1895
1896 /* clear the interrupt */
1897 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001898 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
1899 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001900 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1901
1902 if (pex_err & PEX_FATAL_ERRORS) {
1903 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
1904 hwmsk &= ~Y2_IS_PCI_EXP;
1905 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
1906 }
1907 }
1908
1909 if (status & Y2_HWE_L1_MASK)
1910 sky2_hw_error(hw, 0, status);
1911 status >>= 8;
1912 if (status & Y2_HWE_L1_MASK)
1913 sky2_hw_error(hw, 1, status);
1914}
1915
1916static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
1917{
1918 struct net_device *dev = hw->dev[port];
1919 struct sky2_port *sky2 = netdev_priv(dev);
1920 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
1921
1922 if (netif_msg_intr(sky2))
1923 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
1924 dev->name, status);
1925
1926 if (status & GM_IS_RX_FF_OR) {
1927 ++sky2->net_stats.rx_fifo_errors;
1928 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
1929 }
1930
1931 if (status & GM_IS_TX_FF_UR) {
1932 ++sky2->net_stats.tx_fifo_errors;
1933 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
1934 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001935}
1936
1937static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1938{
1939 struct net_device *dev = hw->dev[port];
1940 struct sky2_port *sky2 = netdev_priv(dev);
1941
1942 hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
1943 sky2_write32(hw, B0_IMSK, hw->intr_mask);
1944 tasklet_schedule(&sky2->phy_task);
1945}
1946
1947static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
1948{
1949 struct sky2_hw *hw = dev_id;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001950 struct net_device *dev0 = hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951 u32 status;
1952
1953 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001954 if (status == 0 || status == ~0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001955 return IRQ_NONE;
1956
1957 if (status & Y2_IS_HW_ERR)
1958 sky2_hw_intr(hw);
1959
Stephen Hemminger793b8832005-09-14 16:06:14 -07001960 /* Do NAPI for Rx and Tx status */
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001961 if (status & Y2_IS_STAT_BMU) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962 hw->intr_mask &= ~Y2_IS_STAT_BMU;
1963 sky2_write32(hw, B0_IMSK, hw->intr_mask);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001964
shemminger@osdl.org0a122572005-11-30 11:45:17 -08001965 if (likely(__netif_rx_schedule_prep(dev0))) {
1966 prefetch(&hw->st_le[hw->st_idx]);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001967 __netif_rx_schedule(dev0);
shemminger@osdl.org0a122572005-11-30 11:45:17 -08001968 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001969 }
1970
Stephen Hemminger793b8832005-09-14 16:06:14 -07001971 if (status & Y2_IS_IRQ_PHY1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001972 sky2_phy_intr(hw, 0);
1973
1974 if (status & Y2_IS_IRQ_PHY2)
1975 sky2_phy_intr(hw, 1);
1976
1977 if (status & Y2_IS_IRQ_MAC1)
1978 sky2_mac_intr(hw, 0);
1979
1980 if (status & Y2_IS_IRQ_MAC2)
1981 sky2_mac_intr(hw, 1);
1982
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001983 sky2_write32(hw, B0_Y2_SP_ICR, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001984
1985 sky2_read32(hw, B0_IMSK);
1986
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001987 return IRQ_HANDLED;
1988}
1989
1990#ifdef CONFIG_NET_POLL_CONTROLLER
1991static void sky2_netpoll(struct net_device *dev)
1992{
1993 struct sky2_port *sky2 = netdev_priv(dev);
1994
Stephen Hemminger793b8832005-09-14 16:06:14 -07001995 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001996}
1997#endif
1998
1999/* Chip internal frequency for clock calculations */
2000static inline u32 sky2_khz(const struct sky2_hw *hw)
2001{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002002 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002003 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002004 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005 return 125000; /* 125 Mhz */
2006 case CHIP_ID_YUKON_FE:
2007 return 100000; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002008 default: /* YUKON_XL */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002009 return 156000; /* 156 Mhz */
2010 }
2011}
2012
2013static inline u32 sky2_ms2clk(const struct sky2_hw *hw, u32 ms)
2014{
2015 return sky2_khz(hw) * ms;
2016}
2017
2018static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2019{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002020 return (sky2_khz(hw) * us) / 1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002021}
2022
2023static int sky2_reset(struct sky2_hw *hw)
2024{
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002025 u32 ctst;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002026 u16 status;
2027 u8 t8, pmd_type;
2028 int i;
2029
2030 ctst = sky2_read32(hw, B0_CTST);
2031
2032 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2033 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2034 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2035 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2036 pci_name(hw->pdev), hw->chip_id);
2037 return -EOPNOTSUPP;
2038 }
2039
Stephen Hemminger793b8832005-09-14 16:06:14 -07002040 /* ring for status responses */
2041 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
2042 &hw->st_dma);
2043 if (!hw->st_le)
2044 return -ENOMEM;
2045
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002046 /* disable ASF */
2047 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2048 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2049 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2050 }
2051
2052 /* do a SW reset */
2053 sky2_write8(hw, B0_CTST, CS_RST_SET);
2054 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2055
2056 /* clear PCI errors, if any */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002057 pci_read_config_word(hw->pdev, PCI_STATUS, &status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002058 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002059 pci_write_config_word(hw->pdev, PCI_STATUS,
2060 status | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002061
2062 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2063
2064 /* clear any PEX errors */
2065 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002066 u16 lstat;
2067 pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
2068 0xffffffffUL);
2069 pci_read_config_word(hw->pdev, PEX_LNK_STAT, &lstat);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002070 }
2071
2072 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2073 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2074
2075 hw->ports = 1;
2076 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2077 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2078 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2079 ++hw->ports;
2080 }
2081 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2082
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002083 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002084
2085 for (i = 0; i < hw->ports; i++) {
2086 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2087 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2088 }
2089
2090 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2091
Stephen Hemminger793b8832005-09-14 16:06:14 -07002092 /* Clear I2C IRQ noise */
2093 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002094
2095 /* turn off hardware timer (unused) */
2096 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2097 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002098
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002099 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2100
Stephen Hemminger793b8832005-09-14 16:06:14 -07002101 /* Turn on descriptor polling (every 75us) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002102 sky2_write32(hw, B28_DPT_INI, sky2_us2clk(hw, 75));
2103 sky2_write8(hw, B28_DPT_CTRL, DPT_START);
2104
2105 /* Turn off receive timestamp */
2106 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002107 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002108
2109 /* enable the Tx Arbiters */
2110 for (i = 0; i < hw->ports; i++)
2111 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2112
2113 /* Initialize ram interface */
2114 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002115 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002116
2117 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2118 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2119 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2120 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2121 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2122 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2123 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2124 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2125 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2126 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2127 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2128 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2129 }
2130
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002131 if (is_pciex(hw)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002132 u16 pctrl;
2133
2134 /* change Max. Read Request Size to 2048 bytes */
2135 pci_read_config_word(hw->pdev, PEX_DEV_CTRL, &pctrl);
2136 pctrl &= ~PEX_DC_MAX_RRS_MSK;
2137 pctrl |= PEX_DC_MAX_RD_RQ_SIZE(4);
2138
2139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002140 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002141 pci_write_config_word(hw->pdev, PEX_DEV_CTRL, pctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002142 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2143 }
2144
2145 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147 spin_lock_bh(&hw->phy_lock);
2148 for (i = 0; i < hw->ports; i++)
2149 sky2_phy_reset(hw, i);
2150 spin_unlock_bh(&hw->phy_lock);
2151
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002152 memset(hw->st_le, 0, STATUS_LE_BYTES);
2153 hw->st_idx = 0;
2154
2155 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2156 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2157
2158 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002159 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002160
2161 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002162 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002163
Stephen Hemminger793b8832005-09-14 16:06:14 -07002164 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_ms2clk(hw, 10));
2165
2166 /* These status setup values are copied from SysKonnect's driver */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002167 if (is_ec_a1(hw)) {
2168 /* WA for dev. #4.3 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002169 sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002170
2171 /* set Status-FIFO watermark */
2172 sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
2173
2174 /* set Status-FIFO ISR watermark */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002175 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002176
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002177 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002178 sky2_write16(hw, STAT_TX_IDX_TH, 0x000a);
2179
2180 /* set Status-FIFO watermark */
2181 sky2_write8(hw, STAT_FIFO_WM, 0x10);
2182
2183 /* set Status-FIFO ISR watermark */
2184 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2185 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x10);
2186
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002187 else /* WA dev 4.109 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002188 sky2_write8(hw, STAT_FIFO_ISR_WM, 0x04);
2189
2190 sky2_write32(hw, STAT_ISR_TIMER_INI, 0x0190);
2191 }
2192
Stephen Hemminger793b8832005-09-14 16:06:14 -07002193 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002194 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2195
2196 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2197 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2198 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2199
2200 return 0;
2201}
2202
2203static inline u32 sky2_supported_modes(const struct sky2_hw *hw)
2204{
2205 u32 modes;
2206 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002207 modes = SUPPORTED_10baseT_Half
2208 | SUPPORTED_10baseT_Full
2209 | SUPPORTED_100baseT_Half
2210 | SUPPORTED_100baseT_Full
2211 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002212
2213 if (hw->chip_id != CHIP_ID_YUKON_FE)
2214 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002215 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002216 } else
2217 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002218 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002219 return modes;
2220}
2221
Stephen Hemminger793b8832005-09-14 16:06:14 -07002222static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002223{
2224 struct sky2_port *sky2 = netdev_priv(dev);
2225 struct sky2_hw *hw = sky2->hw;
2226
2227 ecmd->transceiver = XCVR_INTERNAL;
2228 ecmd->supported = sky2_supported_modes(hw);
2229 ecmd->phy_address = PHY_ADDR_MARV;
2230 if (hw->copper) {
2231 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002232 | SUPPORTED_10baseT_Full
2233 | SUPPORTED_100baseT_Half
2234 | SUPPORTED_100baseT_Full
2235 | SUPPORTED_1000baseT_Half
2236 | SUPPORTED_1000baseT_Full
2237 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002238 ecmd->port = PORT_TP;
2239 } else
2240 ecmd->port = PORT_FIBRE;
2241
2242 ecmd->advertising = sky2->advertising;
2243 ecmd->autoneg = sky2->autoneg;
2244 ecmd->speed = sky2->speed;
2245 ecmd->duplex = sky2->duplex;
2246 return 0;
2247}
2248
2249static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2250{
2251 struct sky2_port *sky2 = netdev_priv(dev);
2252 const struct sky2_hw *hw = sky2->hw;
2253 u32 supported = sky2_supported_modes(hw);
2254
2255 if (ecmd->autoneg == AUTONEG_ENABLE) {
2256 ecmd->advertising = supported;
2257 sky2->duplex = -1;
2258 sky2->speed = -1;
2259 } else {
2260 u32 setting;
2261
Stephen Hemminger793b8832005-09-14 16:06:14 -07002262 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002263 case SPEED_1000:
2264 if (ecmd->duplex == DUPLEX_FULL)
2265 setting = SUPPORTED_1000baseT_Full;
2266 else if (ecmd->duplex == DUPLEX_HALF)
2267 setting = SUPPORTED_1000baseT_Half;
2268 else
2269 return -EINVAL;
2270 break;
2271 case SPEED_100:
2272 if (ecmd->duplex == DUPLEX_FULL)
2273 setting = SUPPORTED_100baseT_Full;
2274 else if (ecmd->duplex == DUPLEX_HALF)
2275 setting = SUPPORTED_100baseT_Half;
2276 else
2277 return -EINVAL;
2278 break;
2279
2280 case SPEED_10:
2281 if (ecmd->duplex == DUPLEX_FULL)
2282 setting = SUPPORTED_10baseT_Full;
2283 else if (ecmd->duplex == DUPLEX_HALF)
2284 setting = SUPPORTED_10baseT_Half;
2285 else
2286 return -EINVAL;
2287 break;
2288 default:
2289 return -EINVAL;
2290 }
2291
2292 if ((setting & supported) == 0)
2293 return -EINVAL;
2294
2295 sky2->speed = ecmd->speed;
2296 sky2->duplex = ecmd->duplex;
2297 }
2298
2299 sky2->autoneg = ecmd->autoneg;
2300 sky2->advertising = ecmd->advertising;
2301
2302 if (netif_running(dev)) {
2303 sky2_down(dev);
2304 sky2_up(dev);
2305 }
2306
2307 return 0;
2308}
2309
2310static void sky2_get_drvinfo(struct net_device *dev,
2311 struct ethtool_drvinfo *info)
2312{
2313 struct sky2_port *sky2 = netdev_priv(dev);
2314
2315 strcpy(info->driver, DRV_NAME);
2316 strcpy(info->version, DRV_VERSION);
2317 strcpy(info->fw_version, "N/A");
2318 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2319}
2320
2321static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002322 char name[ETH_GSTRING_LEN];
2323 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002324} sky2_stats[] = {
2325 { "tx_bytes", GM_TXO_OK_HI },
2326 { "rx_bytes", GM_RXO_OK_HI },
2327 { "tx_broadcast", GM_TXF_BC_OK },
2328 { "rx_broadcast", GM_RXF_BC_OK },
2329 { "tx_multicast", GM_TXF_MC_OK },
2330 { "rx_multicast", GM_RXF_MC_OK },
2331 { "tx_unicast", GM_TXF_UC_OK },
2332 { "rx_unicast", GM_RXF_UC_OK },
2333 { "tx_mac_pause", GM_TXF_MPAUSE },
2334 { "rx_mac_pause", GM_RXF_MPAUSE },
2335 { "collisions", GM_TXF_SNG_COL },
2336 { "late_collision",GM_TXF_LAT_COL },
2337 { "aborted", GM_TXF_ABO_COL },
2338 { "multi_collisions", GM_TXF_MUL_COL },
2339 { "fifo_underrun", GM_TXE_FIFO_UR },
2340 { "fifo_overflow", GM_RXE_FIFO_OV },
2341 { "rx_toolong", GM_RXF_LNG_ERR },
2342 { "rx_jabber", GM_RXF_JAB_PKT },
2343 { "rx_runt", GM_RXE_FRAG },
2344 { "rx_too_long", GM_RXF_LNG_ERR },
2345 { "rx_fcs_error", GM_RXF_FCS_ERR },
2346};
2347
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002348static u32 sky2_get_rx_csum(struct net_device *dev)
2349{
2350 struct sky2_port *sky2 = netdev_priv(dev);
2351
2352 return sky2->rx_csum;
2353}
2354
2355static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2356{
2357 struct sky2_port *sky2 = netdev_priv(dev);
2358
2359 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002360
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002361 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2362 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2363
2364 return 0;
2365}
2366
2367static u32 sky2_get_msglevel(struct net_device *netdev)
2368{
2369 struct sky2_port *sky2 = netdev_priv(netdev);
2370 return sky2->msg_enable;
2371}
2372
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002373static int sky2_nway_reset(struct net_device *dev)
2374{
2375 struct sky2_port *sky2 = netdev_priv(dev);
2376 struct sky2_hw *hw = sky2->hw;
2377
2378 if (sky2->autoneg != AUTONEG_ENABLE)
2379 return -EINVAL;
2380
2381 netif_stop_queue(dev);
2382
2383 spin_lock_irq(&hw->phy_lock);
2384 sky2_phy_reset(hw, sky2->port);
2385 sky2_phy_init(hw, sky2->port);
2386 spin_unlock_irq(&hw->phy_lock);
2387
2388 return 0;
2389}
2390
Stephen Hemminger793b8832005-09-14 16:06:14 -07002391static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002392{
2393 struct sky2_hw *hw = sky2->hw;
2394 unsigned port = sky2->port;
2395 int i;
2396
2397 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002398 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002399 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002400 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002401
Stephen Hemminger793b8832005-09-14 16:06:14 -07002402 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002403 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2404}
2405
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002406static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2407{
2408 struct sky2_port *sky2 = netdev_priv(netdev);
2409 sky2->msg_enable = value;
2410}
2411
2412static int sky2_get_stats_count(struct net_device *dev)
2413{
2414 return ARRAY_SIZE(sky2_stats);
2415}
2416
2417static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002418 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002419{
2420 struct sky2_port *sky2 = netdev_priv(dev);
2421
Stephen Hemminger793b8832005-09-14 16:06:14 -07002422 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002423}
2424
Stephen Hemminger793b8832005-09-14 16:06:14 -07002425static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002426{
2427 int i;
2428
2429 switch (stringset) {
2430 case ETH_SS_STATS:
2431 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2432 memcpy(data + i * ETH_GSTRING_LEN,
2433 sky2_stats[i].name, ETH_GSTRING_LEN);
2434 break;
2435 }
2436}
2437
2438/* Use hardware MIB variables for critical path statistics and
2439 * transmit feedback not reported at interrupt.
2440 * Other errors are accounted for in interrupt handler.
2441 */
2442static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2443{
2444 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002445 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002446
Stephen Hemminger793b8832005-09-14 16:06:14 -07002447 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002448
2449 sky2->net_stats.tx_bytes = data[0];
2450 sky2->net_stats.rx_bytes = data[1];
2451 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2452 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
2453 sky2->net_stats.multicast = data[5] + data[7];
2454 sky2->net_stats.collisions = data[10];
2455 sky2->net_stats.tx_aborted_errors = data[12];
2456
2457 return &sky2->net_stats;
2458}
2459
2460static int sky2_set_mac_address(struct net_device *dev, void *p)
2461{
2462 struct sky2_port *sky2 = netdev_priv(dev);
2463 struct sockaddr *addr = p;
2464 int err = 0;
2465
2466 if (!is_valid_ether_addr(addr->sa_data))
2467 return -EADDRNOTAVAIL;
2468
2469 sky2_down(dev);
2470 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002471 memcpy_toio(sky2->hw->regs + B2_MAC_1 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002472 dev->dev_addr, ETH_ALEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002473 memcpy_toio(sky2->hw->regs + B2_MAC_2 + sky2->port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002474 dev->dev_addr, ETH_ALEN);
2475 if (dev->flags & IFF_UP)
2476 err = sky2_up(dev);
2477 return err;
2478}
2479
2480static void sky2_set_multicast(struct net_device *dev)
2481{
2482 struct sky2_port *sky2 = netdev_priv(dev);
2483 struct sky2_hw *hw = sky2->hw;
2484 unsigned port = sky2->port;
2485 struct dev_mc_list *list = dev->mc_list;
2486 u16 reg;
2487 u8 filter[8];
2488
2489 memset(filter, 0, sizeof(filter));
2490
2491 reg = gma_read16(hw, port, GM_RX_CTRL);
2492 reg |= GM_RXCR_UCF_ENA;
2493
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002494 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002495 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002496 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002497 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002498 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002499 reg &= ~GM_RXCR_MCF_ENA;
2500 else {
2501 int i;
2502 reg |= GM_RXCR_MCF_ENA;
2503
2504 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2505 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002506 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002507 }
2508 }
2509
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002510 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002511 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002512 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002513 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002514 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002515 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002516 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002517 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002518
2519 gma_write16(hw, port, GM_RX_CTRL, reg);
2520}
2521
2522/* Can have one global because blinking is controlled by
2523 * ethtool and that is always under RTNL mutex
2524 */
2525static inline void sky2_led(struct sky2_hw *hw, unsigned port, int on)
2526{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002527 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002528
Stephen Hemminger793b8832005-09-14 16:06:14 -07002529 spin_lock_bh(&hw->phy_lock);
2530 switch (hw->chip_id) {
2531 case CHIP_ID_YUKON_XL:
2532 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2533 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2534 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2535 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2536 PHY_M_LEDC_INIT_CTRL(7) |
2537 PHY_M_LEDC_STA1_CTRL(7) |
2538 PHY_M_LEDC_STA0_CTRL(7))
2539 : 0);
2540
2541 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2542 break;
2543
2544 default:
2545 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2546 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2547 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2548 PHY_M_LED_MO_10(MO_LED_ON) |
2549 PHY_M_LED_MO_100(MO_LED_ON) |
2550 PHY_M_LED_MO_1000(MO_LED_ON) |
2551 PHY_M_LED_MO_RX(MO_LED_ON)
2552 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2553 PHY_M_LED_MO_10(MO_LED_OFF) |
2554 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002555 PHY_M_LED_MO_1000(MO_LED_OFF) |
2556 PHY_M_LED_MO_RX(MO_LED_OFF));
2557
Stephen Hemminger793b8832005-09-14 16:06:14 -07002558 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002559 spin_unlock_bh(&hw->phy_lock);
2560}
2561
2562/* blink LED's for finding board */
2563static int sky2_phys_id(struct net_device *dev, u32 data)
2564{
2565 struct sky2_port *sky2 = netdev_priv(dev);
2566 struct sky2_hw *hw = sky2->hw;
2567 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002568 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002569 long ms;
2570 int onoff = 1;
2571
Stephen Hemminger793b8832005-09-14 16:06:14 -07002572 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002573 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2574 else
2575 ms = data * 1000;
2576
2577 /* save initial values */
2578 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002579 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2580 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2581 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2582 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2583 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2584 } else {
2585 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2586 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2587 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002588 spin_unlock_bh(&hw->phy_lock);
2589
2590 while (ms > 0) {
2591 sky2_led(hw, port, onoff);
2592 onoff = !onoff;
2593
2594 if (msleep_interruptible(250))
2595 break; /* interrupted */
2596 ms -= 250;
2597 }
2598
2599 /* resume regularly scheduled programming */
2600 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002601 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2602 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2603 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2604 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2605 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2606 } else {
2607 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2608 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2609 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002610 spin_unlock_bh(&hw->phy_lock);
2611
2612 return 0;
2613}
2614
2615static void sky2_get_pauseparam(struct net_device *dev,
2616 struct ethtool_pauseparam *ecmd)
2617{
2618 struct sky2_port *sky2 = netdev_priv(dev);
2619
2620 ecmd->tx_pause = sky2->tx_pause;
2621 ecmd->rx_pause = sky2->rx_pause;
2622 ecmd->autoneg = sky2->autoneg;
2623}
2624
2625static int sky2_set_pauseparam(struct net_device *dev,
2626 struct ethtool_pauseparam *ecmd)
2627{
2628 struct sky2_port *sky2 = netdev_priv(dev);
2629 int err = 0;
2630
2631 sky2->autoneg = ecmd->autoneg;
2632 sky2->tx_pause = ecmd->tx_pause != 0;
2633 sky2->rx_pause = ecmd->rx_pause != 0;
2634
2635 if (netif_running(dev)) {
2636 sky2_down(dev);
2637 err = sky2_up(dev);
2638 }
2639
2640 return err;
2641}
2642
2643#ifdef CONFIG_PM
2644static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2645{
2646 struct sky2_port *sky2 = netdev_priv(dev);
2647
2648 wol->supported = WAKE_MAGIC;
2649 wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
2650}
2651
2652static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2653{
2654 struct sky2_port *sky2 = netdev_priv(dev);
2655 struct sky2_hw *hw = sky2->hw;
2656
2657 if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
2658 return -EOPNOTSUPP;
2659
2660 sky2->wol = wol->wolopts == WAKE_MAGIC;
2661
2662 if (sky2->wol) {
2663 memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
2664
2665 sky2_write16(hw, WOL_CTRL_STAT,
2666 WOL_CTL_ENA_PME_ON_MAGIC_PKT |
2667 WOL_CTL_ENA_MAGIC_PKT_UNIT);
2668 } else
2669 sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
2670
2671 return 0;
2672}
2673#endif
2674
Stephen Hemminger793b8832005-09-14 16:06:14 -07002675static void sky2_get_ringparam(struct net_device *dev,
2676 struct ethtool_ringparam *ering)
2677{
2678 struct sky2_port *sky2 = netdev_priv(dev);
2679
2680 ering->rx_max_pending = RX_MAX_PENDING;
2681 ering->rx_mini_max_pending = 0;
2682 ering->rx_jumbo_max_pending = 0;
2683 ering->tx_max_pending = TX_RING_SIZE - 1;
2684
2685 ering->rx_pending = sky2->rx_pending;
2686 ering->rx_mini_pending = 0;
2687 ering->rx_jumbo_pending = 0;
2688 ering->tx_pending = sky2->tx_pending;
2689}
2690
2691static int sky2_set_ringparam(struct net_device *dev,
2692 struct ethtool_ringparam *ering)
2693{
2694 struct sky2_port *sky2 = netdev_priv(dev);
2695 int err = 0;
2696
2697 if (ering->rx_pending > RX_MAX_PENDING ||
2698 ering->rx_pending < 8 ||
2699 ering->tx_pending < MAX_SKB_TX_LE ||
2700 ering->tx_pending > TX_RING_SIZE - 1)
2701 return -EINVAL;
2702
2703 if (netif_running(dev))
2704 sky2_down(dev);
2705
2706 sky2->rx_pending = ering->rx_pending;
2707 sky2->tx_pending = ering->tx_pending;
2708
2709 if (netif_running(dev))
2710 err = sky2_up(dev);
2711
2712 return err;
2713}
2714
Stephen Hemminger793b8832005-09-14 16:06:14 -07002715static int sky2_get_regs_len(struct net_device *dev)
2716{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002717 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002718}
2719
2720/*
2721 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002722 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002723 */
2724static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2725 void *p)
2726{
2727 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002728 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002729
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002730 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002731 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002732 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002733
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002734 memcpy_fromio(p, io, B3_RAM_ADDR);
2735
2736 memcpy_fromio(p + B3_RI_WTO_R1,
2737 io + B3_RI_WTO_R1,
2738 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002739}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002740
2741static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002742 .get_settings = sky2_get_settings,
2743 .set_settings = sky2_set_settings,
2744 .get_drvinfo = sky2_get_drvinfo,
2745 .get_msglevel = sky2_get_msglevel,
2746 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002747 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002748 .get_regs_len = sky2_get_regs_len,
2749 .get_regs = sky2_get_regs,
2750 .get_link = ethtool_op_get_link,
2751 .get_sg = ethtool_op_get_sg,
2752 .set_sg = ethtool_op_set_sg,
2753 .get_tx_csum = ethtool_op_get_tx_csum,
2754 .set_tx_csum = ethtool_op_set_tx_csum,
2755 .get_tso = ethtool_op_get_tso,
2756 .set_tso = ethtool_op_set_tso,
2757 .get_rx_csum = sky2_get_rx_csum,
2758 .set_rx_csum = sky2_set_rx_csum,
2759 .get_strings = sky2_get_strings,
2760 .get_ringparam = sky2_get_ringparam,
2761 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002762 .get_pauseparam = sky2_get_pauseparam,
2763 .set_pauseparam = sky2_set_pauseparam,
2764#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07002765 .get_wol = sky2_get_wol,
2766 .set_wol = sky2_set_wol,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002767#endif
Stephen Hemminger793b8832005-09-14 16:06:14 -07002768 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002769 .get_stats_count = sky2_get_stats_count,
2770 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002771 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002772};
2773
2774/* Initialize network device */
2775static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
2776 unsigned port, int highmem)
2777{
2778 struct sky2_port *sky2;
2779 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
2780
2781 if (!dev) {
2782 printk(KERN_ERR "sky2 etherdev alloc failed");
2783 return NULL;
2784 }
2785
2786 SET_MODULE_OWNER(dev);
2787 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002788 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002789 dev->open = sky2_up;
2790 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002791 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002792 dev->hard_start_xmit = sky2_xmit_frame;
2793 dev->get_stats = sky2_get_stats;
2794 dev->set_multicast_list = sky2_set_multicast;
2795 dev->set_mac_address = sky2_set_mac_address;
2796 dev->change_mtu = sky2_change_mtu;
2797 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
2798 dev->tx_timeout = sky2_tx_timeout;
2799 dev->watchdog_timeo = TX_WATCHDOG;
2800 if (port == 0)
2801 dev->poll = sky2_poll;
2802 dev->weight = NAPI_WEIGHT;
2803#ifdef CONFIG_NET_POLL_CONTROLLER
2804 dev->poll_controller = sky2_netpoll;
2805#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806
2807 sky2 = netdev_priv(dev);
2808 sky2->netdev = dev;
2809 sky2->hw = hw;
2810 sky2->msg_enable = netif_msg_init(debug, default_msg);
2811
2812 spin_lock_init(&sky2->tx_lock);
2813 /* Auto speed and flow control */
2814 sky2->autoneg = AUTONEG_ENABLE;
2815 sky2->tx_pause = 0;
2816 sky2->rx_pause = 1;
2817 sky2->duplex = -1;
2818 sky2->speed = -1;
2819 sky2->advertising = sky2_supported_modes(hw);
2820 sky2->rx_csum = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002821 tasklet_init(&sky2->phy_task, sky2_phy_task, (unsigned long)sky2);
2822 sky2->tx_pending = TX_DEF_PENDING;
2823 sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002824
2825 hw->dev[port] = dev;
2826
2827 sky2->port = port;
2828
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002829 dev->features |= NETIF_F_LLTX;
2830 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
2831 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002832 if (highmem)
2833 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002834 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002835
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002836#ifdef SKY2_VLAN_TAG_USED
2837 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
2838 dev->vlan_rx_register = sky2_vlan_rx_register;
2839 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
2840#endif
2841
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002843 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002844 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002845
2846 /* device is off until link detection */
2847 netif_carrier_off(dev);
2848 netif_stop_queue(dev);
2849
2850 return dev;
2851}
2852
2853static inline void sky2_show_addr(struct net_device *dev)
2854{
2855 const struct sky2_port *sky2 = netdev_priv(dev);
2856
2857 if (netif_msg_probe(sky2))
2858 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
2859 dev->name,
2860 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
2861 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
2862}
2863
2864static int __devinit sky2_probe(struct pci_dev *pdev,
2865 const struct pci_device_id *ent)
2866{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002867 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002868 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002869 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870
Stephen Hemminger793b8832005-09-14 16:06:14 -07002871 err = pci_enable_device(pdev);
2872 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
2874 pci_name(pdev));
2875 goto err_out;
2876 }
2877
Stephen Hemminger793b8832005-09-14 16:06:14 -07002878 err = pci_request_regions(pdev, DRV_NAME);
2879 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002880 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
2881 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002882 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002883 }
2884
2885 pci_set_master(pdev);
2886
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002887 /* Find power-management capability. */
2888 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
2889 if (pm_cap == 0) {
2890 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
2891 "aborting.\n");
2892 err = -EIO;
2893 goto err_out_free_regions;
2894 }
2895
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002896 if (sizeof(dma_addr_t) > sizeof(u32)) {
2897 err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
2898 if (!err)
2899 using_dac = 1;
2900 }
2901
2902 if (!using_dac) {
2903 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2904 if (err) {
2905 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
2906 pci_name(pdev));
2907 goto err_out_free_regions;
2908 }
2909 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002910#ifdef __BIG_ENDIAN
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002911 /* byte swap descriptors in hardware */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002912 {
2913 u32 reg;
2914
2915 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
2916 reg |= PCI_REV_DESC;
2917 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
2918 }
2919#endif
2920
2921 err = -ENOMEM;
2922 hw = kmalloc(sizeof(*hw), GFP_KERNEL);
2923 if (!hw) {
2924 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
2925 pci_name(pdev));
2926 goto err_out_free_regions;
2927 }
2928
2929 memset(hw, 0, sizeof(*hw));
2930 hw->pdev = pdev;
2931 spin_lock_init(&hw->phy_lock);
2932
2933 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
2934 if (!hw->regs) {
2935 printk(KERN_ERR PFX "%s: cannot map device registers\n",
2936 pci_name(pdev));
2937 goto err_out_free_hw;
2938 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002939 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002940
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002941 err = sky2_reset(hw);
2942 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002943 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002944
Stephen Hemminger793b8832005-09-14 16:06:14 -07002945 printk(KERN_INFO PFX "addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002946 pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002947 yukon_name[hw->chip_id - CHIP_ID_YUKON],
2948 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002949
Stephen Hemminger793b8832005-09-14 16:06:14 -07002950 dev = sky2_init_netdev(hw, 0, using_dac);
2951 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002952 goto err_out_free_pci;
2953
Stephen Hemminger793b8832005-09-14 16:06:14 -07002954 err = register_netdev(dev);
2955 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002956 printk(KERN_ERR PFX "%s: cannot register net device\n",
2957 pci_name(pdev));
2958 goto err_out_free_netdev;
2959 }
2960
2961 sky2_show_addr(dev);
2962
2963 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
2964 if (register_netdev(dev1) == 0)
2965 sky2_show_addr(dev1);
2966 else {
2967 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002968 printk(KERN_WARNING PFX
2969 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002970 hw->dev[1] = NULL;
2971 free_netdev(dev1);
2972 }
2973 }
2974
Stephen Hemminger793b8832005-09-14 16:06:14 -07002975 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
2976 if (err) {
2977 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
2978 pci_name(pdev), pdev->irq);
2979 goto err_out_unregister;
2980 }
2981
2982 hw->intr_mask = Y2_IS_BASE;
2983 sky2_write32(hw, B0_IMSK, hw->intr_mask);
2984
2985 pci_set_drvdata(pdev, hw);
2986
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002987 return 0;
2988
Stephen Hemminger793b8832005-09-14 16:06:14 -07002989err_out_unregister:
2990 if (dev1) {
2991 unregister_netdev(dev1);
2992 free_netdev(dev1);
2993 }
2994 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995err_out_free_netdev:
2996 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002997err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07002998 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002999 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3000err_out_iounmap:
3001 iounmap(hw->regs);
3002err_out_free_hw:
3003 kfree(hw);
3004err_out_free_regions:
3005 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003006 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003007err_out:
3008 return err;
3009}
3010
3011static void __devexit sky2_remove(struct pci_dev *pdev)
3012{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003013 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003014 struct net_device *dev0, *dev1;
3015
Stephen Hemminger793b8832005-09-14 16:06:14 -07003016 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003017 return;
3018
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003019 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003020 dev1 = hw->dev[1];
3021 if (dev1)
3022 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003023 unregister_netdev(dev0);
3024
Stephen Hemminger793b8832005-09-14 16:06:14 -07003025 sky2_write32(hw, B0_IMSK, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003026 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003028 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003029 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003030
3031 free_irq(pdev->irq, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003032 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003033 pci_release_regions(pdev);
3034 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003035
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003036 if (dev1)
3037 free_netdev(dev1);
3038 free_netdev(dev0);
3039 iounmap(hw->regs);
3040 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003041
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003042 pci_set_drvdata(pdev, NULL);
3043}
3044
3045#ifdef CONFIG_PM
3046static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3047{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003048 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003049 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003050
3051 for (i = 0; i < 2; i++) {
3052 struct net_device *dev = hw->dev[i];
3053
3054 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003055 if (!netif_running(dev))
3056 continue;
3057
3058 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003059 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003060 }
3061 }
3062
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003063 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003064}
3065
3066static int sky2_resume(struct pci_dev *pdev)
3067{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003068 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003069 int i;
3070
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003071 pci_restore_state(pdev);
3072 pci_enable_wake(pdev, PCI_D0, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003073 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003074
3075 sky2_reset(hw);
3076
3077 for (i = 0; i < 2; i++) {
3078 struct net_device *dev = hw->dev[i];
3079 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003080 if (netif_running(dev)) {
3081 netif_device_attach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003082 sky2_up(dev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003083 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003084 }
3085 }
3086 return 0;
3087}
3088#endif
3089
3090static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003091 .name = DRV_NAME,
3092 .id_table = sky2_id_table,
3093 .probe = sky2_probe,
3094 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003095#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003096 .suspend = sky2_suspend,
3097 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003098#endif
3099};
3100
3101static int __init sky2_init_module(void)
3102{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003103 return pci_module_init(&sky2_driver);
3104}
3105
3106static void __exit sky2_cleanup_module(void)
3107{
3108 pci_unregister_driver(&sky2_driver);
3109}
3110
3111module_init(sky2_init_module);
3112module_exit(sky2_cleanup_module);
3113
3114MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3115MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3116MODULE_LICENSE("GPL");