blob: 6157cd4bb4369922b0ee1b4f7a2c6820ace18582 [file] [log] [blame]
Dave Airlief26c4732006-01-02 17:18:39 +11001/* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
2/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
Alex Deucher45e51902008-05-28 13:28:59 +10005 * Copyright 2007 Advanced Micro Devices, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
17 * Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
26 *
27 * Authors:
28 * Kevin E. Martin <martin@valinux.com>
29 * Gareth Hughes <gareth@valinux.com>
30 */
31
32#include "drmP.h"
33#include "drm.h"
34#include "radeon_drm.h"
35#include "radeon_drv.h"
Dave Airlie414ed532005-08-16 20:43:16 +100036#include "r300_reg.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Alex Deucher9f184092008-05-28 11:21:25 +100038#include "radeon_microcode.h"
39
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#define RADEON_FIFO_DEBUG 0
41
Dave Airlie84b1fd12007-07-11 15:53:27 +100042static int radeon_do_cleanup_cp(struct drm_device * dev);
Jerome Glisse54f961a2008-08-13 09:46:31 +100043static void radeon_do_cp_start(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
Alex Deucher45e51902008-05-28 13:28:59 +100045static u32 R500_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
Dave Airlie3d5e2c12008-02-07 15:01:05 +100046{
47 u32 ret;
48 RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
49 ret = RADEON_READ(R520_MC_IND_DATA);
50 RADEON_WRITE(R520_MC_IND_INDEX, 0);
51 return ret;
52}
53
Alex Deucher45e51902008-05-28 13:28:59 +100054static u32 RS480_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
55{
56 u32 ret;
57 RADEON_WRITE(RS480_NB_MC_INDEX, addr & 0xff);
58 ret = RADEON_READ(RS480_NB_MC_DATA);
59 RADEON_WRITE(RS480_NB_MC_INDEX, 0xff);
60 return ret;
61}
62
Maciej Cencora60f92682008-02-19 21:32:45 +100063static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
64{
Alex Deucher45e51902008-05-28 13:28:59 +100065 u32 ret;
Maciej Cencora60f92682008-02-19 21:32:45 +100066 RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
Alex Deucher45e51902008-05-28 13:28:59 +100067 ret = RADEON_READ(RS690_MC_DATA);
68 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_MASK);
69 return ret;
70}
71
72static u32 IGP_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
73{
74 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
75 return RS690_READ_MCIND(dev_priv, addr);
76 else
77 return RS480_READ_MCIND(dev_priv, addr);
Maciej Cencora60f92682008-02-19 21:32:45 +100078}
79
Dave Airlie3d5e2c12008-02-07 15:01:05 +100080u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
81{
82
83 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100084 return R500_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
Maciej Cencora60f92682008-02-19 21:32:45 +100085 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
86 return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +100087 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100088 return R500_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
Dave Airlie3d5e2c12008-02-07 15:01:05 +100089 else
90 return RADEON_READ(RADEON_MC_FB_LOCATION);
91}
92
93static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
94{
95 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +100096 R500_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
Maciej Cencora60f92682008-02-19 21:32:45 +100097 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
98 RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +100099 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000100 R500_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000101 else
102 RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
103}
104
105static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
106{
107 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000108 R500_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
Maciej Cencora60f92682008-02-19 21:32:45 +1000109 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
110 RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000111 else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
Alex Deucher45e51902008-05-28 13:28:59 +1000112 R500_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000113 else
114 RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
115}
116
Dave Airlie70b13d52008-06-19 11:40:44 +1000117static void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base)
118{
119 u32 agp_base_hi = upper_32_bits(agp_base);
120 u32 agp_base_lo = agp_base & 0xffffffff;
121
122 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) {
123 R500_WRITE_MCIND(RV515_MC_AGP_BASE, agp_base_lo);
124 R500_WRITE_MCIND(RV515_MC_AGP_BASE_2, agp_base_hi);
125 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) {
126 RS690_WRITE_MCIND(RS690_MC_AGP_BASE, agp_base_lo);
127 RS690_WRITE_MCIND(RS690_MC_AGP_BASE_2, agp_base_hi);
128 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515) {
129 R500_WRITE_MCIND(R520_MC_AGP_BASE, agp_base_lo);
130 R500_WRITE_MCIND(R520_MC_AGP_BASE_2, agp_base_hi);
Alex Deucher5cfb6952008-06-19 12:38:29 +1000131 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480) {
132 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
133 RADEON_WRITE(RS480_AGP_BASE_2, 0);
Dave Airlie70b13d52008-06-19 11:40:44 +1000134 } else {
135 RADEON_WRITE(RADEON_AGP_BASE, agp_base_lo);
136 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R200)
137 RADEON_WRITE(RADEON_AGP_BASE_2, agp_base_hi);
138 }
139}
140
Dave Airlie84b1fd12007-07-11 15:53:27 +1000141static int RADEON_READ_PLL(struct drm_device * dev, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142{
143 drm_radeon_private_t *dev_priv = dev->dev_private;
144
145 RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
146 return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
147}
148
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000149static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150{
Dave Airlieea98a922005-09-11 20:28:11 +1000151 RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
152 return RADEON_READ(RADEON_PCIE_DATA);
153}
154
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000156static void radeon_status(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157{
Harvey Harrisonbf9d8922008-04-30 00:55:10 -0700158 printk("%s:\n", __func__);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000159 printk("RBBM_STATUS = 0x%08x\n",
160 (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
161 printk("CP_RB_RTPR = 0x%08x\n",
162 (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
163 printk("CP_RB_WTPR = 0x%08x\n",
164 (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
165 printk("AIC_CNTL = 0x%08x\n",
166 (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
167 printk("AIC_STAT = 0x%08x\n",
168 (unsigned int)RADEON_READ(RADEON_AIC_STAT));
169 printk("AIC_PT_BASE = 0x%08x\n",
170 (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
171 printk("TLB_ADDR = 0x%08x\n",
172 (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
173 printk("TLB_DATA = 0x%08x\n",
174 (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175}
176#endif
177
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178/* ================================================================
179 * Engine, FIFO control
180 */
181
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000182static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183{
184 u32 tmp;
185 int i;
186
187 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
188
Alex Deucher259434a2008-05-28 11:51:12 +1000189 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) {
190 tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
191 tmp |= RADEON_RB3D_DC_FLUSH_ALL;
192 RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Alex Deucher259434a2008-05-28 11:51:12 +1000194 for (i = 0; i < dev_priv->usec_timeout; i++) {
195 if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
196 & RADEON_RB3D_DC_BUSY)) {
197 return 0;
198 }
199 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 }
Alex Deucher259434a2008-05-28 11:51:12 +1000201 } else {
Jerome Glisse54f961a2008-08-13 09:46:31 +1000202 /* don't flush or purge cache here or lockup */
203 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 }
205
206#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000207 DRM_ERROR("failed!\n");
208 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000210 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211}
212
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000213static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214{
215 int i;
216
217 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
218
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000219 for (i = 0; i < dev_priv->usec_timeout; i++) {
220 int slots = (RADEON_READ(RADEON_RBBM_STATUS)
221 & RADEON_RBBM_FIFOCNT_MASK);
222 if (slots >= entries)
223 return 0;
224 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000226 DRM_DEBUG("wait for fifo failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000227 RADEON_READ(RADEON_RBBM_STATUS),
228 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000231 DRM_ERROR("failed!\n");
232 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000234 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235}
236
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000237static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238{
239 int i, ret;
240
241 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
242
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000243 ret = radeon_do_wait_for_fifo(dev_priv, 64);
244 if (ret)
245 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000247 for (i = 0; i < dev_priv->usec_timeout; i++) {
248 if (!(RADEON_READ(RADEON_RBBM_STATUS)
249 & RADEON_RBBM_ACTIVE)) {
250 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 return 0;
252 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000253 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 }
Dave Airlie6c7be292008-09-01 08:51:52 +1000255 DRM_DEBUG("wait idle failed status : 0x%08X 0x%08X\n",
Jerome Glisse54f961a2008-08-13 09:46:31 +1000256 RADEON_READ(RADEON_RBBM_STATUS),
257 RADEON_READ(R300_VAP_CNTL_STATUS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258
259#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000260 DRM_ERROR("failed!\n");
261 radeon_status(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262#endif
Eric Anholt20caafa2007-08-25 19:22:43 +1000263 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264}
265
Alex Deucher5b92c402008-05-28 11:57:40 +1000266static void radeon_init_pipes(drm_radeon_private_t *dev_priv)
267{
268 uint32_t gb_tile_config, gb_pipe_sel = 0;
269
270 /* RS4xx/RS6xx/R4xx/R5xx */
271 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R420) {
272 gb_pipe_sel = RADEON_READ(R400_GB_PIPE_SELECT);
273 dev_priv->num_gb_pipes = ((gb_pipe_sel >> 12) & 0x3) + 1;
274 } else {
275 /* R3xx */
276 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
277 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350)) {
278 dev_priv->num_gb_pipes = 2;
279 } else {
280 /* R3Vxx */
281 dev_priv->num_gb_pipes = 1;
282 }
283 }
284 DRM_INFO("Num pipes: %d\n", dev_priv->num_gb_pipes);
285
286 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16 /*| R300_SUBPIXEL_1_16*/);
287
288 switch (dev_priv->num_gb_pipes) {
289 case 2: gb_tile_config |= R300_PIPE_COUNT_R300; break;
290 case 3: gb_tile_config |= R300_PIPE_COUNT_R420_3P; break;
291 case 4: gb_tile_config |= R300_PIPE_COUNT_R420; break;
292 default:
293 case 1: gb_tile_config |= R300_PIPE_COUNT_RV350; break;
294 }
295
296 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV515) {
297 RADEON_WRITE_PLL(R500_DYN_SCLK_PWMEM_PIPE, (1 | ((gb_pipe_sel >> 8) & 0xf) << 4));
298 RADEON_WRITE(R500_SU_REG_DEST, ((1 << dev_priv->num_gb_pipes) - 1));
299 }
300 RADEON_WRITE(R300_GB_TILE_CONFIG, gb_tile_config);
301 radeon_do_wait_for_idle(dev_priv);
302 RADEON_WRITE(R300_DST_PIPE_CONFIG, RADEON_READ(R300_DST_PIPE_CONFIG) | R300_PIPE_AUTO_CONFIG);
303 RADEON_WRITE(R300_RB2D_DSTCACHE_MODE, (RADEON_READ(R300_RB2D_DSTCACHE_MODE) |
304 R300_DC_AUTOFLUSH_ENABLE |
305 R300_DC_DC_DISABLE_IGNORE_PE));
306
307
308}
309
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310/* ================================================================
311 * CP control, initialization
312 */
313
314/* Load the microcode for the CP */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000315static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316{
317 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000318 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000320 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000322 RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
Alex Deucher9f184092008-05-28 11:21:25 +1000323 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
324 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
325 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
326 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
327 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
328 DRM_INFO("Loading R100 Microcode\n");
329 for (i = 0; i < 256; i++) {
330 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
331 R100_cp_microcode[i][1]);
332 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
333 R100_cp_microcode[i][0]);
334 }
335 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
336 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
337 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
338 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 DRM_INFO("Loading R200 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000340 for (i = 0; i < 256; i++) {
341 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
342 R200_cp_microcode[i][1]);
343 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
344 R200_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 }
Alex Deucher9f184092008-05-28 11:21:25 +1000346 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
347 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
348 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
349 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
Alex Deucher45e51902008-05-28 13:28:59 +1000350 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS480)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 DRM_INFO("Loading R300 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000352 for (i = 0; i < 256; i++) {
353 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
354 R300_cp_microcode[i][1]);
355 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
356 R300_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 }
Alex Deucher9f184092008-05-28 11:21:25 +1000358 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
359 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
360 DRM_INFO("Loading R400 Microcode\n");
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000361 for (i = 0; i < 256; i++) {
362 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
Alex Deucher9f184092008-05-28 11:21:25 +1000363 R420_cp_microcode[i][1]);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000364 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
Alex Deucher9f184092008-05-28 11:21:25 +1000365 R420_cp_microcode[i][0]);
366 }
367 } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) {
368 DRM_INFO("Loading RS690 Microcode\n");
369 for (i = 0; i < 256; i++) {
370 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
371 RS690_cp_microcode[i][1]);
372 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
373 RS690_cp_microcode[i][0]);
374 }
375 } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
376 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
377 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
378 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
379 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
380 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
381 DRM_INFO("Loading R500 Microcode\n");
382 for (i = 0; i < 256; i++) {
383 RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
384 R520_cp_microcode[i][1]);
385 RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
386 R520_cp_microcode[i][0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 }
388 }
389}
390
391/* Flush any pending commands to the CP. This should only be used just
392 * prior to a wait for idle, as it informs the engine that the command
393 * stream is ending.
394 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000395static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000397 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398#if 0
399 u32 tmp;
400
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000401 tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
402 RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403#endif
404}
405
406/* Wait for the CP to go idle.
407 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000408int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409{
410 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000411 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000413 BEGIN_RING(6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415 RADEON_PURGE_CACHE();
416 RADEON_PURGE_ZCACHE();
417 RADEON_WAIT_UNTIL_IDLE();
418
419 ADVANCE_RING();
420 COMMIT_RING();
421
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000422 return radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423}
424
425/* Start the Command Processor.
426 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000427static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428{
429 RING_LOCALS;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000430 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000432 radeon_do_wait_for_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000434 RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
436 dev_priv->cp_running = 1;
437
Jerome Glisse54f961a2008-08-13 09:46:31 +1000438 BEGIN_RING(8);
439 /* isync can only be written through cp on r5xx write it here */
440 OUT_RING(CP_PACKET0(RADEON_ISYNC_CNTL, 0));
441 OUT_RING(RADEON_ISYNC_ANY2D_IDLE3D |
442 RADEON_ISYNC_ANY3D_IDLE2D |
443 RADEON_ISYNC_WAIT_IDLEGUI |
444 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 RADEON_PURGE_CACHE();
446 RADEON_PURGE_ZCACHE();
447 RADEON_WAIT_UNTIL_IDLE();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 ADVANCE_RING();
449 COMMIT_RING();
Jerome Glisse54f961a2008-08-13 09:46:31 +1000450
451 dev_priv->track_flush |= RADEON_FLUSH_EMITED | RADEON_PURGE_EMITED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452}
453
454/* Reset the Command Processor. This will not flush any pending
455 * commands, so you must wait for the CP command stream to complete
456 * before calling this routine.
457 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000458static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459{
460 u32 cur_read_ptr;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000461 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000463 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
464 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
465 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 dev_priv->ring.tail = cur_read_ptr;
467}
468
469/* Stop the Command Processor. This will not flush any pending
470 * commands, so you must flush the command stream and wait for the CP
471 * to go idle before calling this routine.
472 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000473static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474{
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000475 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000477 RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479 dev_priv->cp_running = 0;
480}
481
482/* Reset the engine. This will stop the CP if it is running.
483 */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000484static int radeon_do_engine_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485{
486 drm_radeon_private_t *dev_priv = dev->dev_private;
Alex Deucherd396db32008-05-28 11:54:06 +1000487 u32 clock_cntl_index = 0, mclk_cntl = 0, rbbm_soft_reset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000488 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000490 radeon_do_pixcache_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
Alex Deucherd396db32008-05-28 11:54:06 +1000492 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
493 /* may need something similar for newer chips */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000494 clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
495 mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000497 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
498 RADEON_FORCEON_MCLKA |
499 RADEON_FORCEON_MCLKB |
500 RADEON_FORCEON_YCLKA |
501 RADEON_FORCEON_YCLKB |
502 RADEON_FORCEON_MC |
503 RADEON_FORCEON_AIC));
Alex Deucherd396db32008-05-28 11:54:06 +1000504 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Alex Deucherd396db32008-05-28 11:54:06 +1000506 rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
Alex Deucherd396db32008-05-28 11:54:06 +1000508 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
509 RADEON_SOFT_RESET_CP |
510 RADEON_SOFT_RESET_HI |
511 RADEON_SOFT_RESET_SE |
512 RADEON_SOFT_RESET_RE |
513 RADEON_SOFT_RESET_PP |
514 RADEON_SOFT_RESET_E2 |
515 RADEON_SOFT_RESET_RB));
516 RADEON_READ(RADEON_RBBM_SOFT_RESET);
517 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
518 ~(RADEON_SOFT_RESET_CP |
519 RADEON_SOFT_RESET_HI |
520 RADEON_SOFT_RESET_SE |
521 RADEON_SOFT_RESET_RE |
522 RADEON_SOFT_RESET_PP |
523 RADEON_SOFT_RESET_E2 |
524 RADEON_SOFT_RESET_RB)));
525 RADEON_READ(RADEON_RBBM_SOFT_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Alex Deucherd396db32008-05-28 11:54:06 +1000527 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV410) {
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000528 RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
529 RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
530 RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
531 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Alex Deucher5b92c402008-05-28 11:57:40 +1000533 /* setup the raster pipes */
534 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R300)
535 radeon_init_pipes(dev_priv);
536
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 /* Reset the CP ring */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000538 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
540 /* The CP is no longer running after an engine reset */
541 dev_priv->cp_running = 0;
542
543 /* Reset any pending vertex, indirect buffers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000544 radeon_freelist_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545
546 return 0;
547}
548
Dave Airlie84b1fd12007-07-11 15:53:27 +1000549static void radeon_cp_init_ring_buffer(struct drm_device * dev,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000550 drm_radeon_private_t * dev_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551{
552 u32 ring_start, cur_read_ptr;
553 u32 tmp;
Dave Airliebc5f4522007-11-05 12:50:58 +1000554
Dave Airlied5ea7022006-03-19 19:37:55 +1100555 /* Initialize the memory controller. With new memory map, the fb location
556 * is not changed, it should have been properly initialized already. Part
557 * of the problem is that the code below is bogus, assuming the GART is
558 * always appended to the fb which is not necessarily the case
559 */
560 if (!dev_priv->new_memmap)
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000561 radeon_write_fb_location(dev_priv,
Dave Airlied5ea7022006-03-19 19:37:55 +1100562 ((dev_priv->gart_vm_start - 1) & 0xffff0000)
563 | (dev_priv->fb_location >> 16));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564
565#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000566 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlie70b13d52008-06-19 11:40:44 +1000567 radeon_write_agp_base(dev_priv, dev->agp->base);
568
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000569 radeon_write_agp_location(dev_priv,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000570 (((dev_priv->gart_vm_start - 1 +
571 dev_priv->gart_size) & 0xffff0000) |
572 (dev_priv->gart_vm_start >> 16)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573
574 ring_start = (dev_priv->cp_ring->offset
575 - dev->agp->base
576 + dev_priv->gart_vm_start);
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100577 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578#endif
579 ring_start = (dev_priv->cp_ring->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100580 - (unsigned long)dev->sg->virtual
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 + dev_priv->gart_vm_start);
582
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000583 RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584
585 /* Set the write pointer delay */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000586 RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587
588 /* Initialize the ring buffer's read and write pointers */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000589 cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
590 RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
591 SET_RING_HEAD(dev_priv, cur_read_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 dev_priv->ring.tail = cur_read_ptr;
593
594#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +1000595 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000596 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
597 dev_priv->ring_rptr->offset
598 - dev->agp->base + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 } else
600#endif
601 {
Dave Airlie55910512007-07-11 16:53:40 +1000602 struct drm_sg_mem *entry = dev->sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 unsigned long tmp_ofs, page_ofs;
604
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +0100605 tmp_ofs = dev_priv->ring_rptr->offset -
606 (unsigned long)dev->sg->virtual;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 page_ofs = tmp_ofs >> PAGE_SHIFT;
608
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000609 RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
610 DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
611 (unsigned long)entry->busaddr[page_ofs],
612 entry->handle + tmp_ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 }
614
Dave Airlied5ea7022006-03-19 19:37:55 +1100615 /* Set ring buffer size */
616#ifdef __BIG_ENDIAN
617 RADEON_WRITE(RADEON_CP_RB_CNTL,
Roland Scheidegger576cc452008-02-07 14:59:24 +1000618 RADEON_BUF_SWAP_32BIT |
619 (dev_priv->ring.fetch_size_l2ow << 18) |
620 (dev_priv->ring.rptr_update_l2qw << 8) |
621 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100622#else
Roland Scheidegger576cc452008-02-07 14:59:24 +1000623 RADEON_WRITE(RADEON_CP_RB_CNTL,
624 (dev_priv->ring.fetch_size_l2ow << 18) |
625 (dev_priv->ring.rptr_update_l2qw << 8) |
626 dev_priv->ring.size_l2qw);
Dave Airlied5ea7022006-03-19 19:37:55 +1100627#endif
628
Dave Airlied5ea7022006-03-19 19:37:55 +1100629
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 /* Initialize the scratch register pointer. This will cause
631 * the scratch register values to be written out to memory
632 * whenever they are updated.
633 *
634 * We simply put this behind the ring read pointer, this works
635 * with PCI GART as well as (whatever kind of) AGP GART
636 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000637 RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
638 + RADEON_SCRATCH_REG_OFFSET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
640 dev_priv->scratch = ((__volatile__ u32 *)
641 dev_priv->ring_rptr->handle +
642 (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));
643
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000644 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
Dave Airlied5ea7022006-03-19 19:37:55 +1100646 /* Turn on bus mastering */
647 tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
648 RADEON_WRITE(RADEON_BUS_CNTL, tmp);
649
650 dev_priv->sarea_priv->last_frame = dev_priv->scratch[0] = 0;
651 RADEON_WRITE(RADEON_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
652
653 dev_priv->sarea_priv->last_dispatch = dev_priv->scratch[1] = 0;
654 RADEON_WRITE(RADEON_LAST_DISPATCH_REG,
655 dev_priv->sarea_priv->last_dispatch);
656
657 dev_priv->sarea_priv->last_clear = dev_priv->scratch[2] = 0;
658 RADEON_WRITE(RADEON_LAST_CLEAR_REG, dev_priv->sarea_priv->last_clear);
659
660 radeon_do_wait_for_idle(dev_priv);
661
662 /* Sync everything up */
663 RADEON_WRITE(RADEON_ISYNC_CNTL,
664 (RADEON_ISYNC_ANY2D_IDLE3D |
665 RADEON_ISYNC_ANY3D_IDLE2D |
666 RADEON_ISYNC_WAIT_IDLEGUI |
667 RADEON_ISYNC_CPSCRATCH_IDLEGUI));
668
669}
670
671static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
672{
673 u32 tmp;
674
Dave Airlie6b79d522008-09-02 10:10:16 +1000675 /* Start with assuming that writeback doesn't work */
676 dev_priv->writeback_works = 0;
677
Dave Airlied5ea7022006-03-19 19:37:55 +1100678 /* Writeback doesn't seem to work everywhere, test it here and possibly
679 * enable it if it appears to work
680 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000681 DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
682 RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000684 for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
685 if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
686 0xdeadbeef)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 break;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000688 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 }
690
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000691 if (tmp < dev_priv->usec_timeout) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 dev_priv->writeback_works = 1;
Dave Airlied5ea7022006-03-19 19:37:55 +1100693 DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 } else {
695 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100696 DRM_INFO("writeback test failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 }
Dave Airlie689b9d72005-09-30 17:09:07 +1000698 if (radeon_no_wb == 1) {
699 dev_priv->writeback_works = 0;
Dave Airlied5ea7022006-03-19 19:37:55 +1100700 DRM_INFO("writeback forced off\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 }
Michel Dänzerae1b1a482006-08-07 20:37:46 +1000702
703 if (!dev_priv->writeback_works) {
704 /* Disable writeback to avoid unnecessary bus master transfer */
705 RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
706 RADEON_RB_NO_UPDATE);
707 RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
708 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709}
710
Dave Airlief2b04cd2007-05-08 15:19:23 +1000711/* Enable or disable IGP GART on the chip */
712static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
713{
Maciej Cencora60f92682008-02-19 21:32:45 +1000714 u32 temp;
715
716 if (on) {
Alex Deucher45e51902008-05-28 13:28:59 +1000717 DRM_DEBUG("programming igp gart %08X %08lX %08X\n",
Maciej Cencora60f92682008-02-19 21:32:45 +1000718 dev_priv->gart_vm_start,
719 (long)dev_priv->gart_info.bus_addr,
720 dev_priv->gart_size);
721
Alex Deucher45e51902008-05-28 13:28:59 +1000722 temp = IGP_READ_MCIND(dev_priv, RS480_MC_MISC_CNTL);
723 if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
724 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, (RS480_GART_INDEX_REG_EN |
725 RS690_BLOCK_GFX_D3_EN));
726 else
727 IGP_WRITE_MCIND(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
Maciej Cencora60f92682008-02-19 21:32:45 +1000728
Alex Deucher45e51902008-05-28 13:28:59 +1000729 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
730 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000731
Alex Deucher45e51902008-05-28 13:28:59 +1000732 temp = IGP_READ_MCIND(dev_priv, RS480_GART_FEATURE_ID);
733 IGP_WRITE_MCIND(RS480_GART_FEATURE_ID, (RS480_HANG_EN |
734 RS480_TLB_ENABLE |
735 RS480_GTW_LAC_EN |
736 RS480_1LEVEL_GART));
Maciej Cencora60f92682008-02-19 21:32:45 +1000737
Dave Airliefa0d71b2008-05-28 11:27:01 +1000738 temp = dev_priv->gart_info.bus_addr & 0xfffff000;
739 temp |= (upper_32_bits(dev_priv->gart_info.bus_addr) & 0xff) << 4;
Alex Deucher45e51902008-05-28 13:28:59 +1000740 IGP_WRITE_MCIND(RS480_GART_BASE, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000741
Alex Deucher45e51902008-05-28 13:28:59 +1000742 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_MODE_CNTL);
743 IGP_WRITE_MCIND(RS480_AGP_MODE_CNTL, ((1 << RS480_REQ_TYPE_SNOOP_SHIFT) |
744 RS480_REQ_TYPE_SNOOP_DIS));
Maciej Cencora60f92682008-02-19 21:32:45 +1000745
Alex Deucher5cfb6952008-06-19 12:38:29 +1000746 radeon_write_agp_base(dev_priv, dev_priv->gart_vm_start);
Dave Airlie3722bfc2008-05-28 11:28:27 +1000747
Maciej Cencora60f92682008-02-19 21:32:45 +1000748 dev_priv->gart_size = 32*1024*1024;
749 temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
750 0xffff0000) | (dev_priv->gart_vm_start >> 16));
751
Alex Deucher45e51902008-05-28 13:28:59 +1000752 radeon_write_agp_location(dev_priv, temp);
Maciej Cencora60f92682008-02-19 21:32:45 +1000753
Alex Deucher45e51902008-05-28 13:28:59 +1000754 temp = IGP_READ_MCIND(dev_priv, RS480_AGP_ADDRESS_SPACE_SIZE);
755 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN |
756 RS480_VA_SIZE_32MB));
Maciej Cencora60f92682008-02-19 21:32:45 +1000757
758 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000759 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
760 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000761 break;
762 DRM_UDELAY(1);
763 } while (1);
764
Alex Deucher45e51902008-05-28 13:28:59 +1000765 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL,
766 RS480_GART_CACHE_INVALIDATE);
Alex Deucher27359772008-05-28 12:54:16 +1000767
Maciej Cencora60f92682008-02-19 21:32:45 +1000768 do {
Alex Deucher45e51902008-05-28 13:28:59 +1000769 temp = IGP_READ_MCIND(dev_priv, RS480_GART_CACHE_CNTRL);
770 if ((temp & RS480_GART_CACHE_INVALIDATE) == 0)
Maciej Cencora60f92682008-02-19 21:32:45 +1000771 break;
772 DRM_UDELAY(1);
773 } while (1);
774
Alex Deucher45e51902008-05-28 13:28:59 +1000775 IGP_WRITE_MCIND(RS480_GART_CACHE_CNTRL, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000776 } else {
Alex Deucher45e51902008-05-28 13:28:59 +1000777 IGP_WRITE_MCIND(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
Maciej Cencora60f92682008-02-19 21:32:45 +1000778 }
779}
780
Dave Airlieea98a922005-09-11 20:28:11 +1000781static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782{
Dave Airlieea98a922005-09-11 20:28:11 +1000783 u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
784 if (on) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
Dave Airlieea98a922005-09-11 20:28:11 +1000786 DRM_DEBUG("programming pcie %08X %08lX %08X\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000787 dev_priv->gart_vm_start,
788 (long)dev_priv->gart_info.bus_addr,
Dave Airlieea98a922005-09-11 20:28:11 +1000789 dev_priv->gart_size);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000790 RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
791 dev_priv->gart_vm_start);
792 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
793 dev_priv->gart_info.bus_addr);
794 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
795 dev_priv->gart_vm_start);
796 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
797 dev_priv->gart_vm_start +
798 dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000800 radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000802 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
803 RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000805 RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
806 tmp & ~RADEON_PCIE_TX_GART_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 }
808}
809
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810/* Enable or disable PCI GART on the chip */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000811static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812{
Dave Airlied985c102006-01-02 21:32:48 +1100813 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
Alex Deucher45e51902008-05-28 13:28:59 +1000815 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) ||
816 (dev_priv->flags & RADEON_IS_IGPGART)) {
Dave Airlief2b04cd2007-05-08 15:19:23 +1000817 radeon_set_igpgart(dev_priv, on);
818 return;
819 }
820
Dave Airlie54a56ac2006-09-22 04:25:09 +1000821 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieea98a922005-09-11 20:28:11 +1000822 radeon_set_pciegart(dev_priv, on);
823 return;
824 }
825
Dave Airliebc5f4522007-11-05 12:50:58 +1000826 tmp = RADEON_READ(RADEON_AIC_CNTL);
Dave Airlied985c102006-01-02 21:32:48 +1100827
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000828 if (on) {
829 RADEON_WRITE(RADEON_AIC_CNTL,
830 tmp | RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
832 /* set PCI GART page-table base address
833 */
Dave Airlieea98a922005-09-11 20:28:11 +1000834 RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
836 /* set address range for PCI address translate
837 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000838 RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
839 RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
840 + dev_priv->gart_size - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 /* Turn off AGP aperture -- is this required for PCI GART?
843 */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000844 radeon_write_agp_location(dev_priv, 0xffffffc0);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000845 RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 } else {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000847 RADEON_WRITE(RADEON_AIC_CNTL,
848 tmp & ~RADEON_PCIGART_TRANSLATE_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 }
850}
851
Dave Airlie84b1fd12007-07-11 15:53:27 +1000852static int radeon_do_init_cp(struct drm_device * dev, drm_radeon_init_t * init)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853{
Dave Airlied985c102006-01-02 21:32:48 +1100854 drm_radeon_private_t *dev_priv = dev->dev_private;
855
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000856 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857
Dave Airlief3dd5c32006-03-25 18:09:46 +1100858 /* if we require new memory map but we don't have it fail */
Dave Airlie54a56ac2006-09-22 04:25:09 +1000859 if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
Dave Airlieb15ec362006-08-19 17:43:52 +1000860 DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
Dave Airlief3dd5c32006-03-25 18:09:46 +1100861 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000862 return -EINVAL;
Dave Airlief3dd5c32006-03-25 18:09:46 +1100863 }
864
Dave Airlie54a56ac2006-09-22 04:25:09 +1000865 if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
Dave Airlied985c102006-01-02 21:32:48 +1100866 DRM_DEBUG("Forcing AGP card to PCI mode\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000867 dev_priv->flags &= ~RADEON_IS_AGP;
868 } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
Dave Airlieb15ec362006-08-19 17:43:52 +1000869 && !init->is_pci) {
870 DRM_DEBUG("Restoring AGP flag\n");
Dave Airlie54a56ac2006-09-22 04:25:09 +1000871 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlied985c102006-01-02 21:32:48 +1100872 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873
Dave Airlie54a56ac2006-09-22 04:25:09 +1000874 if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000875 DRM_ERROR("PCI GART memory not allocated!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000877 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 }
879
880 dev_priv->usec_timeout = init->usec_timeout;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000881 if (dev_priv->usec_timeout < 1 ||
882 dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
883 DRM_DEBUG("TIMEOUT problem!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000885 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 }
887
Dave Airlieddbee332007-07-11 12:16:01 +1000888 /* Enable vblank on CRTC1 for older X servers
889 */
890 dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
891
Dave Airlied985c102006-01-02 21:32:48 +1100892 switch(init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 case RADEON_INIT_R200_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000894 dev_priv->microcode_version = UCODE_R200;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 break;
896 case RADEON_INIT_R300_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000897 dev_priv->microcode_version = UCODE_R300;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 break;
899 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000900 dev_priv->microcode_version = UCODE_R100;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 dev_priv->do_boxes = 0;
904 dev_priv->cp_mode = init->cp_mode;
905
906 /* We don't support anything other than bus-mastering ring mode,
907 * but the ring can be in either AGP or PCI space for the ring
908 * read pointer.
909 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000910 if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
911 (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
912 DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000914 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 }
916
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000917 switch (init->fb_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 case 16:
919 dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
920 break;
921 case 32:
922 default:
923 dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
924 break;
925 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000926 dev_priv->front_offset = init->front_offset;
927 dev_priv->front_pitch = init->front_pitch;
928 dev_priv->back_offset = init->back_offset;
929 dev_priv->back_pitch = init->back_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000931 switch (init->depth_bpp) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 case 16:
933 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
934 break;
935 case 32:
936 default:
937 dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
938 break;
939 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000940 dev_priv->depth_offset = init->depth_offset;
941 dev_priv->depth_pitch = init->depth_pitch;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942
943 /* Hardware state for depth clears. Remove this if/when we no
944 * longer clear the depth buffer with a 3D rectangle. Hard-code
945 * all values to prevent unwanted 3D state from slipping through
946 * and screwing with the clear operation.
947 */
948 dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
949 (dev_priv->color_fmt << 10) |
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000950 (dev_priv->microcode_version ==
951 UCODE_R100 ? RADEON_ZBLOCK16 : 0));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000953 dev_priv->depth_clear.rb3d_zstencilcntl =
954 (dev_priv->depth_fmt |
955 RADEON_Z_TEST_ALWAYS |
956 RADEON_STENCIL_TEST_ALWAYS |
957 RADEON_STENCIL_S_FAIL_REPLACE |
958 RADEON_STENCIL_ZPASS_REPLACE |
959 RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960
961 dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
962 RADEON_BFACE_SOLID |
963 RADEON_FFACE_SOLID |
964 RADEON_FLAT_SHADE_VTX_LAST |
965 RADEON_DIFFUSE_SHADE_FLAT |
966 RADEON_ALPHA_SHADE_FLAT |
967 RADEON_SPECULAR_SHADE_FLAT |
968 RADEON_FOG_SHADE_FLAT |
969 RADEON_VTX_PIX_CENTER_OGL |
970 RADEON_ROUND_MODE_TRUNC |
971 RADEON_ROUND_PREC_8TH_PIX);
972
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 dev_priv->ring_offset = init->ring_offset;
975 dev_priv->ring_rptr_offset = init->ring_rptr_offset;
976 dev_priv->buffers_offset = init->buffers_offset;
977 dev_priv->gart_textures_offset = init->gart_textures_offset;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000978
Dave Airlieda509d72007-05-26 05:04:51 +1000979 dev_priv->sarea = drm_getsarea(dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000980 if (!dev_priv->sarea) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 DRM_ERROR("could not find sarea!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000983 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 }
985
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000987 if (!dev_priv->cp_ring) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 DRM_ERROR("could not find cp ring region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000990 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 }
992 dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000993 if (!dev_priv->ring_rptr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 DRM_ERROR("could not find ring read pointer!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +1000996 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 }
Dave Airlied1f2b552005-08-05 22:11:22 +1000998 dev->agp_buffer_token = init->buffers_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001000 if (!dev->agp_buffer_map) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 DRM_ERROR("could not find dma buffer region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001003 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 }
1005
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001006 if (init->gart_textures_offset) {
1007 dev_priv->gart_textures =
1008 drm_core_findmap(dev, init->gart_textures_offset);
1009 if (!dev_priv->gart_textures) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 DRM_ERROR("could not find GART texture region!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001012 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 }
1014 }
1015
1016 dev_priv->sarea_priv =
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001017 (drm_radeon_sarea_t *) ((u8 *) dev_priv->sarea->handle +
1018 init->sarea_priv_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019
1020#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001021 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001022 drm_core_ioremap(dev_priv->cp_ring, dev);
1023 drm_core_ioremap(dev_priv->ring_rptr, dev);
1024 drm_core_ioremap(dev->agp_buffer_map, dev);
1025 if (!dev_priv->cp_ring->handle ||
1026 !dev_priv->ring_rptr->handle ||
1027 !dev->agp_buffer_map->handle) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 DRM_ERROR("could not find ioremap agp regions!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001030 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 }
1032 } else
1033#endif
1034 {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001035 dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 dev_priv->ring_rptr->handle =
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001037 (void *)dev_priv->ring_rptr->offset;
1038 dev->agp_buffer_map->handle =
1039 (void *)dev->agp_buffer_map->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001041 DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
1042 dev_priv->cp_ring->handle);
1043 DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
1044 dev_priv->ring_rptr->handle);
1045 DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
1046 dev->agp_buffer_map->handle);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 }
1048
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001049 dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
Dave Airliebc5f4522007-11-05 12:50:58 +10001050 dev_priv->fb_size =
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001051 ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
Dave Airlied5ea7022006-03-19 19:37:55 +11001052 - dev_priv->fb_location;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001054 dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
1055 ((dev_priv->front_offset
1056 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001058 dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
1059 ((dev_priv->back_offset
1060 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001062 dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
1063 ((dev_priv->depth_offset
1064 + dev_priv->fb_location) >> 10));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065
1066 dev_priv->gart_size = init->gart_size;
Dave Airlied5ea7022006-03-19 19:37:55 +11001067
1068 /* New let's set the memory map ... */
1069 if (dev_priv->new_memmap) {
1070 u32 base = 0;
1071
1072 DRM_INFO("Setting GART location based on new memory map\n");
1073
1074 /* If using AGP, try to locate the AGP aperture at the same
1075 * location in the card and on the bus, though we have to
1076 * align it down.
1077 */
1078#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001079 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001080 base = dev->agp->base;
1081 /* Check if valid */
Michel Dänzer80b2c382007-02-18 18:03:21 +11001082 if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
1083 base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
Dave Airlied5ea7022006-03-19 19:37:55 +11001084 DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
1085 dev->agp->base);
1086 base = 0;
1087 }
1088 }
1089#endif
1090 /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
1091 if (base == 0) {
1092 base = dev_priv->fb_location + dev_priv->fb_size;
Michel Dänzer80b2c382007-02-18 18:03:21 +11001093 if (base < dev_priv->fb_location ||
1094 ((base + dev_priv->gart_size) & 0xfffffffful) < base)
Dave Airlied5ea7022006-03-19 19:37:55 +11001095 base = dev_priv->fb_location
1096 - dev_priv->gart_size;
Dave Airliebc5f4522007-11-05 12:50:58 +10001097 }
Dave Airlied5ea7022006-03-19 19:37:55 +11001098 dev_priv->gart_vm_start = base & 0xffc00000u;
1099 if (dev_priv->gart_vm_start != base)
1100 DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
1101 base, dev_priv->gart_vm_start);
1102 } else {
1103 DRM_INFO("Setting GART location based on old memory map\n");
1104 dev_priv->gart_vm_start = dev_priv->fb_location +
1105 RADEON_READ(RADEON_CONFIG_APER_SIZE);
1106 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
1108#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001109 if (dev_priv->flags & RADEON_IS_AGP)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001111 - dev->agp->base
1112 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 else
1114#endif
1115 dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
Ivan Kokshayskyb0917bd2005-10-26 11:05:25 +01001116 - (unsigned long)dev->sg->virtual
1117 + dev_priv->gart_vm_start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001119 DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
1120 DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
1121 DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
1122 dev_priv->gart_buffers_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001124 dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
1125 dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 + init->ring_size / sizeof(u32));
1127 dev_priv->ring.size = init->ring_size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001128 dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
Roland Scheidegger576cc452008-02-07 14:59:24 +10001130 dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
1131 dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
1132
1133 dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
1134 dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001135 dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
1137 dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
1138
1139#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001140 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001142 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 } else
1144#endif
1145 {
Dave Airlieb05c2382008-03-17 10:24:24 +10001146 dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
Dave Airlieea98a922005-09-11 20:28:11 +10001147 /* if we have an offset set from userspace */
Dave Airlief2b04cd2007-05-08 15:19:23 +10001148 if (dev_priv->pcigart_offset_set) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001149 dev_priv->gart_info.bus_addr =
1150 dev_priv->pcigart_offset + dev_priv->fb_location;
Dave Airlief26c4732006-01-02 17:18:39 +11001151 dev_priv->gart_info.mapping.offset =
Dave Airlie7fc86862007-11-05 10:45:27 +10001152 dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
Dave Airlief26c4732006-01-02 17:18:39 +11001153 dev_priv->gart_info.mapping.size =
Dave Airlief2b04cd2007-05-08 15:19:23 +10001154 dev_priv->gart_info.table_size;
Dave Airlief26c4732006-01-02 17:18:39 +11001155
Dave Airlie242e3df2008-07-15 15:48:05 +10001156 drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001157 dev_priv->gart_info.addr =
Dave Airlief26c4732006-01-02 17:18:39 +11001158 dev_priv->gart_info.mapping.handle;
Dave Airlieea98a922005-09-11 20:28:11 +10001159
Dave Airlief2b04cd2007-05-08 15:19:23 +10001160 if (dev_priv->flags & RADEON_IS_PCIE)
1161 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
1162 else
1163 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001164 dev_priv->gart_info.gart_table_location =
1165 DRM_ATI_GART_FB;
1166
Dave Airlief26c4732006-01-02 17:18:39 +11001167 DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001168 dev_priv->gart_info.addr,
1169 dev_priv->pcigart_offset);
1170 } else {
Dave Airlief2b04cd2007-05-08 15:19:23 +10001171 if (dev_priv->flags & RADEON_IS_IGPGART)
1172 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
1173 else
1174 dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001175 dev_priv->gart_info.gart_table_location =
1176 DRM_ATI_GART_MAIN;
Dave Airlief26c4732006-01-02 17:18:39 +11001177 dev_priv->gart_info.addr = NULL;
1178 dev_priv->gart_info.bus_addr = 0;
Dave Airlie54a56ac2006-09-22 04:25:09 +10001179 if (dev_priv->flags & RADEON_IS_PCIE) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001180 DRM_ERROR
1181 ("Cannot use PCI Express without GART in FB memory\n");
Dave Airlieea98a922005-09-11 20:28:11 +10001182 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001183 return -EINVAL;
Dave Airlieea98a922005-09-11 20:28:11 +10001184 }
1185 }
1186
1187 if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001188 DRM_ERROR("failed to init PCI GART!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 radeon_do_cleanup_cp(dev);
Eric Anholt20caafa2007-08-25 19:22:43 +10001190 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 }
1192
1193 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001194 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 }
1196
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001197 radeon_cp_load_microcode(dev_priv);
1198 radeon_cp_init_ring_buffer(dev, dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
1200 dev_priv->last_buf = 0;
1201
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001202 radeon_do_engine_reset(dev);
Dave Airlied5ea7022006-03-19 19:37:55 +11001203 radeon_test_writeback(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
1205 return 0;
1206}
1207
Dave Airlie84b1fd12007-07-11 15:53:27 +10001208static int radeon_do_cleanup_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209{
1210 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001211 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
1213 /* Make sure interrupts are disabled here because the uninstall ioctl
1214 * may not have been called from userspace and after dev_private
1215 * is freed, it's too late.
1216 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001217 if (dev->irq_enabled)
1218 drm_irq_uninstall(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219
1220#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001221 if (dev_priv->flags & RADEON_IS_AGP) {
Dave Airlied985c102006-01-02 21:32:48 +11001222 if (dev_priv->cp_ring != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001223 drm_core_ioremapfree(dev_priv->cp_ring, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001224 dev_priv->cp_ring = NULL;
1225 }
1226 if (dev_priv->ring_rptr != NULL) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001227 drm_core_ioremapfree(dev_priv->ring_rptr, dev);
Dave Airlied985c102006-01-02 21:32:48 +11001228 dev_priv->ring_rptr = NULL;
1229 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001230 if (dev->agp_buffer_map != NULL) {
1231 drm_core_ioremapfree(dev->agp_buffer_map, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 dev->agp_buffer_map = NULL;
1233 }
1234 } else
1235#endif
1236 {
Dave Airlied985c102006-01-02 21:32:48 +11001237
1238 if (dev_priv->gart_info.bus_addr) {
1239 /* Turn off PCI GART */
1240 radeon_set_pcigart(dev_priv, 0);
Dave Airlieea98a922005-09-11 20:28:11 +10001241 if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
1242 DRM_ERROR("failed to cleanup PCI GART!\n");
Dave Airlied985c102006-01-02 21:32:48 +11001243 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001244
Dave Airlied985c102006-01-02 21:32:48 +11001245 if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
1246 {
Dave Airlief26c4732006-01-02 17:18:39 +11001247 drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
Dave Airlief2b04cd2007-05-08 15:19:23 +10001248 dev_priv->gart_info.addr = 0;
Dave Airlieea98a922005-09-11 20:28:11 +10001249 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 /* only clear to the start of flags */
1252 memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
1253
1254 return 0;
1255}
1256
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001257/* This code will reinit the Radeon CP hardware after a resume from disc.
1258 * AFAIK, it would be very difficult to pickle the state at suspend time, so
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 * here we make sure that all Radeon hardware initialisation is re-done without
1260 * affecting running applications.
1261 *
1262 * Charl P. Botha <http://cpbotha.net>
1263 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001264static int radeon_do_resume_cp(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265{
1266 drm_radeon_private_t *dev_priv = dev->dev_private;
1267
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001268 if (!dev_priv) {
1269 DRM_ERROR("Called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001270 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 }
1272
1273 DRM_DEBUG("Starting radeon_do_resume_cp()\n");
1274
1275#if __OS_HAS_AGP
Dave Airlie54a56ac2006-09-22 04:25:09 +10001276 if (dev_priv->flags & RADEON_IS_AGP) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 /* Turn off PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001278 radeon_set_pcigart(dev_priv, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 } else
1280#endif
1281 {
1282 /* Turn on PCI GART */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001283 radeon_set_pcigart(dev_priv, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 }
1285
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001286 radeon_cp_load_microcode(dev_priv);
1287 radeon_cp_init_ring_buffer(dev, dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001289 radeon_do_engine_reset(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001290 radeon_irq_set_state(dev, RADEON_SW_INT_ENABLE, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291
1292 DRM_DEBUG("radeon_do_resume_cp() complete\n");
1293
1294 return 0;
1295}
1296
Eric Anholtc153f452007-09-03 12:06:45 +10001297int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298{
Eric Anholtc153f452007-09-03 12:06:45 +10001299 drm_radeon_init_t *init = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300
Eric Anholt6c340ea2007-08-25 20:23:09 +10001301 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
Eric Anholtc153f452007-09-03 12:06:45 +10001303 if (init->func == RADEON_INIT_R300_CP)
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001304 r300_init_reg_flags(dev);
Dave Airlie414ed532005-08-16 20:43:16 +10001305
Eric Anholtc153f452007-09-03 12:06:45 +10001306 switch (init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 case RADEON_INIT_CP:
1308 case RADEON_INIT_R200_CP:
1309 case RADEON_INIT_R300_CP:
Eric Anholtc153f452007-09-03 12:06:45 +10001310 return radeon_do_init_cp(dev, init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 case RADEON_CLEANUP_CP:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001312 return radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 }
1314
Eric Anholt20caafa2007-08-25 19:22:43 +10001315 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316}
1317
Eric Anholtc153f452007-09-03 12:06:45 +10001318int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001321 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
Eric Anholt6c340ea2007-08-25 20:23:09 +10001323 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001325 if (dev_priv->cp_running) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001326 DRM_DEBUG("while CP running\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 return 0;
1328 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001329 if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001330 DRM_DEBUG("called with bogus CP mode (%d)\n",
1331 dev_priv->cp_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 return 0;
1333 }
1334
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001335 radeon_do_cp_start(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336
1337 return 0;
1338}
1339
1340/* Stop the CP. The engine must have been idled before calling this
1341 * routine.
1342 */
Eric Anholtc153f452007-09-03 12:06:45 +10001343int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 drm_radeon_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001346 drm_radeon_cp_stop_t *stop = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 int ret;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001348 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349
Eric Anholt6c340ea2007-08-25 20:23:09 +10001350 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 if (!dev_priv->cp_running)
1353 return 0;
1354
1355 /* Flush any pending CP commands. This ensures any outstanding
1356 * commands are exectuted by the engine before we turn it off.
1357 */
Eric Anholtc153f452007-09-03 12:06:45 +10001358 if (stop->flush) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001359 radeon_do_cp_flush(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 }
1361
1362 /* If we fail to make the engine go idle, we return an error
1363 * code so that the DRM ioctl wrapper can try again.
1364 */
Eric Anholtc153f452007-09-03 12:06:45 +10001365 if (stop->idle) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001366 ret = radeon_do_cp_idle(dev_priv);
1367 if (ret)
1368 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 }
1370
1371 /* Finally, we can turn off the CP. If the engine isn't idle,
1372 * we will get some dropped triangles as they won't be fully
1373 * rendered before the CP is shut down.
1374 */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001375 radeon_do_cp_stop(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
1377 /* Reset the engine */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001378 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379
1380 return 0;
1381}
1382
Dave Airlie84b1fd12007-07-11 15:53:27 +10001383void radeon_do_release(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384{
1385 drm_radeon_private_t *dev_priv = dev->dev_private;
1386 int i, ret;
1387
1388 if (dev_priv) {
1389 if (dev_priv->cp_running) {
1390 /* Stop the cp */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001391 while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
1393#ifdef __linux__
1394 schedule();
1395#else
1396 tsleep(&ret, PZERO, "rdnrel", 1);
1397#endif
1398 }
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001399 radeon_do_cp_stop(dev_priv);
1400 radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 }
1402
1403 /* Disable *all* interrupts */
1404 if (dev_priv->mmio) /* remove this after permanent addmaps */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001405 RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001407 if (dev_priv->mmio) { /* remove all surfaces */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 for (i = 0; i < RADEON_MAX_SURFACES; i++) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001409 RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
1410 RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
1411 16 * i, 0);
1412 RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
1413 16 * i, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 }
1415 }
1416
1417 /* Free memory heap structures */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001418 radeon_mem_takedown(&(dev_priv->gart_heap));
1419 radeon_mem_takedown(&(dev_priv->fb_heap));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
1421 /* deallocate kernel resources */
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001422 radeon_do_cleanup_cp(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 }
1424}
1425
1426/* Just reset the CP ring. Called as part of an X Server engine reset.
1427 */
Eric Anholtc153f452007-09-03 12:06:45 +10001428int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001431 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
Eric Anholt6c340ea2007-08-25 20:23:09 +10001433 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001435 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001436 DRM_DEBUG("called before init done\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001437 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 }
1439
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001440 radeon_do_cp_reset(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441
1442 /* The CP is no longer running after an engine reset */
1443 dev_priv->cp_running = 0;
1444
1445 return 0;
1446}
1447
Eric Anholtc153f452007-09-03 12:06:45 +10001448int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 drm_radeon_private_t *dev_priv = dev->dev_private;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001451 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452
Eric Anholt6c340ea2007-08-25 20:23:09 +10001453 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001455 return radeon_do_cp_idle(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456}
1457
1458/* Added by Charl P. Botha to call radeon_do_resume_cp().
1459 */
Eric Anholtc153f452007-09-03 12:06:45 +10001460int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462
1463 return radeon_do_resume_cp(dev);
1464}
1465
Eric Anholtc153f452007-09-03 12:06:45 +10001466int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467{
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001468 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
Eric Anholt6c340ea2007-08-25 20:23:09 +10001470 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001472 return radeon_do_engine_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473}
1474
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475/* ================================================================
1476 * Fullscreen mode
1477 */
1478
1479/* KW: Deprecated to say the least:
1480 */
Eric Anholtc153f452007-09-03 12:06:45 +10001481int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482{
1483 return 0;
1484}
1485
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486/* ================================================================
1487 * Freelist management
1488 */
1489
1490/* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
1491 * bufs until freelist code is used. Note this hides a problem with
1492 * the scratch register * (used to keep track of last buffer
1493 * completed) being written to before * the last buffer has actually
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001494 * completed rendering.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 *
1496 * KW: It's also a good way to find free buffers quickly.
1497 *
1498 * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
1499 * sleep. However, bugs in older versions of radeon_accel.c mean that
1500 * we essentially have to do this, else old clients will break.
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001501 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 * However, it does leave open a potential deadlock where all the
1503 * buffers are held by other clients, which can't release them because
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001504 * they can't get the lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 */
1506
Dave Airlie056219e2007-07-11 16:17:42 +10001507struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508{
Dave Airliecdd55a22007-07-11 16:32:08 +10001509 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 drm_radeon_private_t *dev_priv = dev->dev_private;
1511 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001512 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 int i, t;
1514 int start;
1515
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001516 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 dev_priv->last_buf = 0;
1518
1519 start = dev_priv->last_buf;
1520
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001521 for (t = 0; t < dev_priv->usec_timeout; t++) {
1522 u32 done_age = GET_SCRATCH(1);
1523 DRM_DEBUG("done_age = %d\n", done_age);
1524 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 buf = dma->buflist[i];
1526 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001527 if (buf->file_priv == NULL || (buf->pending &&
1528 buf_priv->age <=
1529 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 dev_priv->stats.requested_bufs++;
1531 buf->pending = 0;
1532 return buf;
1533 }
1534 start = 0;
1535 }
1536
1537 if (t) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001538 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 dev_priv->stats.freelist_loops++;
1540 }
1541 }
1542
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001543 DRM_DEBUG("returning NULL!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 return NULL;
1545}
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001546
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547#if 0
Dave Airlie056219e2007-07-11 16:17:42 +10001548struct drm_buf *radeon_freelist_get(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549{
Dave Airliecdd55a22007-07-11 16:32:08 +10001550 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 drm_radeon_private_t *dev_priv = dev->dev_private;
1552 drm_radeon_buf_priv_t *buf_priv;
Dave Airlie056219e2007-07-11 16:17:42 +10001553 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 int i, t;
1555 int start;
1556 u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));
1557
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001558 if (++dev_priv->last_buf >= dma->buf_count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 dev_priv->last_buf = 0;
1560
1561 start = dev_priv->last_buf;
1562 dev_priv->stats.freelist_loops++;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001563
1564 for (t = 0; t < 2; t++) {
1565 for (i = start; i < dma->buf_count; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 buf = dma->buflist[i];
1567 buf_priv = buf->dev_private;
Eric Anholt6c340ea2007-08-25 20:23:09 +10001568 if (buf->file_priv == 0 || (buf->pending &&
1569 buf_priv->age <=
1570 done_age)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571 dev_priv->stats.requested_bufs++;
1572 buf->pending = 0;
1573 return buf;
1574 }
1575 }
1576 start = 0;
1577 }
1578
1579 return NULL;
1580}
1581#endif
1582
Dave Airlie84b1fd12007-07-11 15:53:27 +10001583void radeon_freelist_reset(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584{
Dave Airliecdd55a22007-07-11 16:32:08 +10001585 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 drm_radeon_private_t *dev_priv = dev->dev_private;
1587 int i;
1588
1589 dev_priv->last_buf = 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001590 for (i = 0; i < dma->buf_count; i++) {
Dave Airlie056219e2007-07-11 16:17:42 +10001591 struct drm_buf *buf = dma->buflist[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
1593 buf_priv->age = 0;
1594 }
1595}
1596
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597/* ================================================================
1598 * CP command submission
1599 */
1600
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001601int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602{
1603 drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
1604 int i;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001605 u32 last_head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001607 for (i = 0; i < dev_priv->usec_timeout; i++) {
1608 u32 head = GET_RING_HEAD(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609
1610 ring->space = (head - ring->tail) * sizeof(u32);
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001611 if (ring->space <= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 ring->space += ring->size;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001613 if (ring->space > n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 return 0;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001615
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
1617
1618 if (head != last_head)
1619 i = 0;
1620 last_head = head;
1621
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001622 DRM_UDELAY(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623 }
1624
1625 /* FIXME: This return value is ignored in the BEGIN_RING macro! */
1626#if RADEON_FIFO_DEBUG
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001627 radeon_status(dev_priv);
1628 DRM_ERROR("failed!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629#endif
Eric Anholt20caafa2007-08-25 19:22:43 +10001630 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631}
1632
Eric Anholt6c340ea2007-08-25 20:23:09 +10001633static int radeon_cp_get_buffers(struct drm_device *dev,
1634 struct drm_file *file_priv,
Dave Airliec60ce622007-07-11 15:27:12 +10001635 struct drm_dma * d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636{
1637 int i;
Dave Airlie056219e2007-07-11 16:17:42 +10001638 struct drm_buf *buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001640 for (i = d->granted_count; i < d->request_count; i++) {
1641 buf = radeon_freelist_get(dev);
1642 if (!buf)
Eric Anholt20caafa2007-08-25 19:22:43 +10001643 return -EBUSY; /* NOTE: broken client */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644
Eric Anholt6c340ea2007-08-25 20:23:09 +10001645 buf->file_priv = file_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001647 if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
1648 sizeof(buf->idx)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001649 return -EFAULT;
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001650 if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
1651 sizeof(buf->total)))
Eric Anholt20caafa2007-08-25 19:22:43 +10001652 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
1654 d->granted_count++;
1655 }
1656 return 0;
1657}
1658
Eric Anholtc153f452007-09-03 12:06:45 +10001659int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660{
Dave Airliecdd55a22007-07-11 16:32:08 +10001661 struct drm_device_dma *dma = dev->dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 int ret = 0;
Eric Anholtc153f452007-09-03 12:06:45 +10001663 struct drm_dma *d = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
Eric Anholt6c340ea2007-08-25 20:23:09 +10001665 LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 /* Please don't send us buffers.
1668 */
Eric Anholtc153f452007-09-03 12:06:45 +10001669 if (d->send_count != 0) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001670 DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001671 DRM_CURRENTPID, d->send_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001672 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 }
1674
1675 /* We'll send you buffers.
1676 */
Eric Anholtc153f452007-09-03 12:06:45 +10001677 if (d->request_count < 0 || d->request_count > dma->buf_count) {
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001678 DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
Eric Anholtc153f452007-09-03 12:06:45 +10001679 DRM_CURRENTPID, d->request_count, dma->buf_count);
Eric Anholt20caafa2007-08-25 19:22:43 +10001680 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 }
1682
Eric Anholtc153f452007-09-03 12:06:45 +10001683 d->granted_count = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684
Eric Anholtc153f452007-09-03 12:06:45 +10001685 if (d->request_count) {
1686 ret = radeon_cp_get_buffers(dev, file_priv, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 }
1688
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 return ret;
1690}
1691
Dave Airlie22eae942005-11-10 22:16:34 +11001692int radeon_driver_load(struct drm_device *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693{
1694 drm_radeon_private_t *dev_priv;
1695 int ret = 0;
1696
1697 dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
1698 if (dev_priv == NULL)
Eric Anholt20caafa2007-08-25 19:22:43 +10001699 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700
1701 memset(dev_priv, 0, sizeof(drm_radeon_private_t));
1702 dev->dev_private = (void *)dev_priv;
1703 dev_priv->flags = flags;
1704
Dave Airlie54a56ac2006-09-22 04:25:09 +10001705 switch (flags & RADEON_FAMILY_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706 case CHIP_R100:
1707 case CHIP_RV200:
1708 case CHIP_R200:
1709 case CHIP_R300:
Dave Airlieb15ec362006-08-19 17:43:52 +10001710 case CHIP_R350:
Dave Airlie414ed532005-08-16 20:43:16 +10001711 case CHIP_R420:
Dave Airlieb15ec362006-08-19 17:43:52 +10001712 case CHIP_RV410:
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001713 case CHIP_RV515:
1714 case CHIP_R520:
1715 case CHIP_RV570:
1716 case CHIP_R580:
Dave Airlie54a56ac2006-09-22 04:25:09 +10001717 dev_priv->flags |= RADEON_HAS_HIERZ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718 break;
1719 default:
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001720 /* all other chips have no hierarchical z buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 break;
1722 }
Dave Airlie414ed532005-08-16 20:43:16 +10001723
1724 if (drm_device_is_agp(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001725 dev_priv->flags |= RADEON_IS_AGP;
Dave Airlieb15ec362006-08-19 17:43:52 +10001726 else if (drm_device_is_pcie(dev))
Dave Airlie54a56ac2006-09-22 04:25:09 +10001727 dev_priv->flags |= RADEON_IS_PCIE;
Dave Airlieb15ec362006-08-19 17:43:52 +10001728 else
Dave Airlie54a56ac2006-09-22 04:25:09 +10001729 dev_priv->flags |= RADEON_IS_PCI;
Dave Airlieea98a922005-09-11 20:28:11 +10001730
Dave Airlie414ed532005-08-16 20:43:16 +10001731 DRM_DEBUG("%s card detected\n",
Dave Airlie54a56ac2006-09-22 04:25:09 +10001732 ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 return ret;
1734}
1735
Dave Airlie22eae942005-11-10 22:16:34 +11001736/* Create mappings for registers and framebuffer so userland doesn't necessarily
1737 * have to find them.
1738 */
1739int radeon_driver_firstopen(struct drm_device *dev)
Dave Airlie836cf042005-07-10 19:27:04 +10001740{
1741 int ret;
1742 drm_local_map_t *map;
1743 drm_radeon_private_t *dev_priv = dev->dev_private;
1744
Dave Airlief2b04cd2007-05-08 15:19:23 +10001745 dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
1746
Dave Airlie836cf042005-07-10 19:27:04 +10001747 ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
1748 drm_get_resource_len(dev, 2), _DRM_REGISTERS,
1749 _DRM_READ_ONLY, &dev_priv->mmio);
1750 if (ret != 0)
1751 return ret;
1752
Dave Airlie7fc86862007-11-05 10:45:27 +10001753 dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
1754 ret = drm_addmap(dev, dev_priv->fb_aper_offset,
Dave Airlie836cf042005-07-10 19:27:04 +10001755 drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
1756 _DRM_WRITE_COMBINING, &map);
1757 if (ret != 0)
1758 return ret;
1759
1760 return 0;
1761}
1762
Dave Airlie22eae942005-11-10 22:16:34 +11001763int radeon_driver_unload(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764{
1765 drm_radeon_private_t *dev_priv = dev->dev_private;
1766
1767 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
1769
1770 dev->dev_private = NULL;
1771 return 0;
1772}