blob: 21018d98a07bb002bffe063e4c8650b8f3cc6263 [file] [log] [blame]
Jing Huang7725ccf2009-09-23 17:46:15 -07001/*
Krishna Gudipatia36c61f2010-09-15 11:50:55 -07002 * Copyright (c) 2005-2010 Brocade Communications Systems, Inc.
Jing Huang7725ccf2009-09-23 17:46:15 -07003 * All rights reserved
4 * www.brocade.com
5 *
6 * Linux driver for Brocade Fibre Channel Host Bus Adapter.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License (GPL) Version 2 as
10 * published by the Free Software Foundation
11 *
12 * This program is distributed in the hope that it will be useful, but
13 * WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 */
17
Maggie Zhangf16a1752010-12-09 19:12:32 -080018#include "bfad_drv.h"
Krishna Gudipatia36c61f2010-09-15 11:50:55 -070019#include "bfa_modules.h"
20#include "bfi_ctreg.h"
Jing Huang7725ccf2009-09-23 17:46:15 -070021
22BFA_TRC_FILE(HAL, IOCFC_CT);
23
24static u32 __ct_msix_err_vec_reg[] = {
25 HOST_MSIX_ERR_INDEX_FN0,
26 HOST_MSIX_ERR_INDEX_FN1,
27 HOST_MSIX_ERR_INDEX_FN2,
28 HOST_MSIX_ERR_INDEX_FN3,
29};
30
31static void
32bfa_hwct_msix_lpu_err_set(struct bfa_s *bfa, bfa_boolean_t msix, int vec)
33{
34 int fn = bfa_ioc_pcifn(&bfa->ioc);
Jing Huang53440262010-10-18 17:12:29 -070035 void __iomem *kva = bfa_ioc_bar0(&bfa->ioc);
Jing Huang7725ccf2009-09-23 17:46:15 -070036
37 if (msix)
Jing Huang53440262010-10-18 17:12:29 -070038 writel(vec, kva + __ct_msix_err_vec_reg[fn]);
Jing Huang7725ccf2009-09-23 17:46:15 -070039 else
Jing Huang53440262010-10-18 17:12:29 -070040 writel(0, kva + __ct_msix_err_vec_reg[fn]);
Jing Huang7725ccf2009-09-23 17:46:15 -070041}
42
Jing Huang5fbe25c2010-10-18 17:17:23 -070043/*
Jing Huang7725ccf2009-09-23 17:46:15 -070044 * Dummy interrupt handler for handling spurious interrupt during chip-reinit.
45 */
46static void
47bfa_hwct_msix_dummy(struct bfa_s *bfa, int vec)
48{
49}
50
51void
52bfa_hwct_reginit(struct bfa_s *bfa)
53{
54 struct bfa_iocfc_regs_s *bfa_regs = &bfa->iocfc.bfa_regs;
Jing Huang53440262010-10-18 17:12:29 -070055 void __iomem *kva = bfa_ioc_bar0(&bfa->ioc);
Krishna Gudipatia36c61f2010-09-15 11:50:55 -070056 int i, q, fn = bfa_ioc_pcifn(&bfa->ioc);
Jing Huang7725ccf2009-09-23 17:46:15 -070057
58 if (fn == 0) {
59 bfa_regs->intr_status = (kva + HOSTFN0_INT_STATUS);
60 bfa_regs->intr_mask = (kva + HOSTFN0_INT_MSK);
61 } else {
62 bfa_regs->intr_status = (kva + HOSTFN1_INT_STATUS);
63 bfa_regs->intr_mask = (kva + HOSTFN1_INT_MSK);
64 }
65
66 for (i = 0; i < BFI_IOC_MAX_CQS; i++) {
67 /*
68 * CPE registers
69 */
70 q = CPE_Q_NUM(fn, i);
71 bfa_regs->cpe_q_pi[i] = (kva + CPE_PI_PTR_Q(q << 5));
72 bfa_regs->cpe_q_ci[i] = (kva + CPE_CI_PTR_Q(q << 5));
73 bfa_regs->cpe_q_depth[i] = (kva + CPE_DEPTH_Q(q << 5));
74 bfa_regs->cpe_q_ctrl[i] = (kva + CPE_QCTRL_Q(q << 5));
75
76 /*
77 * RME registers
78 */
79 q = CPE_Q_NUM(fn, i);
80 bfa_regs->rme_q_pi[i] = (kva + RME_PI_PTR_Q(q << 5));
81 bfa_regs->rme_q_ci[i] = (kva + RME_CI_PTR_Q(q << 5));
82 bfa_regs->rme_q_depth[i] = (kva + RME_DEPTH_Q(q << 5));
83 bfa_regs->rme_q_ctrl[i] = (kva + RME_QCTRL_Q(q << 5));
84 }
85}
86
87void
Krishna Gudipatif5713c52010-03-05 19:37:09 -080088bfa_hwct_reqq_ack(struct bfa_s *bfa, int reqq)
89{
Krishna Gudipatia36c61f2010-09-15 11:50:55 -070090 u32 r32;
Krishna Gudipatif5713c52010-03-05 19:37:09 -080091
Jing Huang53440262010-10-18 17:12:29 -070092 r32 = readl(bfa->iocfc.bfa_regs.cpe_q_ctrl[reqq]);
93 writel(r32, bfa->iocfc.bfa_regs.cpe_q_ctrl[reqq]);
Krishna Gudipatif5713c52010-03-05 19:37:09 -080094}
95
96void
Jing Huang7725ccf2009-09-23 17:46:15 -070097bfa_hwct_rspq_ack(struct bfa_s *bfa, int rspq)
98{
99 u32 r32;
100
Jing Huang53440262010-10-18 17:12:29 -0700101 r32 = readl(bfa->iocfc.bfa_regs.rme_q_ctrl[rspq]);
102 writel(r32, bfa->iocfc.bfa_regs.rme_q_ctrl[rspq]);
Jing Huang7725ccf2009-09-23 17:46:15 -0700103}
104
105void
106bfa_hwct_msix_getvecs(struct bfa_s *bfa, u32 *msix_vecs_bmap,
107 u32 *num_vecs, u32 *max_vec_bit)
108{
109 *msix_vecs_bmap = (1 << BFA_MSIX_CT_MAX) - 1;
110 *max_vec_bit = (1 << (BFA_MSIX_CT_MAX - 1));
111 *num_vecs = BFA_MSIX_CT_MAX;
112}
113
Jing Huang5fbe25c2010-10-18 17:17:23 -0700114/*
Jing Huang7725ccf2009-09-23 17:46:15 -0700115 * Setup MSI-X vector for catapult
116 */
117void
118bfa_hwct_msix_init(struct bfa_s *bfa, int nvecs)
119{
Jing Huangd4b671c2010-12-26 21:46:35 -0800120 WARN_ON((nvecs != 1) && (nvecs != BFA_MSIX_CT_MAX));
Jing Huang7725ccf2009-09-23 17:46:15 -0700121 bfa_trc(bfa, nvecs);
122
123 bfa->msix.nvecs = nvecs;
124 bfa_hwct_msix_uninstall(bfa);
125}
126
127void
128bfa_hwct_msix_install(struct bfa_s *bfa)
129{
130 int i;
131
132 if (bfa->msix.nvecs == 0)
133 return;
134
135 if (bfa->msix.nvecs == 1) {
136 for (i = 0; i < BFA_MSIX_CT_MAX; i++)
137 bfa->msix.handler[i] = bfa_msix_all;
138 return;
139 }
140
141 for (i = BFA_MSIX_CPE_Q0; i <= BFA_MSIX_CPE_Q3; i++)
142 bfa->msix.handler[i] = bfa_msix_reqq;
143
144 for (; i <= BFA_MSIX_RME_Q3; i++)
145 bfa->msix.handler[i] = bfa_msix_rspq;
146
Jing Huangd4b671c2010-12-26 21:46:35 -0800147 WARN_ON(i != BFA_MSIX_LPU_ERR);
Jing Huang7725ccf2009-09-23 17:46:15 -0700148 bfa->msix.handler[BFA_MSIX_LPU_ERR] = bfa_msix_lpu_err;
149}
150
151void
152bfa_hwct_msix_uninstall(struct bfa_s *bfa)
153{
154 int i;
155
156 for (i = 0; i < BFA_MSIX_CT_MAX; i++)
157 bfa->msix.handler[i] = bfa_hwct_msix_dummy;
158}
159
Jing Huang5fbe25c2010-10-18 17:17:23 -0700160/*
Jing Huang7725ccf2009-09-23 17:46:15 -0700161 * Enable MSI-X vectors
162 */
163void
164bfa_hwct_isr_mode_set(struct bfa_s *bfa, bfa_boolean_t msix)
165{
166 bfa_trc(bfa, 0);
167 bfa_hwct_msix_lpu_err_set(bfa, msix, BFA_MSIX_LPU_ERR);
168 bfa_ioc_isr_mode_set(&bfa->ioc, msix);
169}
170
Jing Huang36d345a2010-07-08 19:57:33 -0700171void
172bfa_hwct_msix_get_rme_range(struct bfa_s *bfa, u32 *start, u32 *end)
173{
174 *start = BFA_MSIX_RME_Q0;
175 *end = BFA_MSIX_RME_Q3;
176}