blob: 38e6fb78637aeacd7329786321c6d290966e2597 [file] [log] [blame]
Olav Haugan65209cd2012-11-07 15:02:56 -08001/* Copyright (c) 2010-2012, The Linux Foundation. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070011 */
12
13#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/platform_device.h>
17#include <linux/errno.h>
18#include <linux/io.h>
19#include <linux/interrupt.h>
20#include <linux/list.h>
21#include <linux/spinlock.h>
22#include <linux/slab.h>
23#include <linux/iommu.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080024#include <linux/clk.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070025#include <linux/scatterlist.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070026
27#include <asm/cacheflush.h>
28#include <asm/sizes.h>
29
30#include <mach/iommu_hw-8xxx.h>
31#include <mach/iommu.h>
Olav Haugan65209cd2012-11-07 15:02:56 -080032#include <mach/msm_smsm.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070033
Stepan Moskovchenko100832c2010-11-15 18:20:08 -080034#define MRC(reg, processor, op1, crn, crm, op2) \
35__asm__ __volatile__ ( \
36" mrc " #processor "," #op1 ", %0," #crn "," #crm "," #op2 "\n" \
37: "=r" (reg))
38
39#define RCP15_PRRR(reg) MRC(reg, p15, 0, c10, c2, 0)
40#define RCP15_NMRR(reg) MRC(reg, p15, 0, c10, c2, 1)
41
Steve Mucklef132c6c2012-06-06 18:30:57 -070042/* Sharability attributes of MSM IOMMU mappings */
43#define MSM_IOMMU_ATTR_NON_SH 0x0
44#define MSM_IOMMU_ATTR_SH 0x4
45
46/* Cacheability attributes of MSM IOMMU mappings */
47#define MSM_IOMMU_ATTR_NONCACHED 0x0
48#define MSM_IOMMU_ATTR_CACHED_WB_WA 0x1
49#define MSM_IOMMU_ATTR_CACHED_WB_NWA 0x2
50#define MSM_IOMMU_ATTR_CACHED_WT 0x3
51
Laura Abbott0d135652012-10-04 12:59:03 -070052struct bus_type msm_iommu_sec_bus_type = {
53 .name = "msm_iommu_sec_bus",
54};
Steve Mucklef132c6c2012-06-06 18:30:57 -070055
56static inline void clean_pte(unsigned long *start, unsigned long *end,
57 int redirect)
58{
59 if (!redirect)
60 dmac_flush_range(start, end);
61}
62
Ohad Ben-Cohen83427272011-11-10 11:32:28 +020063/* bitmap of the page sizes currently supported */
64#define MSM_IOMMU_PGSIZES (SZ_4K | SZ_64K | SZ_1M | SZ_16M)
65
Stepan Moskovchenko100832c2010-11-15 18:20:08 -080066static int msm_iommu_tex_class[4];
67
Steve Mucklef132c6c2012-06-06 18:30:57 -070068DEFINE_MUTEX(msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070069
Olav Haugan65209cd2012-11-07 15:02:56 -080070/**
71 * Remote spinlock implementation based on Peterson's algorithm to be used
72 * to synchronize IOMMU config port access between CPU and GPU.
73 * This implements Process 0 of the spin lock algorithm. GPU implements
74 * Process 1. Flag and turn is stored in shared memory to allow GPU to
75 * access these.
76 */
77struct msm_iommu_remote_lock {
78 int initialized;
79 struct remote_iommu_petersons_spinlock *lock;
80};
81
82static struct msm_iommu_remote_lock msm_iommu_remote_lock;
83
84#ifdef CONFIG_MSM_IOMMU_GPU_SYNC
85static void _msm_iommu_remote_spin_lock_init(void)
86{
87 msm_iommu_remote_lock.lock = smem_alloc(SMEM_SPINLOCK_ARRAY, 32);
88 memset(msm_iommu_remote_lock.lock, 0,
89 sizeof(*msm_iommu_remote_lock.lock));
90}
91
92void msm_iommu_remote_p0_spin_lock(void)
93{
94 msm_iommu_remote_lock.lock->flag[PROC_APPS] = 1;
95 msm_iommu_remote_lock.lock->turn = 1;
96
97 smp_mb();
98
99 while (msm_iommu_remote_lock.lock->flag[PROC_GPU] == 1 &&
100 msm_iommu_remote_lock.lock->turn == 1)
101 cpu_relax();
102}
103
104void msm_iommu_remote_p0_spin_unlock(void)
105{
106 smp_mb();
107
108 msm_iommu_remote_lock.lock->flag[PROC_APPS] = 0;
109}
110#endif
111
112inline void msm_iommu_mutex_lock(void)
113{
114 mutex_lock(&msm_iommu_lock);
115}
116
117inline void msm_iommu_mutex_unlock(void)
118{
119 mutex_unlock(&msm_iommu_lock);
120}
121
122void *msm_iommu_lock_initialize(void)
123{
124 mutex_lock(&msm_iommu_lock);
125 if (!msm_iommu_remote_lock.initialized) {
126 msm_iommu_remote_lock_init();
127 msm_iommu_remote_lock.initialized = 1;
128 }
129 mutex_unlock(&msm_iommu_lock);
130 return msm_iommu_remote_lock.lock;
131}
132
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700133struct msm_priv {
134 unsigned long *pgtable;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700135 int redirect;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700136 struct list_head list_attached;
137};
138
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800139static int __enable_clocks(struct msm_iommu_drvdata *drvdata)
140{
141 int ret;
142
Steve Mucklef132c6c2012-06-06 18:30:57 -0700143 ret = clk_prepare_enable(drvdata->pclk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800144 if (ret)
145 goto fail;
146
147 if (drvdata->clk) {
Steve Mucklef132c6c2012-06-06 18:30:57 -0700148 ret = clk_prepare_enable(drvdata->clk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800149 if (ret)
Steve Mucklef132c6c2012-06-06 18:30:57 -0700150 clk_disable_unprepare(drvdata->pclk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800151 }
152fail:
153 return ret;
154}
155
156static void __disable_clocks(struct msm_iommu_drvdata *drvdata)
157{
158 if (drvdata->clk)
Steve Mucklef132c6c2012-06-06 18:30:57 -0700159 clk_disable_unprepare(drvdata->clk);
160 clk_disable_unprepare(drvdata->pclk);
161}
162
163static int __flush_iotlb_va(struct iommu_domain *domain, unsigned int va)
164{
165 struct msm_priv *priv = domain->priv;
166 struct msm_iommu_drvdata *iommu_drvdata;
167 struct msm_iommu_ctx_drvdata *ctx_drvdata;
168 int ret = 0;
169 int asid;
170
171 list_for_each_entry(ctx_drvdata, &priv->list_attached, attached_elm) {
172 if (!ctx_drvdata->pdev || !ctx_drvdata->pdev->dev.parent)
173 BUG();
174
175 iommu_drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
176 if (!iommu_drvdata)
177 BUG();
178
179 ret = __enable_clocks(iommu_drvdata);
180 if (ret)
181 goto fail;
182
Olav Haugan65209cd2012-11-07 15:02:56 -0800183 msm_iommu_remote_spin_lock();
184
Steve Mucklef132c6c2012-06-06 18:30:57 -0700185 asid = GET_CONTEXTIDR_ASID(iommu_drvdata->base,
186 ctx_drvdata->num);
187
188 SET_TLBIVA(iommu_drvdata->base, ctx_drvdata->num,
189 asid | (va & TLBIVA_VA));
190 mb();
Olav Haugan65209cd2012-11-07 15:02:56 -0800191
192 msm_iommu_remote_spin_unlock();
193
Steve Mucklef132c6c2012-06-06 18:30:57 -0700194 __disable_clocks(iommu_drvdata);
195 }
196fail:
197 return ret;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800198}
199
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800200static int __flush_iotlb(struct iommu_domain *domain)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700201{
202 struct msm_priv *priv = domain->priv;
203 struct msm_iommu_drvdata *iommu_drvdata;
204 struct msm_iommu_ctx_drvdata *ctx_drvdata;
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800205 int ret = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700206 int asid;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700207
208 list_for_each_entry(ctx_drvdata, &priv->list_attached, attached_elm) {
209 if (!ctx_drvdata->pdev || !ctx_drvdata->pdev->dev.parent)
210 BUG();
211
212 iommu_drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700213 if (!iommu_drvdata)
214 BUG();
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800215
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800216 ret = __enable_clocks(iommu_drvdata);
217 if (ret)
218 goto fail;
219
Olav Haugan65209cd2012-11-07 15:02:56 -0800220 msm_iommu_remote_spin_lock();
221
Steve Mucklef132c6c2012-06-06 18:30:57 -0700222 asid = GET_CONTEXTIDR_ASID(iommu_drvdata->base,
223 ctx_drvdata->num);
224
225 SET_TLBIASID(iommu_drvdata->base, ctx_drvdata->num, asid);
226 mb();
Olav Haugan65209cd2012-11-07 15:02:56 -0800227
228 msm_iommu_remote_spin_unlock();
229
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800230 __disable_clocks(iommu_drvdata);
231 }
232fail:
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800233 return ret;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700234}
235
Olav Haugan95d24162012-12-05 14:47:47 -0800236static void __reset_context(void __iomem *base, void __iomem *glb_base, int ctx)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700237{
Olav Haugan95d24162012-12-05 14:47:47 -0800238 SET_BPRCOSH(glb_base, ctx, 0);
239 SET_BPRCISH(glb_base, ctx, 0);
240 SET_BPRCNSH(glb_base, ctx, 0);
241 SET_BPSHCFG(glb_base, ctx, 0);
242 SET_BPMTCFG(glb_base, ctx, 0);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700243 SET_ACTLR(base, ctx, 0);
244 SET_SCTLR(base, ctx, 0);
245 SET_FSRRESTORE(base, ctx, 0);
246 SET_TTBR0(base, ctx, 0);
247 SET_TTBR1(base, ctx, 0);
248 SET_TTBCR(base, ctx, 0);
249 SET_BFBCR(base, ctx, 0);
250 SET_PAR(base, ctx, 0);
251 SET_FAR(base, ctx, 0);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700252 SET_TLBFLPTER(base, ctx, 0);
253 SET_TLBSLPTER(base, ctx, 0);
254 SET_TLBLKCR(base, ctx, 0);
255 SET_PRRR(base, ctx, 0);
256 SET_NMRR(base, ctx, 0);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700257 mb();
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700258}
259
Olav Haugan95d24162012-12-05 14:47:47 -0800260static void __program_context(void __iomem *base, void __iomem *glb_base,
261 int ctx, int ncb, phys_addr_t pgtable,
262 int redirect, int ttbr_split)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700263{
Stepan Moskovchenko100832c2010-11-15 18:20:08 -0800264 unsigned int prrr, nmrr;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700265 int i, j, found;
Olav Haugan65209cd2012-11-07 15:02:56 -0800266 msm_iommu_remote_spin_lock();
267
Olav Haugan95d24162012-12-05 14:47:47 -0800268 __reset_context(base, glb_base, ctx);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700269
270 /* Set up HTW mode */
271 /* TLB miss configuration: perform HTW on miss */
272 SET_TLBMCFG(base, ctx, 0x3);
273
274 /* V2P configuration: HTW for access */
275 SET_V2PCFG(base, ctx, 0x3);
276
Steve Mucklef132c6c2012-06-06 18:30:57 -0700277 SET_TTBCR(base, ctx, ttbr_split);
278 SET_TTBR0_PA(base, ctx, (pgtable >> TTBR0_PA_SHIFT));
279 if (ttbr_split)
280 SET_TTBR1_PA(base, ctx, (pgtable >> TTBR1_PA_SHIFT));
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700281
282 /* Enable context fault interrupt */
283 SET_CFEIE(base, ctx, 1);
284
285 /* Stall access on a context fault and let the handler deal with it */
286 SET_CFCFG(base, ctx, 1);
287
288 /* Redirect all cacheable requests to L2 slave port. */
289 SET_RCISH(base, ctx, 1);
290 SET_RCOSH(base, ctx, 1);
291 SET_RCNSH(base, ctx, 1);
292
293 /* Turn on TEX Remap */
294 SET_TRE(base, ctx, 1);
295
Stepan Moskovchenko100832c2010-11-15 18:20:08 -0800296 /* Set TEX remap attributes */
297 RCP15_PRRR(prrr);
298 RCP15_NMRR(nmrr);
299 SET_PRRR(base, ctx, prrr);
300 SET_NMRR(base, ctx, nmrr);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700301
302 /* Turn on BFB prefetch */
303 SET_BFBDFE(base, ctx, 1);
304
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700305 /* Configure page tables as inner-cacheable and shareable to reduce
306 * the TLB miss penalty.
307 */
Steve Mucklef132c6c2012-06-06 18:30:57 -0700308 if (redirect) {
309 SET_TTBR0_SH(base, ctx, 1);
310 SET_TTBR1_SH(base, ctx, 1);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700311
Steve Mucklef132c6c2012-06-06 18:30:57 -0700312 SET_TTBR0_NOS(base, ctx, 1);
313 SET_TTBR1_NOS(base, ctx, 1);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700314
Steve Mucklef132c6c2012-06-06 18:30:57 -0700315 SET_TTBR0_IRGNH(base, ctx, 0); /* WB, WA */
316 SET_TTBR0_IRGNL(base, ctx, 1);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700317
Steve Mucklef132c6c2012-06-06 18:30:57 -0700318 SET_TTBR1_IRGNH(base, ctx, 0); /* WB, WA */
319 SET_TTBR1_IRGNL(base, ctx, 1);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700320
Steve Mucklef132c6c2012-06-06 18:30:57 -0700321 SET_TTBR0_ORGN(base, ctx, 1); /* WB, WA */
322 SET_TTBR1_ORGN(base, ctx, 1); /* WB, WA */
323 }
324
325 /* Find if this page table is used elsewhere, and re-use ASID */
326 found = 0;
327 for (i = 0; i < ncb; i++)
328 if (GET_TTBR0_PA(base, i) == (pgtable >> TTBR0_PA_SHIFT) &&
329 i != ctx) {
330 SET_CONTEXTIDR_ASID(base, ctx, \
331 GET_CONTEXTIDR_ASID(base, i));
332 found = 1;
333 break;
334 }
335
336 /* If page table is new, find an unused ASID */
337 if (!found) {
338 for (i = 0; i < ncb; i++) {
339 found = 0;
340 for (j = 0; j < ncb; j++) {
341 if (GET_CONTEXTIDR_ASID(base, j) == i &&
342 j != ctx)
343 found = 1;
344 }
345
346 if (!found) {
347 SET_CONTEXTIDR_ASID(base, ctx, i);
348 break;
349 }
350 }
351 BUG_ON(found);
352 }
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700353
354 /* Enable the MMU */
355 SET_M(base, ctx, 1);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700356 mb();
Olav Haugan65209cd2012-11-07 15:02:56 -0800357
358 msm_iommu_remote_spin_unlock();
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700359}
360
Steve Mucklef132c6c2012-06-06 18:30:57 -0700361static int msm_iommu_domain_init(struct iommu_domain *domain, int flags)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700362{
363 struct msm_priv *priv = kzalloc(sizeof(*priv), GFP_KERNEL);
364
365 if (!priv)
366 goto fail_nomem;
367
368 INIT_LIST_HEAD(&priv->list_attached);
369 priv->pgtable = (unsigned long *)__get_free_pages(GFP_KERNEL,
370 get_order(SZ_16K));
371
372 if (!priv->pgtable)
373 goto fail_nomem;
374
Steve Mucklef132c6c2012-06-06 18:30:57 -0700375#ifdef CONFIG_IOMMU_PGTABLES_L2
376 priv->redirect = flags & MSM_IOMMU_DOMAIN_PT_CACHEABLE;
377#endif
378
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700379 memset(priv->pgtable, 0, SZ_16K);
380 domain->priv = priv;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700381
382 clean_pte(priv->pgtable, priv->pgtable + NUM_FL_PTE, priv->redirect);
383
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700384 return 0;
385
386fail_nomem:
387 kfree(priv);
388 return -ENOMEM;
389}
390
391static void msm_iommu_domain_destroy(struct iommu_domain *domain)
392{
393 struct msm_priv *priv;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700394 unsigned long *fl_table;
395 int i;
396
Steve Mucklef132c6c2012-06-06 18:30:57 -0700397 mutex_lock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700398 priv = domain->priv;
399 domain->priv = NULL;
400
401 if (priv) {
402 fl_table = priv->pgtable;
403
404 for (i = 0; i < NUM_FL_PTE; i++)
405 if ((fl_table[i] & 0x03) == FL_TYPE_TABLE)
406 free_page((unsigned long) __va(((fl_table[i]) &
407 FL_BASE_MASK)));
408
409 free_pages((unsigned long)priv->pgtable, get_order(SZ_16K));
410 priv->pgtable = NULL;
411 }
412
413 kfree(priv);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700414 mutex_unlock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700415}
416
417static int msm_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
418{
419 struct msm_priv *priv;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700420 struct msm_iommu_drvdata *iommu_drvdata;
421 struct msm_iommu_ctx_drvdata *ctx_drvdata;
422 struct msm_iommu_ctx_drvdata *tmp_drvdata;
423 int ret = 0;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700424
Steve Mucklef132c6c2012-06-06 18:30:57 -0700425 mutex_lock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700426
427 priv = domain->priv;
428
429 if (!priv || !dev) {
430 ret = -EINVAL;
Olav Haugane99ee7e2012-12-11 15:02:02 -0800431 goto unlock;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700432 }
433
434 iommu_drvdata = dev_get_drvdata(dev->parent);
435 ctx_drvdata = dev_get_drvdata(dev);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700436
Olav Haugan95d24162012-12-05 14:47:47 -0800437 if (!iommu_drvdata || !ctx_drvdata) {
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700438 ret = -EINVAL;
Olav Haugane99ee7e2012-12-11 15:02:02 -0800439 goto unlock;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700440 }
441
Olav Haugane99ee7e2012-12-11 15:02:02 -0800442 ++ctx_drvdata->attach_count;
443
444 if (ctx_drvdata->attach_count > 1)
445 goto unlock;
446
Stepan Moskovchenko00d4b2b2010-11-12 19:29:56 -0800447 if (!list_empty(&ctx_drvdata->attached_elm)) {
448 ret = -EBUSY;
Olav Haugane99ee7e2012-12-11 15:02:02 -0800449 goto unlock;
Stepan Moskovchenko00d4b2b2010-11-12 19:29:56 -0800450 }
451
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700452 list_for_each_entry(tmp_drvdata, &priv->list_attached, attached_elm)
453 if (tmp_drvdata == ctx_drvdata) {
454 ret = -EBUSY;
Olav Haugane99ee7e2012-12-11 15:02:02 -0800455 goto unlock;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700456 }
457
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800458 ret = __enable_clocks(iommu_drvdata);
459 if (ret)
Olav Haugane99ee7e2012-12-11 15:02:02 -0800460 goto unlock;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800461
Olav Haugan95d24162012-12-05 14:47:47 -0800462 __program_context(iommu_drvdata->base, iommu_drvdata->glb_base,
463 ctx_drvdata->num, iommu_drvdata->ncb,
Steve Mucklef132c6c2012-06-06 18:30:57 -0700464 __pa(priv->pgtable), priv->redirect,
465 iommu_drvdata->ttbr_split);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700466
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800467 __disable_clocks(iommu_drvdata);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700468 list_add(&(ctx_drvdata->attached_elm), &priv->list_attached);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700469
Steve Mucklef132c6c2012-06-06 18:30:57 -0700470 ctx_drvdata->attached_domain = domain;
Olav Haugane99ee7e2012-12-11 15:02:02 -0800471unlock:
Steve Mucklef132c6c2012-06-06 18:30:57 -0700472 mutex_unlock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700473 return ret;
474}
475
476static void msm_iommu_detach_dev(struct iommu_domain *domain,
477 struct device *dev)
478{
479 struct msm_priv *priv;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700480 struct msm_iommu_drvdata *iommu_drvdata;
481 struct msm_iommu_ctx_drvdata *ctx_drvdata;
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800482 int ret;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700483
Steve Mucklef132c6c2012-06-06 18:30:57 -0700484 mutex_lock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700485 priv = domain->priv;
486
487 if (!priv || !dev)
Olav Haugane99ee7e2012-12-11 15:02:02 -0800488 goto unlock;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700489
490 iommu_drvdata = dev_get_drvdata(dev->parent);
491 ctx_drvdata = dev_get_drvdata(dev);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700492
Olav Haugan35deadc2012-12-10 18:28:27 -0800493 if (!iommu_drvdata || !ctx_drvdata)
Olav Haugane99ee7e2012-12-11 15:02:02 -0800494 goto unlock;
495
496 --ctx_drvdata->attach_count;
497 BUG_ON(ctx_drvdata->attach_count < 0);
498
499 if (ctx_drvdata->attach_count > 0)
500 goto unlock;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700501
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800502 ret = __enable_clocks(iommu_drvdata);
503 if (ret)
Olav Haugane99ee7e2012-12-11 15:02:02 -0800504 goto unlock;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800505
Olav Haugan65209cd2012-11-07 15:02:56 -0800506 msm_iommu_remote_spin_lock();
507
Olav Haugan35deadc2012-12-10 18:28:27 -0800508 SET_TLBIASID(iommu_drvdata->base, ctx_drvdata->num,
509 GET_CONTEXTIDR_ASID(iommu_drvdata->base, ctx_drvdata->num));
Steve Mucklef132c6c2012-06-06 18:30:57 -0700510
Olav Haugan95d24162012-12-05 14:47:47 -0800511 __reset_context(iommu_drvdata->base, iommu_drvdata->glb_base,
Olav Haugan35deadc2012-12-10 18:28:27 -0800512 ctx_drvdata->num);
Olav Haugan65209cd2012-11-07 15:02:56 -0800513
514 msm_iommu_remote_spin_unlock();
515
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800516 __disable_clocks(iommu_drvdata);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700517 list_del_init(&ctx_drvdata->attached_elm);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700518 ctx_drvdata->attached_domain = NULL;
Olav Haugane99ee7e2012-12-11 15:02:02 -0800519unlock:
Steve Mucklef132c6c2012-06-06 18:30:57 -0700520 mutex_unlock(&msm_iommu_lock);
521}
522
523static int __get_pgprot(int prot, int len)
524{
525 unsigned int pgprot;
526 int tex;
527
528 if (!(prot & (IOMMU_READ | IOMMU_WRITE))) {
529 prot |= IOMMU_READ | IOMMU_WRITE;
530 WARN_ONCE(1, "No attributes in iommu mapping; assuming RW\n");
531 }
532
533 if ((prot & IOMMU_WRITE) && !(prot & IOMMU_READ)) {
534 prot |= IOMMU_READ;
535 WARN_ONCE(1, "Write-only iommu mappings unsupported; falling back to RW\n");
536 }
537
538 if (prot & IOMMU_CACHE)
539 tex = (pgprot_kernel >> 2) & 0x07;
540 else
541 tex = msm_iommu_tex_class[MSM_IOMMU_ATTR_NONCACHED];
542
543 if (tex < 0 || tex > NUM_TEX_CLASS - 1)
544 return 0;
545
546 if (len == SZ_16M || len == SZ_1M) {
547 pgprot = FL_SHARED;
548 pgprot |= tex & 0x01 ? FL_BUFFERABLE : 0;
549 pgprot |= tex & 0x02 ? FL_CACHEABLE : 0;
550 pgprot |= tex & 0x04 ? FL_TEX0 : 0;
551 pgprot |= FL_AP0 | FL_AP1;
552 pgprot |= prot & IOMMU_WRITE ? 0 : FL_AP2;
553 } else {
554 pgprot = SL_SHARED;
555 pgprot |= tex & 0x01 ? SL_BUFFERABLE : 0;
556 pgprot |= tex & 0x02 ? SL_CACHEABLE : 0;
557 pgprot |= tex & 0x04 ? SL_TEX0 : 0;
558 pgprot |= SL_AP0 | SL_AP1;
559 pgprot |= prot & IOMMU_WRITE ? 0 : SL_AP2;
560 }
561
562 return pgprot;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700563}
564
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600565static unsigned long *make_second_level(struct msm_priv *priv,
566 unsigned long *fl_pte)
567{
568 unsigned long *sl;
569 sl = (unsigned long *) __get_free_pages(GFP_KERNEL,
570 get_order(SZ_4K));
571
572 if (!sl) {
573 pr_debug("Could not allocate second level table\n");
574 goto fail;
575 }
576 memset(sl, 0, SZ_4K);
577 clean_pte(sl, sl + NUM_SL_PTE, priv->redirect);
578
579 *fl_pte = ((((int)__pa(sl)) & FL_BASE_MASK) | \
580 FL_TYPE_TABLE);
581
582 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
583fail:
584 return sl;
585}
586
587static int sl_4k(unsigned long *sl_pte, phys_addr_t pa, unsigned int pgprot)
588{
589 int ret = 0;
590
591 if (*sl_pte) {
592 ret = -EBUSY;
593 goto fail;
594 }
595
596 *sl_pte = (pa & SL_BASE_MASK_SMALL) | SL_NG | SL_SHARED
597 | SL_TYPE_SMALL | pgprot;
598fail:
599 return ret;
600}
601
602static int sl_64k(unsigned long *sl_pte, phys_addr_t pa, unsigned int pgprot)
603{
604 int ret = 0;
605
606 int i;
607
608 for (i = 0; i < 16; i++)
609 if (*(sl_pte+i)) {
610 ret = -EBUSY;
611 goto fail;
612 }
613
614 for (i = 0; i < 16; i++)
615 *(sl_pte+i) = (pa & SL_BASE_MASK_LARGE) | SL_NG
616 | SL_SHARED | SL_TYPE_LARGE | pgprot;
617
618fail:
619 return ret;
620}
621
622
623static inline int fl_1m(unsigned long *fl_pte, phys_addr_t pa, int pgprot)
624{
625 if (*fl_pte)
626 return -EBUSY;
627
628 *fl_pte = (pa & 0xFFF00000) | FL_NG | FL_TYPE_SECT | FL_SHARED
629 | pgprot;
630
631 return 0;
632}
633
634
635static inline int fl_16m(unsigned long *fl_pte, phys_addr_t pa, int pgprot)
636{
637 int i;
638 int ret = 0;
639 for (i = 0; i < 16; i++)
640 if (*(fl_pte+i)) {
641 ret = -EBUSY;
642 goto fail;
643 }
644 for (i = 0; i < 16; i++)
645 *(fl_pte+i) = (pa & 0xFF000000) | FL_SUPERSECTION
646 | FL_TYPE_SECT | FL_SHARED | FL_NG | pgprot;
647fail:
648 return ret;
649}
650
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700651static int msm_iommu_map(struct iommu_domain *domain, unsigned long va,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +0200652 phys_addr_t pa, size_t len, int prot)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700653{
654 struct msm_priv *priv;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700655 unsigned long *fl_table;
656 unsigned long *fl_pte;
657 unsigned long fl_offset;
658 unsigned long *sl_table;
659 unsigned long *sl_pte;
660 unsigned long sl_offset;
Stepan Moskovchenko100832c2010-11-15 18:20:08 -0800661 unsigned int pgprot;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700662 int ret = 0;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700663
Steve Mucklef132c6c2012-06-06 18:30:57 -0700664 mutex_lock(&msm_iommu_lock);
Stepan Moskovchenko100832c2010-11-15 18:20:08 -0800665
666 priv = domain->priv;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700667 if (!priv) {
668 ret = -EINVAL;
669 goto fail;
670 }
671
672 fl_table = priv->pgtable;
673
674 if (len != SZ_16M && len != SZ_1M &&
675 len != SZ_64K && len != SZ_4K) {
676 pr_debug("Bad size: %d\n", len);
677 ret = -EINVAL;
678 goto fail;
679 }
680
681 if (!fl_table) {
682 pr_debug("Null page table\n");
683 ret = -EINVAL;
684 goto fail;
685 }
686
Steve Mucklef132c6c2012-06-06 18:30:57 -0700687 pgprot = __get_pgprot(prot, len);
688
689 if (!pgprot) {
690 ret = -EINVAL;
691 goto fail;
Stepan Moskovchenko100832c2010-11-15 18:20:08 -0800692 }
693
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700694 fl_offset = FL_OFFSET(va); /* Upper 12 bits */
695 fl_pte = fl_table + fl_offset; /* int pointers, 4 bytes */
696
697 if (len == SZ_16M) {
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600698 ret = fl_16m(fl_pte, pa, pgprot);
699 if (ret)
700 goto fail;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700701 clean_pte(fl_pte, fl_pte + 16, priv->redirect);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700702 }
703
Steve Mucklef132c6c2012-06-06 18:30:57 -0700704 if (len == SZ_1M) {
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600705 ret = fl_1m(fl_pte, pa, pgprot);
706 if (ret)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700707 goto fail;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700708 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
709 }
710
711 /* Need a 2nd level table */
712 if (len == SZ_4K || len == SZ_64K) {
713
714 if (*fl_pte == 0) {
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600715 if (make_second_level(priv, fl_pte) == NULL) {
Steve Mucklef132c6c2012-06-06 18:30:57 -0700716 ret = -ENOMEM;
717 goto fail;
718 }
Steve Mucklef132c6c2012-06-06 18:30:57 -0700719 }
720
721 if (!(*fl_pte & FL_TYPE_TABLE)) {
722 ret = -EBUSY;
723 goto fail;
724 }
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700725 }
726
727 sl_table = (unsigned long *) __va(((*fl_pte) & FL_BASE_MASK));
728 sl_offset = SL_OFFSET(va);
729 sl_pte = sl_table + sl_offset;
730
Steve Mucklef132c6c2012-06-06 18:30:57 -0700731 if (len == SZ_4K) {
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600732 ret = sl_4k(sl_pte, pa, pgprot);
733 if (ret)
Steve Mucklef132c6c2012-06-06 18:30:57 -0700734 goto fail;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700735
Steve Mucklef132c6c2012-06-06 18:30:57 -0700736 clean_pte(sl_pte, sl_pte + 1, priv->redirect);
737 }
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700738
739 if (len == SZ_64K) {
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600740 ret = sl_64k(sl_pte, pa, pgprot);
741 if (ret)
742 goto fail;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700743 clean_pte(sl_pte, sl_pte + 16, priv->redirect);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700744 }
745
Steve Mucklef132c6c2012-06-06 18:30:57 -0700746 ret = __flush_iotlb_va(domain, va);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700747fail:
Steve Mucklef132c6c2012-06-06 18:30:57 -0700748 mutex_unlock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700749 return ret;
750}
751
Ohad Ben-Cohen50090652011-11-10 11:32:25 +0200752static size_t msm_iommu_unmap(struct iommu_domain *domain, unsigned long va,
753 size_t len)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700754{
755 struct msm_priv *priv;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700756 unsigned long *fl_table;
757 unsigned long *fl_pte;
758 unsigned long fl_offset;
759 unsigned long *sl_table;
760 unsigned long *sl_pte;
761 unsigned long sl_offset;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700762 int i, ret = 0;
763
Steve Mucklef132c6c2012-06-06 18:30:57 -0700764 mutex_lock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700765
766 priv = domain->priv;
767
Joerg Roedel05df1f32012-01-26 18:25:37 +0100768 if (!priv)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700769 goto fail;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700770
771 fl_table = priv->pgtable;
772
773 if (len != SZ_16M && len != SZ_1M &&
774 len != SZ_64K && len != SZ_4K) {
775 pr_debug("Bad length: %d\n", len);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700776 goto fail;
777 }
778
779 if (!fl_table) {
780 pr_debug("Null page table\n");
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700781 goto fail;
782 }
783
784 fl_offset = FL_OFFSET(va); /* Upper 12 bits */
785 fl_pte = fl_table + fl_offset; /* int pointers, 4 bytes */
786
787 if (*fl_pte == 0) {
788 pr_debug("First level PTE is 0\n");
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700789 goto fail;
790 }
791
792 /* Unmap supersection */
Steve Mucklef132c6c2012-06-06 18:30:57 -0700793 if (len == SZ_16M) {
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700794 for (i = 0; i < 16; i++)
795 *(fl_pte+i) = 0;
796
Steve Mucklef132c6c2012-06-06 18:30:57 -0700797 clean_pte(fl_pte, fl_pte + 16, priv->redirect);
798 }
799
800 if (len == SZ_1M) {
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700801 *fl_pte = 0;
802
Steve Mucklef132c6c2012-06-06 18:30:57 -0700803 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
804 }
805
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700806 sl_table = (unsigned long *) __va(((*fl_pte) & FL_BASE_MASK));
807 sl_offset = SL_OFFSET(va);
808 sl_pte = sl_table + sl_offset;
809
810 if (len == SZ_64K) {
811 for (i = 0; i < 16; i++)
812 *(sl_pte+i) = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700813
814 clean_pte(sl_pte, sl_pte + 16, priv->redirect);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700815 }
816
Steve Mucklef132c6c2012-06-06 18:30:57 -0700817 if (len == SZ_4K) {
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700818 *sl_pte = 0;
819
Steve Mucklef132c6c2012-06-06 18:30:57 -0700820 clean_pte(sl_pte, sl_pte + 1, priv->redirect);
821 }
822
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700823 if (len == SZ_4K || len == SZ_64K) {
824 int used = 0;
825
826 for (i = 0; i < NUM_SL_PTE; i++)
827 if (sl_table[i])
828 used = 1;
829 if (!used) {
830 free_page((unsigned long)sl_table);
831 *fl_pte = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700832
833 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700834 }
835 }
836
Steve Mucklef132c6c2012-06-06 18:30:57 -0700837 ret = __flush_iotlb_va(domain, va);
Ohad Ben-Cohen9e285472011-09-02 13:32:34 -0400838
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700839fail:
Steve Mucklef132c6c2012-06-06 18:30:57 -0700840 mutex_unlock(&msm_iommu_lock);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +0200841
842 /* the IOMMU API requires us to return how many bytes were unmapped */
843 len = ret ? 0 : len;
844 return len;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700845}
846
Steve Mucklef132c6c2012-06-06 18:30:57 -0700847static unsigned int get_phys_addr(struct scatterlist *sg)
848{
849 /*
850 * Try sg_dma_address first so that we can
851 * map carveout regions that do not have a
852 * struct page associated with them.
853 */
854 unsigned int pa = sg_dma_address(sg);
855 if (pa == 0)
856 pa = sg_phys(sg);
857 return pa;
858}
859
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600860static inline int is_fully_aligned(unsigned int va, phys_addr_t pa, size_t len,
861 int align)
862{
863 return IS_ALIGNED(va, align) && IS_ALIGNED(pa, align)
864 && (len >= align);
865}
866
Jeremy Gebben8c5e2f72012-10-05 14:03:45 -0600867static int check_range(unsigned long *fl_table, unsigned int va,
868 unsigned int len)
869{
870 unsigned int offset = 0;
871 unsigned long *fl_pte;
872 unsigned long fl_offset;
873 unsigned long *sl_table;
874 unsigned long sl_start, sl_end;
875 int i;
876
877 fl_offset = FL_OFFSET(va); /* Upper 12 bits */
878 fl_pte = fl_table + fl_offset; /* int pointers, 4 bytes */
879
880 while (offset < len) {
881 if (*fl_pte & FL_TYPE_TABLE) {
882 sl_start = SL_OFFSET(va);
883 sl_table = __va(((*fl_pte) & FL_BASE_MASK));
884 sl_end = ((len - offset) / SZ_4K) + sl_start;
885
886 if (sl_end > NUM_SL_PTE)
887 sl_end = NUM_SL_PTE;
888
889 for (i = sl_start; i < sl_end; i++) {
890 if (sl_table[i] != 0) {
891 pr_err("%08x - %08x already mapped\n",
892 va, va + SZ_4K);
893 return -EBUSY;
894 }
895 offset += SZ_4K;
896 va += SZ_4K;
897 }
898
899
900 sl_start = 0;
901 } else {
902 if (*fl_pte != 0) {
903 pr_err("%08x - %08x already mapped\n",
904 va, va + SZ_1M);
905 return -EBUSY;
906 }
907 va += SZ_1M;
908 offset += SZ_1M;
909 sl_start = 0;
910 }
911 fl_pte++;
912 }
913 return 0;
914}
915
Steve Mucklef132c6c2012-06-06 18:30:57 -0700916static int msm_iommu_map_range(struct iommu_domain *domain, unsigned int va,
917 struct scatterlist *sg, unsigned int len,
918 int prot)
919{
920 unsigned int pa;
921 unsigned int offset = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700922 unsigned long *fl_table;
923 unsigned long *fl_pte;
924 unsigned long fl_offset;
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600925 unsigned long *sl_table = NULL;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700926 unsigned long sl_offset, sl_start;
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600927 unsigned int chunk_size, chunk_offset = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700928 int ret = 0;
929 struct msm_priv *priv;
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600930 unsigned int pgprot4k, pgprot64k, pgprot1m, pgprot16m;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700931
932 mutex_lock(&msm_iommu_lock);
933
934 BUG_ON(len & (SZ_4K - 1));
935
936 priv = domain->priv;
937 fl_table = priv->pgtable;
938
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600939 pgprot4k = __get_pgprot(prot, SZ_4K);
940 pgprot64k = __get_pgprot(prot, SZ_64K);
941 pgprot1m = __get_pgprot(prot, SZ_1M);
942 pgprot16m = __get_pgprot(prot, SZ_16M);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700943
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600944 if (!pgprot4k || !pgprot64k || !pgprot1m || !pgprot16m) {
Steve Mucklef132c6c2012-06-06 18:30:57 -0700945 ret = -EINVAL;
946 goto fail;
947 }
Jeremy Gebben8c5e2f72012-10-05 14:03:45 -0600948 ret = check_range(fl_table, va, len);
949 if (ret)
950 goto fail;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700951
952 fl_offset = FL_OFFSET(va); /* Upper 12 bits */
953 fl_pte = fl_table + fl_offset; /* int pointers, 4 bytes */
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600954 pa = get_phys_addr(sg);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700955
956 while (offset < len) {
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600957 chunk_size = SZ_4K;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700958
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -0600959 if (is_fully_aligned(va, pa, sg->length - chunk_offset,
960 SZ_16M))
961 chunk_size = SZ_16M;
962 else if (is_fully_aligned(va, pa, sg->length - chunk_offset,
963 SZ_1M))
964 chunk_size = SZ_1M;
965 /* 64k or 4k determined later */
966
967 /* for 1M and 16M, only first level entries are required */
968 if (chunk_size >= SZ_1M) {
969 if (chunk_size == SZ_16M) {
970 ret = fl_16m(fl_pte, pa, pgprot16m);
971 if (ret)
972 goto fail;
973 clean_pte(fl_pte, fl_pte + 16, priv->redirect);
974 fl_pte += 16;
975 } else if (chunk_size == SZ_1M) {
976 ret = fl_1m(fl_pte, pa, pgprot1m);
977 if (ret)
978 goto fail;
979 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
980 fl_pte++;
981 }
982
983 offset += chunk_size;
984 chunk_offset += chunk_size;
985 va += chunk_size;
986 pa += chunk_size;
987
988 if (chunk_offset >= sg->length && offset < len) {
989 chunk_offset = 0;
990 sg = sg_next(sg);
991 pa = get_phys_addr(sg);
992 if (pa == 0) {
993 pr_debug("No dma address for sg %p\n",
994 sg);
995 ret = -EINVAL;
996 goto fail;
997 }
998 }
999 continue;
1000 }
1001 /* for 4K or 64K, make sure there is a second level table */
1002 if (*fl_pte == 0) {
1003 if (!make_second_level(priv, fl_pte)) {
Steve Mucklef132c6c2012-06-06 18:30:57 -07001004 ret = -ENOMEM;
1005 goto fail;
1006 }
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -06001007 }
1008 if (!(*fl_pte & FL_TYPE_TABLE)) {
1009 ret = -EBUSY;
1010 goto fail;
1011 }
1012 sl_table = __va(((*fl_pte) & FL_BASE_MASK));
1013 sl_offset = SL_OFFSET(va);
Steve Mucklef132c6c2012-06-06 18:30:57 -07001014 /* Keep track of initial position so we
1015 * don't clean more than we have to
1016 */
1017 sl_start = sl_offset;
1018
1019 /* Build the 2nd level page table */
1020 while (offset < len && sl_offset < NUM_SL_PTE) {
Steve Mucklef132c6c2012-06-06 18:30:57 -07001021
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -06001022 /* Map a large 64K page if the chunk is large enough and
1023 * the pa and va are aligned
1024 */
1025
1026 if (is_fully_aligned(va, pa, sg->length - chunk_offset,
1027 SZ_64K))
1028 chunk_size = SZ_64K;
1029 else
1030 chunk_size = SZ_4K;
1031
1032 if (chunk_size == SZ_4K) {
1033 sl_4k(&sl_table[sl_offset], pa, pgprot4k);
1034 sl_offset++;
1035 } else {
1036 BUG_ON(sl_offset + 16 > NUM_SL_PTE);
1037 sl_64k(&sl_table[sl_offset], pa, pgprot64k);
1038 sl_offset += 16;
1039 }
1040
1041
1042 offset += chunk_size;
1043 chunk_offset += chunk_size;
1044 va += chunk_size;
1045 pa += chunk_size;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001046
1047 if (chunk_offset >= sg->length && offset < len) {
1048 chunk_offset = 0;
1049 sg = sg_next(sg);
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -06001050 pa = get_phys_addr(sg);
1051 if (pa == 0) {
Steve Mucklef132c6c2012-06-06 18:30:57 -07001052 pr_debug("No dma address for sg %p\n",
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -06001053 sg);
Steve Mucklef132c6c2012-06-06 18:30:57 -07001054 ret = -EINVAL;
1055 goto fail;
1056 }
1057 }
1058 }
1059
1060 clean_pte(sl_table + sl_start, sl_table + sl_offset,
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -06001061 priv->redirect);
Steve Mucklef132c6c2012-06-06 18:30:57 -07001062
1063 fl_pte++;
1064 sl_offset = 0;
1065 }
1066 __flush_iotlb(domain);
1067fail:
1068 mutex_unlock(&msm_iommu_lock);
1069 return ret;
1070}
1071
1072
1073static int msm_iommu_unmap_range(struct iommu_domain *domain, unsigned int va,
1074 unsigned int len)
1075{
1076 unsigned int offset = 0;
1077 unsigned long *fl_table;
1078 unsigned long *fl_pte;
1079 unsigned long fl_offset;
1080 unsigned long *sl_table;
1081 unsigned long sl_start, sl_end;
1082 int used, i;
1083 struct msm_priv *priv;
1084
1085 mutex_lock(&msm_iommu_lock);
1086
1087 BUG_ON(len & (SZ_4K - 1));
1088
1089 priv = domain->priv;
1090 fl_table = priv->pgtable;
1091
1092 fl_offset = FL_OFFSET(va); /* Upper 12 bits */
1093 fl_pte = fl_table + fl_offset; /* int pointers, 4 bytes */
1094
Steve Mucklef132c6c2012-06-06 18:30:57 -07001095 while (offset < len) {
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -06001096 if (*fl_pte & FL_TYPE_TABLE) {
1097 sl_start = SL_OFFSET(va);
1098 sl_table = __va(((*fl_pte) & FL_BASE_MASK));
1099 sl_end = ((len - offset) / SZ_4K) + sl_start;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001100
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -06001101 if (sl_end > NUM_SL_PTE)
1102 sl_end = NUM_SL_PTE;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001103
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -06001104 memset(sl_table + sl_start, 0, (sl_end - sl_start) * 4);
1105 clean_pte(sl_table + sl_start, sl_table + sl_end,
1106 priv->redirect);
Steve Mucklef132c6c2012-06-06 18:30:57 -07001107
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -06001108 offset += (sl_end - sl_start) * SZ_4K;
1109 va += (sl_end - sl_start) * SZ_4K;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001110
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -06001111 /* Unmap and free the 2nd level table if all mappings
1112 * in it were removed. This saves memory, but the table
1113 * will need to be re-allocated the next time someone
1114 * tries to map these VAs.
1115 */
1116 used = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001117
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -06001118 /* If we just unmapped the whole table, don't bother
1119 * seeing if there are still used entries left.
1120 */
1121 if (sl_end - sl_start != NUM_SL_PTE)
1122 for (i = 0; i < NUM_SL_PTE; i++)
1123 if (sl_table[i]) {
1124 used = 1;
1125 break;
1126 }
1127 if (!used) {
1128 free_page((unsigned long)sl_table);
1129 *fl_pte = 0;
1130
1131 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
1132 }
1133
1134 sl_start = 0;
1135 } else {
Steve Mucklef132c6c2012-06-06 18:30:57 -07001136 *fl_pte = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001137 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
Jordan Crouse8d8ee1a2012-07-09 13:27:07 -06001138 va += SZ_1M;
1139 offset += SZ_1M;
1140 sl_start = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001141 }
Steve Mucklef132c6c2012-06-06 18:30:57 -07001142 fl_pte++;
1143 }
1144
1145 __flush_iotlb(domain);
1146 mutex_unlock(&msm_iommu_lock);
1147 return 0;
1148}
1149
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001150static phys_addr_t msm_iommu_iova_to_phys(struct iommu_domain *domain,
1151 unsigned long va)
1152{
1153 struct msm_priv *priv;
1154 struct msm_iommu_drvdata *iommu_drvdata;
1155 struct msm_iommu_ctx_drvdata *ctx_drvdata;
1156 unsigned int par;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001157 void __iomem *base;
1158 phys_addr_t ret = 0;
1159 int ctx;
1160
Steve Mucklef132c6c2012-06-06 18:30:57 -07001161 mutex_lock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001162
1163 priv = domain->priv;
1164 if (list_empty(&priv->list_attached))
1165 goto fail;
1166
1167 ctx_drvdata = list_entry(priv->list_attached.next,
1168 struct msm_iommu_ctx_drvdata, attached_elm);
1169 iommu_drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
1170
1171 base = iommu_drvdata->base;
1172 ctx = ctx_drvdata->num;
1173
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08001174 ret = __enable_clocks(iommu_drvdata);
1175 if (ret)
1176 goto fail;
1177
Olav Haugan65209cd2012-11-07 15:02:56 -08001178 msm_iommu_remote_spin_lock();
1179
Stepan Moskovchenkob0e78082011-02-28 16:04:55 -08001180 SET_V2PPR(base, ctx, va & V2Pxx_VA);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001181
Steve Mucklef132c6c2012-06-06 18:30:57 -07001182 mb();
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001183 par = GET_PAR(base, ctx);
1184
1185 /* We are dealing with a supersection */
1186 if (GET_NOFAULT_SS(base, ctx))
1187 ret = (par & 0xFF000000) | (va & 0x00FFFFFF);
1188 else /* Upper 20 bits from PAR, lower 12 from VA */
1189 ret = (par & 0xFFFFF000) | (va & 0x00000FFF);
1190
Stepan Moskovchenko33069732010-11-12 19:30:00 -08001191 if (GET_FAULT(base, ctx))
1192 ret = 0;
1193
Olav Haugan65209cd2012-11-07 15:02:56 -08001194 msm_iommu_remote_spin_unlock();
1195
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08001196 __disable_clocks(iommu_drvdata);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001197fail:
Steve Mucklef132c6c2012-06-06 18:30:57 -07001198 mutex_unlock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001199 return ret;
1200}
1201
1202static int msm_iommu_domain_has_cap(struct iommu_domain *domain,
1203 unsigned long cap)
1204{
1205 return 0;
1206}
1207
1208static void print_ctx_regs(void __iomem *base, int ctx)
1209{
1210 unsigned int fsr = GET_FSR(base, ctx);
1211 pr_err("FAR = %08x PAR = %08x\n",
1212 GET_FAR(base, ctx), GET_PAR(base, ctx));
1213 pr_err("FSR = %08x [%s%s%s%s%s%s%s%s%s%s]\n", fsr,
1214 (fsr & 0x02) ? "TF " : "",
1215 (fsr & 0x04) ? "AFF " : "",
1216 (fsr & 0x08) ? "APF " : "",
1217 (fsr & 0x10) ? "TLBMF " : "",
1218 (fsr & 0x20) ? "HTWDEEF " : "",
1219 (fsr & 0x40) ? "HTWSEEF " : "",
1220 (fsr & 0x80) ? "MHF " : "",
1221 (fsr & 0x10000) ? "SL " : "",
1222 (fsr & 0x40000000) ? "SS " : "",
1223 (fsr & 0x80000000) ? "MULTI " : "");
1224
1225 pr_err("FSYNR0 = %08x FSYNR1 = %08x\n",
1226 GET_FSYNR0(base, ctx), GET_FSYNR1(base, ctx));
1227 pr_err("TTBR0 = %08x TTBR1 = %08x\n",
1228 GET_TTBR0(base, ctx), GET_TTBR1(base, ctx));
1229 pr_err("SCTLR = %08x ACTLR = %08x\n",
1230 GET_SCTLR(base, ctx), GET_ACTLR(base, ctx));
1231 pr_err("PRRR = %08x NMRR = %08x\n",
1232 GET_PRRR(base, ctx), GET_NMRR(base, ctx));
1233}
1234
1235irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id)
1236{
Steve Mucklef132c6c2012-06-06 18:30:57 -07001237 struct msm_iommu_ctx_drvdata *ctx_drvdata = dev_id;
1238 struct msm_iommu_drvdata *drvdata;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001239 void __iomem *base;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001240 unsigned int fsr, num;
1241 int ret;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001242
Steve Mucklef132c6c2012-06-06 18:30:57 -07001243 mutex_lock(&msm_iommu_lock);
1244 BUG_ON(!ctx_drvdata);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001245
Steve Mucklef132c6c2012-06-06 18:30:57 -07001246 drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
1247 BUG_ON(!drvdata);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001248
1249 base = drvdata->base;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001250 num = ctx_drvdata->num;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001251
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08001252 ret = __enable_clocks(drvdata);
1253 if (ret)
1254 goto fail;
1255
Olav Haugan65209cd2012-11-07 15:02:56 -08001256 msm_iommu_remote_spin_lock();
1257
Steve Mucklef132c6c2012-06-06 18:30:57 -07001258 fsr = GET_FSR(base, num);
1259
1260 if (fsr) {
1261 if (!ctx_drvdata->attached_domain) {
1262 pr_err("Bad domain in interrupt handler\n");
1263 ret = -ENOSYS;
1264 } else
1265 ret = report_iommu_fault(ctx_drvdata->attached_domain,
1266 &ctx_drvdata->pdev->dev,
1267 GET_FAR(base, num), 0);
1268
1269 if (ret == -ENOSYS) {
1270 pr_err("Unexpected IOMMU page fault!\n");
1271 pr_err("name = %s\n", drvdata->name);
1272 pr_err("context = %s (%d)\n", ctx_drvdata->name, num);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001273 pr_err("Interesting registers:\n");
Steve Mucklef132c6c2012-06-06 18:30:57 -07001274 print_ctx_regs(base, num);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001275 }
Steve Mucklef132c6c2012-06-06 18:30:57 -07001276
1277 SET_FSR(base, num, fsr);
Shubhraprakash Das52f50c42012-10-09 16:14:28 -07001278 /*
1279 * Only resume fetches if the registered fault handler
1280 * allows it
1281 */
1282 if (ret != -EBUSY)
1283 SET_RESUME(base, num, 1);
Steve Mucklef132c6c2012-06-06 18:30:57 -07001284
1285 ret = IRQ_HANDLED;
1286 } else
1287 ret = IRQ_NONE;
1288
Olav Haugan65209cd2012-11-07 15:02:56 -08001289 msm_iommu_remote_spin_unlock();
1290
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08001291 __disable_clocks(drvdata);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001292fail:
Steve Mucklef132c6c2012-06-06 18:30:57 -07001293 mutex_unlock(&msm_iommu_lock);
1294 return ret;
1295}
1296
1297static phys_addr_t msm_iommu_get_pt_base_addr(struct iommu_domain *domain)
1298{
1299 struct msm_priv *priv = domain->priv;
1300 return __pa(priv->pgtable);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001301}
1302
1303static struct iommu_ops msm_iommu_ops = {
1304 .domain_init = msm_iommu_domain_init,
1305 .domain_destroy = msm_iommu_domain_destroy,
1306 .attach_dev = msm_iommu_attach_dev,
1307 .detach_dev = msm_iommu_detach_dev,
1308 .map = msm_iommu_map,
1309 .unmap = msm_iommu_unmap,
Steve Mucklef132c6c2012-06-06 18:30:57 -07001310 .map_range = msm_iommu_map_range,
1311 .unmap_range = msm_iommu_unmap_range,
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001312 .iova_to_phys = msm_iommu_iova_to_phys,
Ohad Ben-Cohen83427272011-11-10 11:32:28 +02001313 .domain_has_cap = msm_iommu_domain_has_cap,
Steve Mucklef132c6c2012-06-06 18:30:57 -07001314 .get_pt_base_addr = msm_iommu_get_pt_base_addr,
Ohad Ben-Cohen83427272011-11-10 11:32:28 +02001315 .pgsize_bitmap = MSM_IOMMU_PGSIZES,
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001316};
1317
Stepan Moskovchenko100832c2010-11-15 18:20:08 -08001318static int __init get_tex_class(int icp, int ocp, int mt, int nos)
1319{
1320 int i = 0;
1321 unsigned int prrr = 0;
1322 unsigned int nmrr = 0;
1323 int c_icp, c_ocp, c_mt, c_nos;
1324
1325 RCP15_PRRR(prrr);
1326 RCP15_NMRR(nmrr);
1327
1328 for (i = 0; i < NUM_TEX_CLASS; i++) {
1329 c_nos = PRRR_NOS(prrr, i);
1330 c_mt = PRRR_MT(prrr, i);
1331 c_icp = NMRR_ICP(nmrr, i);
1332 c_ocp = NMRR_OCP(nmrr, i);
1333
1334 if (icp == c_icp && ocp == c_ocp && c_mt == mt && c_nos == nos)
1335 return i;
1336 }
1337
1338 return -ENODEV;
1339}
1340
1341static void __init setup_iommu_tex_classes(void)
1342{
1343 msm_iommu_tex_class[MSM_IOMMU_ATTR_NONCACHED] =
1344 get_tex_class(CP_NONCACHED, CP_NONCACHED, MT_NORMAL, 1);
1345
1346 msm_iommu_tex_class[MSM_IOMMU_ATTR_CACHED_WB_WA] =
1347 get_tex_class(CP_WB_WA, CP_WB_WA, MT_NORMAL, 1);
1348
1349 msm_iommu_tex_class[MSM_IOMMU_ATTR_CACHED_WB_NWA] =
1350 get_tex_class(CP_WB_NWA, CP_WB_NWA, MT_NORMAL, 1);
1351
1352 msm_iommu_tex_class[MSM_IOMMU_ATTR_CACHED_WT] =
1353 get_tex_class(CP_WT, CP_WT, MT_NORMAL, 1);
1354}
1355
Stepan Moskovchenko516cbc72010-11-12 19:29:53 -08001356static int __init msm_iommu_init(void)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001357{
Steve Mucklef132c6c2012-06-06 18:30:57 -07001358 if (!msm_soc_version_supports_iommu_v1())
1359 return -ENODEV;
1360
Olav Haugan65209cd2012-11-07 15:02:56 -08001361 msm_iommu_lock_initialize();
1362
Stepan Moskovchenko100832c2010-11-15 18:20:08 -08001363 setup_iommu_tex_classes();
Joerg Roedel85eebbc2011-09-06 17:56:07 +02001364 bus_set_iommu(&platform_bus_type, &msm_iommu_ops);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001365 return 0;
1366}
1367
1368subsys_initcall(msm_iommu_init);
1369
1370MODULE_LICENSE("GPL v2");
1371MODULE_AUTHOR("Stepan Moskovchenko <stepanm@codeaurora.org>");