Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 1 | /* |
Shannon Nelson | 7bb67c1 | 2007-11-14 16:59:51 -0800 | [diff] [blame] | 2 | * Copyright(c) 2004 - 2007 Intel Corporation. All rights reserved. |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms of the GNU General Public License as published by the Free |
| 6 | * Software Foundation; either version 2 of the License, or (at your option) |
| 7 | * any later version. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program; if not, write to the Free Software Foundation, Inc., 59 |
| 16 | * Temple Place - Suite 330, Boston, MA 02111-1307, USA. |
| 17 | * |
| 18 | * The full GNU General Public License is included in this distribution in the |
| 19 | * file called COPYING. |
| 20 | */ |
| 21 | #ifndef IOATDMA_H |
| 22 | #define IOATDMA_H |
| 23 | |
| 24 | #include <linux/dmaengine.h> |
| 25 | #include "ioatdma_hw.h" |
| 26 | #include <linux/init.h> |
| 27 | #include <linux/dmapool.h> |
| 28 | #include <linux/cache.h> |
David S. Miller | 57c651f | 2006-05-23 17:39:49 -0700 | [diff] [blame] | 29 | #include <linux/pci_ids.h> |
Maciej Sosnowski | 16a37ac | 2008-07-22 17:30:57 -0700 | [diff] [blame^] | 30 | #include <net/tcp.h> |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 31 | |
Maciej Sosnowski | 09177e8 | 2008-07-22 10:07:33 -0700 | [diff] [blame] | 32 | #define IOAT_DMA_VERSION "2.18" |
Shannon Nelson | 5149fd0 | 2007-10-18 03:07:13 -0700 | [diff] [blame] | 33 | |
Shannon Nelson | 3e03745 | 2007-10-16 01:27:40 -0700 | [diff] [blame] | 34 | enum ioat_interrupt { |
| 35 | none = 0, |
| 36 | msix_multi_vector = 1, |
| 37 | msix_single_vector = 2, |
| 38 | msi = 3, |
| 39 | intx = 4, |
| 40 | }; |
| 41 | |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 42 | #define IOAT_LOW_COMPLETION_MASK 0xffffffc0 |
Shannon Nelson | 7bb67c1 | 2007-11-14 16:59:51 -0800 | [diff] [blame] | 43 | #define IOAT_DMA_DCA_ANY_CPU ~0 |
Maciej Sosnowski | 09177e8 | 2008-07-22 10:07:33 -0700 | [diff] [blame] | 44 | #define IOAT_WATCHDOG_PERIOD (2 * HZ) |
Shannon Nelson | 7bb67c1 | 2007-11-14 16:59:51 -0800 | [diff] [blame] | 45 | |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 46 | |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 47 | /** |
Shannon Nelson | 8ab8956 | 2007-10-16 01:27:39 -0700 | [diff] [blame] | 48 | * struct ioatdma_device - internal representation of a IOAT device |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 49 | * @pdev: PCI-Express device |
| 50 | * @reg_base: MMIO register space base address |
| 51 | * @dma_pool: for allocating DMA descriptors |
| 52 | * @common: embedded struct dma_device |
Shannon Nelson | 8ab8956 | 2007-10-16 01:27:39 -0700 | [diff] [blame] | 53 | * @version: version of ioatdma device |
Shannon Nelson | 7bb67c1 | 2007-11-14 16:59:51 -0800 | [diff] [blame] | 54 | * @irq_mode: which style irq to use |
| 55 | * @msix_entries: irq handlers |
| 56 | * @idx: per channel data |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 57 | */ |
| 58 | |
Shannon Nelson | 8ab8956 | 2007-10-16 01:27:39 -0700 | [diff] [blame] | 59 | struct ioatdma_device { |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 60 | struct pci_dev *pdev; |
Al Viro | 47b1653 | 2006-10-10 22:45:47 +0100 | [diff] [blame] | 61 | void __iomem *reg_base; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 62 | struct pci_pool *dma_pool; |
| 63 | struct pci_pool *completion_pool; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 64 | struct dma_device common; |
Shannon Nelson | 8ab8956 | 2007-10-16 01:27:39 -0700 | [diff] [blame] | 65 | u8 version; |
Shannon Nelson | 3e03745 | 2007-10-16 01:27:40 -0700 | [diff] [blame] | 66 | enum ioat_interrupt irq_mode; |
Maciej Sosnowski | 09177e8 | 2008-07-22 10:07:33 -0700 | [diff] [blame] | 67 | struct delayed_work work; |
Shannon Nelson | 3e03745 | 2007-10-16 01:27:40 -0700 | [diff] [blame] | 68 | struct msix_entry msix_entries[4]; |
| 69 | struct ioat_dma_chan *idx[4]; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 70 | }; |
| 71 | |
| 72 | /** |
| 73 | * struct ioat_dma_chan - internal representation of a DMA channel |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 74 | */ |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 75 | struct ioat_dma_chan { |
| 76 | |
Al Viro | 47b1653 | 2006-10-10 22:45:47 +0100 | [diff] [blame] | 77 | void __iomem *reg_base; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 78 | |
| 79 | dma_cookie_t completed_cookie; |
| 80 | unsigned long last_completion; |
Maciej Sosnowski | 09177e8 | 2008-07-22 10:07:33 -0700 | [diff] [blame] | 81 | unsigned long last_completion_time; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 82 | |
Shannon Nelson | 711924b | 2007-12-17 16:20:08 -0800 | [diff] [blame] | 83 | size_t xfercap; /* XFERCAP register value expanded out */ |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 84 | |
| 85 | spinlock_t cleanup_lock; |
| 86 | spinlock_t desc_lock; |
| 87 | struct list_head free_desc; |
| 88 | struct list_head used_desc; |
Maciej Sosnowski | 09177e8 | 2008-07-22 10:07:33 -0700 | [diff] [blame] | 89 | unsigned long watchdog_completion; |
| 90 | int watchdog_tcp_cookie; |
| 91 | u32 watchdog_last_tcp_cookie; |
| 92 | struct delayed_work work; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 93 | |
| 94 | int pending; |
Shannon Nelson | 7bb67c1 | 2007-11-14 16:59:51 -0800 | [diff] [blame] | 95 | int dmacount; |
| 96 | int desccount; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 97 | |
Shannon Nelson | 8ab8956 | 2007-10-16 01:27:39 -0700 | [diff] [blame] | 98 | struct ioatdma_device *device; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 99 | struct dma_chan common; |
| 100 | |
| 101 | dma_addr_t completion_addr; |
| 102 | union { |
| 103 | u64 full; /* HW completion writeback */ |
| 104 | struct { |
| 105 | u32 low; |
| 106 | u32 high; |
| 107 | }; |
| 108 | } *completion_virt; |
Maciej Sosnowski | 09177e8 | 2008-07-22 10:07:33 -0700 | [diff] [blame] | 109 | unsigned long last_compl_desc_addr_hw; |
Shannon Nelson | 3e03745 | 2007-10-16 01:27:40 -0700 | [diff] [blame] | 110 | struct tasklet_struct cleanup_task; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 111 | }; |
| 112 | |
| 113 | /* wrapper around hardware descriptor format + additional software fields */ |
| 114 | |
| 115 | /** |
| 116 | * struct ioat_desc_sw - wrapper around hardware descriptor |
| 117 | * @hw: hardware DMA descriptor |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 118 | * @node: this descriptor will either be on the free list, |
| 119 | * or attached to a transaction list (async_tx.tx_list) |
| 120 | * @tx_cnt: number of descriptors required to complete the transaction |
| 121 | * @async_tx: the generic software descriptor for all engines |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 122 | */ |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 123 | struct ioat_desc_sw { |
| 124 | struct ioat_dma_descriptor *hw; |
| 125 | struct list_head node; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 126 | int tx_cnt; |
Shannon Nelson | 7f2b291 | 2007-10-18 03:07:14 -0700 | [diff] [blame] | 127 | size_t len; |
| 128 | dma_addr_t src; |
| 129 | dma_addr_t dst; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 130 | struct dma_async_tx_descriptor async_tx; |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 131 | }; |
| 132 | |
Maciej Sosnowski | 16a37ac | 2008-07-22 17:30:57 -0700 | [diff] [blame^] | 133 | static inline void ioat_set_tcp_copy_break(struct ioatdma_device *dev) |
| 134 | { |
| 135 | #ifdef CONFIG_NET_DMA |
| 136 | switch (dev->version) { |
| 137 | case IOAT_VER_1_2: |
| 138 | sysctl_tcp_dma_copybreak = 4096; |
| 139 | break; |
| 140 | case IOAT_VER_2_0: |
| 141 | sysctl_tcp_dma_copybreak = 2048; |
| 142 | break; |
| 143 | } |
| 144 | #endif |
| 145 | } |
| 146 | |
Shannon Nelson | 8ab8956 | 2007-10-16 01:27:39 -0700 | [diff] [blame] | 147 | #if defined(CONFIG_INTEL_IOATDMA) || defined(CONFIG_INTEL_IOATDMA_MODULE) |
| 148 | struct ioatdma_device *ioat_dma_probe(struct pci_dev *pdev, |
| 149 | void __iomem *iobase); |
| 150 | void ioat_dma_remove(struct ioatdma_device *device); |
Shannon Nelson | 7bb67c1 | 2007-11-14 16:59:51 -0800 | [diff] [blame] | 151 | struct dca_provider *ioat_dca_init(struct pci_dev *pdev, void __iomem *iobase); |
| 152 | struct dca_provider *ioat2_dca_init(struct pci_dev *pdev, void __iomem *iobase); |
Shannon Nelson | 8ab8956 | 2007-10-16 01:27:39 -0700 | [diff] [blame] | 153 | #else |
| 154 | #define ioat_dma_probe(pdev, iobase) NULL |
| 155 | #define ioat_dma_remove(device) do { } while (0) |
Shannon Nelson | 2ed6dc3 | 2007-10-16 01:27:42 -0700 | [diff] [blame] | 156 | #define ioat_dca_init(pdev, iobase) NULL |
Shannon Nelson | 7bb67c1 | 2007-11-14 16:59:51 -0800 | [diff] [blame] | 157 | #define ioat2_dca_init(pdev, iobase) NULL |
Shannon Nelson | 8ab8956 | 2007-10-16 01:27:39 -0700 | [diff] [blame] | 158 | #endif |
| 159 | |
Chris Leech | 0bbd5f4 | 2006-05-23 17:35:34 -0700 | [diff] [blame] | 160 | #endif /* IOATDMA_H */ |