blob: b0f06161eb8eec45398b354c2c96d41de846cdf3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Bartlomiej Zolnierkiewicz1c54a932007-10-16 22:29:56 +02002 * linux/drivers/ide/pci/piix.c Version 0.53 Aug 9, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
5 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
6 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
Sergei Shtylyov07af4272007-03-03 17:48:53 +01007 * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * May be copied or modified under the terms of the GNU General Public License
10 *
Sergei Shtylyov44854ad2006-12-29 16:49:26 -080011 * PIO mode setting function for Intel chipsets.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * For use instead of BIOS settings.
13 *
14 * 40-41
15 * 42-43
16 *
17 * 41
18 * 43
19 *
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +020020 * | PIO 0 | c0 | 80 | 0 |
21 * | PIO 2 | SW2 | d0 | 90 | 4 |
22 * | PIO 3 | MW1 | e1 | a1 | 9 |
23 * | PIO 4 | MW2 | e3 | a3 | b |
24 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070025 * sitre = word40 & 0x4000; primary
26 * sitre = word42 & 0x4000; secondary
27 *
28 * 44 8421|8421 hdd|hdb
Sergei Shtylyov44854ad2006-12-29 16:49:26 -080029 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * 48 8421 hdd|hdc|hdb|hda udma enabled
31 *
32 * 0001 hda
33 * 0010 hdb
34 * 0100 hdc
35 * 1000 hdd
36 *
37 * 4a 84|21 hdb|hda
38 * 4b 84|21 hdd|hdc
39 *
40 * ata-33/82371AB
41 * ata-33/82371EB
42 * ata-33/82801AB ata-66/82801AA
43 * 00|00 udma 0 00|00 reserved
44 * 01|01 udma 1 01|01 udma 3
45 * 10|10 udma 2 10|10 udma 4
46 * 11|11 reserved 11|11 reserved
47 *
48 * 54 8421|8421 ata66 drive|ata66 enable
49 *
50 * pci_read_config_word(HWIF(drive)->pci_dev, 0x40, &reg40);
51 * pci_read_config_word(HWIF(drive)->pci_dev, 0x42, &reg42);
52 * pci_read_config_word(HWIF(drive)->pci_dev, 0x44, &reg44);
53 * pci_read_config_byte(HWIF(drive)->pci_dev, 0x48, &reg48);
54 * pci_read_config_word(HWIF(drive)->pci_dev, 0x4a, &reg4a);
55 * pci_read_config_byte(HWIF(drive)->pci_dev, 0x54, &reg54);
56 *
57 * Documentation
58 * Publically available from Intel web site. Errata documentation
59 * is also publically available. As an aide to anyone hacking on this
60 * driver the list of errata that are relevant is below.going back to
61 * PIIX4. Older device documentation is now a bit tricky to find.
62 *
63 * Errata of note:
64 *
65 * Unfixable
66 * PIIX4 errata #9 - Only on ultra obscure hw
67 * ICH3 errata #13 - Not observed to affect real hw
68 * by Intel
69 *
70 * Things we must deal with
71 * PIIX4 errata #10 - BM IDE hang with non UDMA
72 * (must stop/start dma to recover)
73 * 440MX errata #15 - As PIIX4 errata #10
74 * PIIX4 errata #15 - Must not read control registers
75 * during a PIO transfer
76 * 440MX errata #13 - As PIIX4 errata #15
77 * ICH2 errata #21 - DMA mode 0 doesn't work right
78 * ICH0/1 errata #55 - As ICH2 errata #21
79 * ICH2 spec c #9 - Extra operations needed to handle
80 * drive hotswap [NOT YET SUPPORTED]
81 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
82 * and must be dword aligned
83 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
84 *
85 * Should have been BIOS fixed:
86 * 450NX: errata #19 - DMA hangs on old 450NX
87 * 450NX: errata #20 - DMA hangs on old 450NX
88 * 450NX: errata #25 - Corruption with DMA on old 450NX
89 * ICH3 errata #15 - IDE deadlock under high load
90 * (BIOS must set dev 31 fn 0 bit 23)
91 * ICH3 errata #18 - Don't use native mode
92 */
93
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <linux/types.h>
95#include <linux/module.h>
96#include <linux/kernel.h>
97#include <linux/ioport.h>
98#include <linux/pci.h>
99#include <linux/hdreg.h>
100#include <linux/ide.h>
101#include <linux/delay.h>
102#include <linux/init.h>
103
104#include <asm/io.h>
105
106static int no_piix_dma;
107
108/**
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200109 * piix_set_pio_mode - set host controller for PIO mode
110 * @drive: drive
111 * @pio: PIO mode number
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 *
Sergei Shtylyov07af4272007-03-03 17:48:53 +0100113 * Set the interface PIO mode based upon the settings done by AMI BIOS.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 */
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200115
116static void piix_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117{
118 ide_hwif_t *hwif = HWIF(drive);
119 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov30dfd122007-02-07 18:18:28 +0100120 int is_slave = drive->dn & 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 int master_port = hwif->channel ? 0x42 : 0x40;
122 int slave_port = 0x44;
123 unsigned long flags;
124 u16 master_data;
125 u8 slave_data;
Alan Cox4fb0f762006-06-26 00:26:12 -0700126 static DEFINE_SPINLOCK(tune_lock);
Alan Cox5ac24692006-10-03 01:14:23 -0700127 int control = 0;
Alan Cox4fb0f762006-06-26 00:26:12 -0700128
Sergei Shtylyov30dfd122007-02-07 18:18:28 +0100129 /* ISP RTC */
Alan Cox5ac24692006-10-03 01:14:23 -0700130 static const u8 timings[][2]= {
131 { 0, 0 },
132 { 0, 0 },
133 { 1, 0 },
134 { 2, 1 },
135 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Alan Cox4fb0f762006-06-26 00:26:12 -0700137 /*
138 * Master vs slave is synchronized above us but the slave register is
139 * shared by the two hwifs so the corner case of two slave timeouts in
140 * parallel must be locked.
141 */
142 spin_lock_irqsave(&tune_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 pci_read_config_word(dev, master_port, &master_data);
Alan Cox5ac24692006-10-03 01:14:23 -0700144
Sergei Shtylyov30dfd122007-02-07 18:18:28 +0100145 if (pio > 1)
Alan Cox5ac24692006-10-03 01:14:23 -0700146 control |= 1; /* Programmable timing on */
147 if (drive->media == ide_disk)
148 control |= 4; /* Prefetch, post write */
Sergei Shtylyov30dfd122007-02-07 18:18:28 +0100149 if (pio > 2)
Alan Cox5ac24692006-10-03 01:14:23 -0700150 control |= 2; /* IORDY */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 if (is_slave) {
Sergei Shtylyov30dfd122007-02-07 18:18:28 +0100152 master_data |= 0x4000;
153 master_data &= ~0x0070;
Alan Cox5ac24692006-10-03 01:14:23 -0700154 if (pio > 1) {
Sergei Shtylyov07af4272007-03-03 17:48:53 +0100155 /* Set PPE, IE and TIME */
156 master_data |= control << 4;
Alan Cox5ac24692006-10-03 01:14:23 -0700157 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 pci_read_config_byte(dev, slave_port, &slave_data);
Sergei Shtylyov07af4272007-03-03 17:48:53 +0100159 slave_data &= hwif->channel ? 0x0f : 0xf0;
160 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) <<
161 (hwif->channel ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 } else {
Sergei Shtylyov30dfd122007-02-07 18:18:28 +0100163 master_data &= ~0x3307;
Alan Cox5ac24692006-10-03 01:14:23 -0700164 if (pio > 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 /* enable PPE, IE and TIME */
Sergei Shtylyov07af4272007-03-03 17:48:53 +0100166 master_data |= control;
Alan Cox5ac24692006-10-03 01:14:23 -0700167 }
Sergei Shtylyov07af4272007-03-03 17:48:53 +0100168 master_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 }
170 pci_write_config_word(dev, master_port, master_data);
171 if (is_slave)
172 pci_write_config_byte(dev, slave_port, slave_data);
Alan Cox4fb0f762006-06-26 00:26:12 -0700173 spin_unlock_irqrestore(&tune_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174}
175
176/**
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200177 * piix_set_dma_mode - set host controller for DMA mode
178 * @drive: drive
179 * @speed: DMA mode
Sergei Shtylyov07af4272007-03-03 17:48:53 +0100180 *
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200181 * Set a PIIX host controller to the desired DMA mode. This involves
182 * programming the right timing data into the PCI configuration space.
Sergei Shtylyov07af4272007-03-03 17:48:53 +0100183 */
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200184
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200185static void piix_set_dma_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186{
187 ide_hwif_t *hwif = HWIF(drive);
188 struct pci_dev *dev = hwif->pci_dev;
189 u8 maslave = hwif->channel ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 int a_speed = 3 << (drive->dn * 4);
191 int u_flag = 1 << drive->dn;
192 int v_flag = 0x01 << drive->dn;
193 int w_flag = 0x10 << drive->dn;
194 int u_speed = 0;
195 int sitre;
196 u16 reg4042, reg4a;
Bartlomiej Zolnierkiewicz1c54a932007-10-16 22:29:56 +0200197 u8 reg48, reg54, reg55;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198
199 pci_read_config_word(dev, maslave, &reg4042);
200 sitre = (reg4042 & 0x4000) ? 1 : 0;
201 pci_read_config_byte(dev, 0x48, &reg48);
202 pci_read_config_word(dev, 0x4a, &reg4a);
203 pci_read_config_byte(dev, 0x54, &reg54);
204 pci_read_config_byte(dev, 0x55, &reg55);
205
206 switch(speed) {
207 case XFER_UDMA_4:
208 case XFER_UDMA_2: u_speed = 2 << (drive->dn * 4); break;
209 case XFER_UDMA_5:
210 case XFER_UDMA_3:
211 case XFER_UDMA_1: u_speed = 1 << (drive->dn * 4); break;
212 case XFER_UDMA_0: u_speed = 0 << (drive->dn * 4); break;
213 case XFER_MW_DMA_2:
214 case XFER_MW_DMA_1:
215 case XFER_SW_DMA_2: break;
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200216 default: return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 }
218
219 if (speed >= XFER_UDMA_0) {
220 if (!(reg48 & u_flag))
221 pci_write_config_byte(dev, 0x48, reg48 | u_flag);
222 if (speed == XFER_UDMA_5) {
223 pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
224 } else {
225 pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
226 }
227 if ((reg4a & a_speed) != u_speed)
228 pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
229 if (speed > XFER_UDMA_2) {
230 if (!(reg54 & v_flag))
231 pci_write_config_byte(dev, 0x54, reg54 | v_flag);
232 } else
233 pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
234 } else {
Bartlomiej Zolnierkiewicz8c91abf2007-10-16 22:29:54 +0200235 const u8 mwdma_to_pio[] = { 0, 3, 4 };
Bartlomiej Zolnierkiewicz1c54a932007-10-16 22:29:56 +0200236 u8 pio;
Bartlomiej Zolnierkiewicz8c91abf2007-10-16 22:29:54 +0200237
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 if (reg48 & u_flag)
239 pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
240 if (reg4a & a_speed)
241 pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
242 if (reg54 & v_flag)
243 pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
244 if (reg55 & w_flag)
245 pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
Bartlomiej Zolnierkiewicz8c91abf2007-10-16 22:29:54 +0200246
247 if (speed >= XFER_MW_DMA_0)
248 pio = mwdma_to_pio[speed - XFER_MW_DMA_0];
249 else
250 pio = 2; /* only SWDMA2 is allowed */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
Bartlomiej Zolnierkiewicz1c54a932007-10-16 22:29:56 +0200252 piix_set_pio_mode(drive, pio);
253 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254}
255
256/**
Albert Leef0dd8712007-02-17 02:40:21 +0100257 * piix_is_ichx - check if ICHx
258 * @dev: PCI device to check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 *
Albert Leef0dd8712007-02-17 02:40:21 +0100260 * returns 1 if ICHx, 0 otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 */
Albert Leef0dd8712007-02-17 02:40:21 +0100262static int piix_is_ichx(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263{
Albert Leef0dd8712007-02-17 02:40:21 +0100264 switch (dev->device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 case PCI_DEVICE_ID_INTEL_82801EB_1:
266 case PCI_DEVICE_ID_INTEL_82801AA_1:
267 case PCI_DEVICE_ID_INTEL_82801AB_1:
268 case PCI_DEVICE_ID_INTEL_82801BA_8:
269 case PCI_DEVICE_ID_INTEL_82801BA_9:
270 case PCI_DEVICE_ID_INTEL_82801CA_10:
271 case PCI_DEVICE_ID_INTEL_82801CA_11:
272 case PCI_DEVICE_ID_INTEL_82801DB_1:
273 case PCI_DEVICE_ID_INTEL_82801DB_10:
274 case PCI_DEVICE_ID_INTEL_82801DB_11:
275 case PCI_DEVICE_ID_INTEL_82801EB_11:
276 case PCI_DEVICE_ID_INTEL_82801E_11:
277 case PCI_DEVICE_ID_INTEL_ESB_2:
278 case PCI_DEVICE_ID_INTEL_ICH6_19:
279 case PCI_DEVICE_ID_INTEL_ICH7_21:
Jason Gastond69332b2005-04-16 15:24:42 -0700280 case PCI_DEVICE_ID_INTEL_ESB2_18:
Jason Gastonb7bed9e2006-02-03 03:04:52 -0800281 case PCI_DEVICE_ID_INTEL_ICH8_6:
Albert Leef0dd8712007-02-17 02:40:21 +0100282 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 }
284
285 return 0;
286}
287
288/**
Albert Leef0dd8712007-02-17 02:40:21 +0100289 * init_chipset_piix - set up the PIIX chipset
290 * @dev: PCI device to set up
291 * @name: Name of the device
292 *
293 * Initialize the PCI device as required. For the PIIX this turns
294 * out to be nice and simple
295 */
296
297static unsigned int __devinit init_chipset_piix (struct pci_dev *dev, const char *name)
298{
299 if (piix_is_ichx(dev)) {
300 unsigned int extra = 0;
301 pci_read_config_dword(dev, 0x54, &extra);
302 pci_write_config_dword(dev, 0x54, extra|0x400);
303 }
304
305 return 0;
306}
307
308/**
309 * piix_dma_clear_irq - clear BMDMA status
310 * @drive: IDE drive to clear
311 *
312 * Called from ide_intr() for PIO interrupts
313 * to clear BMDMA status as needed by ICHx
314 */
315static void piix_dma_clear_irq(ide_drive_t *drive)
316{
317 ide_hwif_t *hwif = HWIF(drive);
318 u8 dma_stat;
319
320 /* clear the INTR & ERROR bits */
321 dma_stat = hwif->INB(hwif->dma_status);
322 /* Should we force the bit as well ? */
323 hwif->OUTB(dma_stat, hwif->dma_status);
324}
325
Bartlomiej Zolnierkiewicz72076262007-07-09 23:17:58 +0200326struct ich_laptop {
327 u16 device;
328 u16 subvendor;
329 u16 subdevice;
330};
331
332/*
333 * List of laptops that use short cables rather than 80 wire
334 */
335
336static const struct ich_laptop ich_laptop[] = {
337 /* devid, subvendor, subdev */
338 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
339 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
340 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
341 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on Acer Aspire 2023WLMi */
342 /* end marker */
343 { 0, }
344};
345
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200346static u8 __devinit piix_cable_detect(ide_hwif_t *hwif)
Bartlomiej Zolnierkiewicz74594fd2007-02-17 02:40:23 +0100347{
Bartlomiej Zolnierkiewicz72076262007-07-09 23:17:58 +0200348 struct pci_dev *pdev = hwif->pci_dev;
349 const struct ich_laptop *lap = &ich_laptop[0];
Bartlomiej Zolnierkiewicz74594fd2007-02-17 02:40:23 +0100350 u8 reg54h = 0, mask = hwif->channel ? 0xc0 : 0x30;
351
Bartlomiej Zolnierkiewicz72076262007-07-09 23:17:58 +0200352 /* check for specials */
353 while (lap->device) {
354 if (lap->device == pdev->device &&
355 lap->subvendor == pdev->subsystem_vendor &&
356 lap->subdevice == pdev->subsystem_device) {
357 return ATA_CBL_PATA40_SHORT;
358 }
359 lap++;
360 }
361
362 pci_read_config_byte(pdev, 0x54, &reg54h);
Bartlomiej Zolnierkiewicz74594fd2007-02-17 02:40:23 +0100363
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200364 return (reg54h & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
Bartlomiej Zolnierkiewicz74594fd2007-02-17 02:40:23 +0100365}
366
Albert Leef0dd8712007-02-17 02:40:21 +0100367/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 * init_hwif_piix - fill in the hwif for the PIIX
369 * @hwif: IDE interface
370 *
371 * Set up the ide_hwif_t for the PIIX interface according to the
372 * capabilities of the hardware.
373 */
374
375static void __devinit init_hwif_piix(ide_hwif_t *hwif)
376{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377#ifndef CONFIG_IA64
378 if (!hwif->irq)
379 hwif->irq = hwif->channel ? 15 : 14;
380#endif /* CONFIG_IA64 */
381
382 if (hwif->pci_dev->device == PCI_DEVICE_ID_INTEL_82371MX) {
383 /* This is a painful system best to let it self tune for now */
384 return;
385 }
386
387 hwif->autodma = 0;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200388
389 hwif->set_pio_mode = &piix_set_pio_mode;
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200390 hwif->set_dma_mode = &piix_set_dma_mode;
391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 hwif->drives[0].autotune = 1;
393 hwif->drives[1].autotune = 1;
394
395 if (!hwif->dma_base)
396 return;
397
Albert Leef0dd8712007-02-17 02:40:21 +0100398 /* ICHx need to clear the bmdma status for all interrupts */
399 if (piix_is_ichx(hwif->pci_dev))
400 hwif->ide_dma_clear_irq = &piix_dma_clear_irq;
401
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 hwif->atapi_dma = 1;
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200403
404 hwif->ultra_mask = hwif->cds->udma_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 hwif->mwdma_mask = 0x06;
406 hwif->swdma_mask = 0x04;
407
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200408 if (hwif->ultra_mask & 0x78) {
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200409 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
410 hwif->cbl = piix_cable_detect(hwif);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 }
412
Bartlomiej Zolnierkiewicz74594fd2007-02-17 02:40:23 +0100413 if (no_piix_dma)
414 hwif->ultra_mask = hwif->mwdma_mask = hwif->swdma_mask = 0;
415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 if (!noautodma)
417 hwif->autodma = 1;
418
419 hwif->drives[1].autodma = hwif->autodma;
420 hwif->drives[0].autodma = hwif->autodma;
421}
422
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200423#define DECLARE_PIIX_DEV(name_str, udma) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 { \
425 .name = name_str, \
426 .init_chipset = init_chipset_piix, \
427 .init_hwif = init_hwif_piix, \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 .autodma = AUTODMA, \
429 .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}}, \
430 .bootable = ON_BOARD, \
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200431 .pio_mask = ATA_PIO4, \
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200432 .udma_mask = udma, \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 }
434
435static ide_pci_device_t piix_pci_info[] __devinitdata = {
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200436 /* 0 */ DECLARE_PIIX_DEV("PIIXa", 0x00), /* no udma */
437 /* 1 */ DECLARE_PIIX_DEV("PIIXb", 0x00), /* no udma */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Sergei Shtylyovd2872232007-02-07 18:18:25 +0100439 /* 2 */
440 { /*
441 * MPIIX actually has only a single IDE channel mapped to
442 * the primary or secondary ports depending on the value
443 * of the bit 14 of the IDETIM register at offset 0x6c
444 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 .name = "MPIIX",
446 .init_hwif = init_hwif_piix,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 .autodma = NODMA,
Sergei Shtylyovd2872232007-02-07 18:18:25 +0100448 .enablebits = {{0x6d,0xc0,0x80}, {0x6d,0xc0,0xc0}},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 .bootable = ON_BOARD,
Bartlomiej Zolnierkiewicza5d8c5c2007-07-20 01:11:55 +0200450 .host_flags = IDE_HFLAG_ISA_PORTS,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200451 .pio_mask = ATA_PIO4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 },
453
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200454 /* 3 */ DECLARE_PIIX_DEV("PIIX3", 0x00), /* no udma */
455 /* 4 */ DECLARE_PIIX_DEV("PIIX4", 0x07), /* udma0-2 */
456 /* 5 */ DECLARE_PIIX_DEV("ICH0", 0x07), /* udma0-2 */
457 /* 6 */ DECLARE_PIIX_DEV("PIIX4", 0x07), /* udma0-2 */
458 /* 7 */ DECLARE_PIIX_DEV("ICH", 0x1f), /* udma0-4 */
459 /* 8 */ DECLARE_PIIX_DEV("PIIX4", 0x1f), /* udma0-4 */
460 /* 9 */ DECLARE_PIIX_DEV("PIIX4", 0x07), /* udma0-2 */
461 /* 10 */ DECLARE_PIIX_DEV("ICH2", 0x3f), /* udma0-5 */
462 /* 11 */ DECLARE_PIIX_DEV("ICH2M", 0x3f), /* udma0-5 */
463 /* 12 */ DECLARE_PIIX_DEV("ICH3M", 0x3f), /* udma0-5 */
464 /* 13 */ DECLARE_PIIX_DEV("ICH3", 0x3f), /* udma0-5 */
465 /* 14 */ DECLARE_PIIX_DEV("ICH4", 0x3f), /* udma0-5 */
466 /* 15 */ DECLARE_PIIX_DEV("ICH5", 0x3f), /* udma0-5 */
467 /* 16 */ DECLARE_PIIX_DEV("C-ICH", 0x3f), /* udma0-5 */
468 /* 17 */ DECLARE_PIIX_DEV("ICH4", 0x3f), /* udma0-5 */
469 /* 18 */ DECLARE_PIIX_DEV("ICH5-SATA", 0x3f), /* udma0-5 */
470 /* 19 */ DECLARE_PIIX_DEV("ICH5", 0x3f), /* udma0-5 */
471 /* 20 */ DECLARE_PIIX_DEV("ICH6", 0x3f), /* udma0-5 */
472 /* 21 */ DECLARE_PIIX_DEV("ICH7", 0x3f), /* udma0-5 */
473 /* 22 */ DECLARE_PIIX_DEV("ICH4", 0x3f), /* udma0-5 */
474 /* 23 */ DECLARE_PIIX_DEV("ESB2", 0x3f), /* udma0-5 */
475 /* 24 */ DECLARE_PIIX_DEV("ICH8M", 0x3f), /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476};
477
478/**
479 * piix_init_one - called when a PIIX is found
480 * @dev: the piix device
481 * @id: the matching pci id
482 *
483 * Called when the PCI registration layer (or the IDE initialization)
484 * finds a device matching our IDE device tables.
485 */
486
487static int __devinit piix_init_one(struct pci_dev *dev, const struct pci_device_id *id)
488{
489 ide_pci_device_t *d = &piix_pci_info[id->driver_data];
490
491 return ide_setup_pci_device(dev, d);
492}
493
494/**
495 * piix_check_450nx - Check for problem 450NX setup
496 *
497 * Check for the present of 450NX errata #19 and errata #25. If
498 * they are found, disable use of DMA IDE
499 */
500
501static void __devinit piix_check_450nx(void)
502{
503 struct pci_dev *pdev = NULL;
504 u16 cfg;
Alan Cox1424e502006-09-30 23:27:28 -0700505 while((pdev=pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev))!=NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 {
507 /* Look for 450NX PXB. Check for problem configurations
508 A PCI quirk checks bit 6 already */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 pci_read_config_word(pdev, 0x41, &cfg);
510 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -0700511 if (pdev->revision == 0x00)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 no_piix_dma = 1;
513 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -0700514 else if (cfg & (1<<14) && pdev->revision < 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 no_piix_dma = 2;
516 }
517 if(no_piix_dma)
518 printk(KERN_WARNING "piix: 450NX errata present, disabling IDE DMA.\n");
519 if(no_piix_dma == 2)
520 printk(KERN_WARNING "piix: A BIOS update may resolve this.\n");
521}
522
523static struct pci_device_id piix_pci_tbl[] = {
524 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371FB_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
525 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371FB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
526 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371MX, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
527 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
528 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
529 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
530 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6},
531 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 7},
532 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82372FB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 8},
533 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 9},
534 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 10},
535 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 11},
536 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 12},
537 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 13},
538 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 14},
539 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 15},
540 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801E_11, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 16},
541 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_10,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 17},
542#ifdef CONFIG_BLK_DEV_IDE_SATA
543 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 18},
544#endif
545 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 19},
546 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_19, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 20},
547 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 21},
548 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 22},
Jason Gastond69332b2005-04-16 15:24:42 -0700549 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 23},
Jason Gastonb7bed9e2006-02-03 03:04:52 -0800550 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_6, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 24},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 { 0, },
552};
553MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
554
555static struct pci_driver driver = {
556 .name = "PIIX_IDE",
557 .id_table = piix_pci_tbl,
558 .probe = piix_init_one,
559};
560
561static int __init piix_ide_init(void)
562{
563 piix_check_450nx();
564 return ide_pci_register_driver(&driver);
565}
566
567module_init(piix_ide_init);
568
569MODULE_AUTHOR("Andre Hedrick, Andrzej Krzysztofowicz");
570MODULE_DESCRIPTION("PCI driver module for Intel PIIX IDE");
571MODULE_LICENSE("GPL");