blob: 36b4f7b48d6aa9eec29108fb282a7270db82bc4a [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse225758d2010-03-09 14:45:10 +000030#include <drm/drmP.h>
31#include <drm/drm.h>
32#include <drm/drm_crtc_helper.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033#include "radeon_reg.h"
34#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Dave Airliee024e112009-06-24 09:48:08 +100036#include "radeon_drm.h"
Dave Airlie551ebd82009-09-01 15:25:57 +100037#include "r100_track.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r300d.h"
Jerome Glisseca6ffc62009-10-01 10:20:52 +020039#include "rv350d.h"
Dave Airlie50f15302009-08-21 13:21:01 +100040#include "r300_reg_safe.h"
41
Jerome Glissecafe6602010-01-07 12:39:21 +010042/* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
43 *
44 * GPU Errata:
45 * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
46 * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
47 * However, scheduling such write to the ring seems harmless, i suspect
48 * the CP read collide with the flush somehow, or maybe the MC, hard to
49 * tell. (Jerome Glisse)
50 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020051
52/*
53 * rv370,rv380 PCIE GART
54 */
Jerome Glisse207bf9e2009-09-30 15:35:32 +020055static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
56
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
58{
59 uint32_t tmp;
60 int i;
61
62 /* Workaround HW bug do flush 2 times */
63 for (i = 0; i < 2; i++) {
64 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
65 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
66 (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
67 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020068 }
Dave Airliede1b2892009-08-12 18:43:14 +100069 mb();
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070}
71
Jerome Glisse4aac0472009-09-14 18:29:49 +020072int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
73{
74 void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
75
76 if (i < 0 || i > rdev->gart.num_gpu_pages) {
77 return -EINVAL;
78 }
79 addr = (lower_32_bits(addr) >> 8) |
80 ((upper_32_bits(addr) & 0xff) << 24) |
81 0xc;
82 /* on x86 we want this to be CPU endian, on powerpc
83 * on powerpc without HW swappers, it'll get swapped on way
84 * into VRAM - so no need for cpu_to_le32 on VRAM tables */
85 writel(addr, ((void __iomem *)ptr) + (i * 4));
86 return 0;
87}
88
89int rv370_pcie_gart_init(struct radeon_device *rdev)
90{
91 int r;
92
93 if (rdev->gart.table.vram.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +000094 WARN(1, "RV370 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +020095 return 0;
96 }
97 /* Initialize common gart structure */
98 r = radeon_gart_init(rdev);
99 if (r)
100 return r;
101 r = rv370_debugfs_pcie_gart_info_init(rdev);
102 if (r)
103 DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
104 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
105 rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
106 rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
107 return radeon_gart_table_vram_alloc(rdev);
108}
109
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110int rv370_pcie_gart_enable(struct radeon_device *rdev)
111{
112 uint32_t table_addr;
113 uint32_t tmp;
114 int r;
115
Jerome Glisse4aac0472009-09-14 18:29:49 +0200116 if (rdev->gart.table.vram.robj == NULL) {
117 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
118 return -EINVAL;
119 }
120 r = radeon_gart_table_vram_pin(rdev);
121 if (r)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000123 radeon_gart_restore(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200124 /* discard memory request outside of configured range */
125 tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
126 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
Jerome Glissed594e462010-02-17 21:54:29 +0000127 WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
128 tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200129 WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
130 WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
131 WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
132 table_addr = rdev->gart.table_addr;
133 WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
134 /* FIXME: setup default page */
Jerome Glissed594e462010-02-17 21:54:29 +0000135 WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200136 WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
137 /* Clear error */
138 WREG32_PCIE(0x18, 0);
139 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
140 tmp |= RADEON_PCIE_TX_GART_EN;
141 tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
142 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
143 rv370_pcie_gart_tlb_flush(rdev);
144 DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000145 (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146 rdev->gart.ready = true;
147 return 0;
148}
149
150void rv370_pcie_gart_disable(struct radeon_device *rdev)
151{
Jerome Glisse4c788672009-11-20 14:29:23 +0100152 u32 tmp;
153 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000155 WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
156 WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
157 WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
158 WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
160 tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
161 WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
162 if (rdev->gart.table.vram.robj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100163 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
164 if (likely(r == 0)) {
165 radeon_bo_kunmap(rdev->gart.table.vram.robj);
166 radeon_bo_unpin(rdev->gart.table.vram.robj);
167 radeon_bo_unreserve(rdev->gart.table.vram.robj);
168 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169 }
170}
171
Jerome Glisse4aac0472009-09-14 18:29:49 +0200172void rv370_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200173{
Jerome Glissef9274562010-03-17 14:44:29 +0000174 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200175 rv370_pcie_gart_disable(rdev);
176 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200177}
178
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179void r300_fence_ring_emit(struct radeon_device *rdev,
180 struct radeon_fence *fence)
181{
182 /* Who ever call radeon_fence_emit should call ring_lock and ask
183 * for enough space (today caller are ib schedule and buffer move) */
184 /* Write SC register so SC & US assert idle */
Alex Deucher4612dc92010-02-05 01:58:28 -0500185 radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200186 radeon_ring_write(rdev, 0);
Alex Deucher4612dc92010-02-05 01:58:28 -0500187 radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188 radeon_ring_write(rdev, 0);
189 /* Flush 3D cache */
Alex Deucher4612dc92010-02-05 01:58:28 -0500190 radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
191 radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
192 radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
193 radeon_ring_write(rdev, R300_ZC_FLUSH);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200194 /* Wait until IDLE & CLEAN */
Alex Deucher4612dc92010-02-05 01:58:28 -0500195 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
196 radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
197 RADEON_WAIT_2D_IDLECLEAN |
198 RADEON_WAIT_DMA_GUI_IDLE));
Jerome Glissecafe6602010-01-07 12:39:21 +0100199 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
200 radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
201 RADEON_HDP_READ_BUFFER_INVALIDATE);
202 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
203 radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204 /* Emit fence sequence & fire IRQ */
205 radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
206 radeon_ring_write(rdev, fence->seq);
207 radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
208 radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
209}
210
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211void r300_ring_start(struct radeon_device *rdev)
212{
213 unsigned gb_tile_config;
214 int r;
215
216 /* Sub pixel 1/12 so we can have 4K rendering according to doc */
217 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
Jerome Glisse068a1172009-06-17 13:28:30 +0200218 switch(rdev->num_gb_pipes) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219 case 2:
220 gb_tile_config |= R300_PIPE_COUNT_R300;
221 break;
222 case 3:
223 gb_tile_config |= R300_PIPE_COUNT_R420_3P;
224 break;
225 case 4:
226 gb_tile_config |= R300_PIPE_COUNT_R420;
227 break;
228 case 1:
229 default:
230 gb_tile_config |= R300_PIPE_COUNT_RV350;
231 break;
232 }
233
234 r = radeon_ring_lock(rdev, 64);
235 if (r) {
236 return;
237 }
238 radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
239 radeon_ring_write(rdev,
240 RADEON_ISYNC_ANY2D_IDLE3D |
241 RADEON_ISYNC_ANY3D_IDLE2D |
242 RADEON_ISYNC_WAIT_IDLEGUI |
243 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
244 radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
245 radeon_ring_write(rdev, gb_tile_config);
246 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
247 radeon_ring_write(rdev,
248 RADEON_WAIT_2D_IDLECLEAN |
249 RADEON_WAIT_3D_IDLECLEAN);
Alex Deucher4612dc92010-02-05 01:58:28 -0500250 radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
251 radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200252 radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
253 radeon_ring_write(rdev, 0);
254 radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
255 radeon_ring_write(rdev, 0);
256 radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
257 radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
258 radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
259 radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
260 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
261 radeon_ring_write(rdev,
262 RADEON_WAIT_2D_IDLECLEAN |
263 RADEON_WAIT_3D_IDLECLEAN);
264 radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
265 radeon_ring_write(rdev, 0);
266 radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
267 radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
268 radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
269 radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
270 radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
271 radeon_ring_write(rdev,
272 ((6 << R300_MS_X0_SHIFT) |
273 (6 << R300_MS_Y0_SHIFT) |
274 (6 << R300_MS_X1_SHIFT) |
275 (6 << R300_MS_Y1_SHIFT) |
276 (6 << R300_MS_X2_SHIFT) |
277 (6 << R300_MS_Y2_SHIFT) |
278 (6 << R300_MSBD0_Y_SHIFT) |
279 (6 << R300_MSBD0_X_SHIFT)));
280 radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
281 radeon_ring_write(rdev,
282 ((6 << R300_MS_X3_SHIFT) |
283 (6 << R300_MS_Y3_SHIFT) |
284 (6 << R300_MS_X4_SHIFT) |
285 (6 << R300_MS_Y4_SHIFT) |
286 (6 << R300_MS_X5_SHIFT) |
287 (6 << R300_MS_Y5_SHIFT) |
288 (6 << R300_MSBD1_SHIFT)));
289 radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
290 radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
291 radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
292 radeon_ring_write(rdev,
293 R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
294 radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
295 radeon_ring_write(rdev,
296 R300_GEOMETRY_ROUND_NEAREST |
297 R300_COLOR_ROUND_NEAREST);
298 radeon_ring_unlock_commit(rdev);
299}
300
301void r300_errata(struct radeon_device *rdev)
302{
303 rdev->pll_errata = 0;
304
305 if (rdev->family == CHIP_R300 &&
306 (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
307 rdev->pll_errata |= CHIP_ERRATA_R300_CG;
308 }
309}
310
311int r300_mc_wait_for_idle(struct radeon_device *rdev)
312{
313 unsigned i;
314 uint32_t tmp;
315
316 for (i = 0; i < rdev->usec_timeout; i++) {
317 /* read MC_STATUS */
Alex Deucher4612dc92010-02-05 01:58:28 -0500318 tmp = RREG32(RADEON_MC_STATUS);
319 if (tmp & R300_MC_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320 return 0;
321 }
322 DRM_UDELAY(1);
323 }
324 return -1;
325}
326
327void r300_gpu_init(struct radeon_device *rdev)
328{
329 uint32_t gb_tile_config, tmp;
330
Michel Dänzer57b54ea2010-04-02 16:59:06 +0000331 if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
Tormod Volden94f7bf62010-04-22 16:57:32 -0400332 (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333 /* r300,r350 */
334 rdev->num_gb_pipes = 2;
335 } else {
Tormod Volden94f7bf62010-04-22 16:57:32 -0400336 /* rv350,rv370,rv380,r300 AD, r350 AH */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337 rdev->num_gb_pipes = 1;
338 }
Alex Deucherf779b3e2009-08-19 19:11:39 -0400339 rdev->num_z_pipes = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340 gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
341 switch (rdev->num_gb_pipes) {
342 case 2:
343 gb_tile_config |= R300_PIPE_COUNT_R300;
344 break;
345 case 3:
346 gb_tile_config |= R300_PIPE_COUNT_R420_3P;
347 break;
348 case 4:
349 gb_tile_config |= R300_PIPE_COUNT_R420;
350 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351 default:
Jerome Glisse068a1172009-06-17 13:28:30 +0200352 case 1:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353 gb_tile_config |= R300_PIPE_COUNT_RV350;
354 break;
355 }
356 WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
357
358 if (r100_gui_wait_for_idle(rdev)) {
359 printk(KERN_WARNING "Failed to wait GUI idle while "
360 "programming pipes. Bad things might happen.\n");
361 }
362
Alex Deucher4612dc92010-02-05 01:58:28 -0500363 tmp = RREG32(R300_DST_PIPE_CONFIG);
364 WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365
366 WREG32(R300_RB2D_DSTCACHE_MODE,
367 R300_DC_AUTOFLUSH_ENABLE |
368 R300_DC_DC_DISABLE_IGNORE_PE);
369
370 if (r100_gui_wait_for_idle(rdev)) {
371 printk(KERN_WARNING "Failed to wait GUI idle while "
372 "programming pipes. Bad things might happen.\n");
373 }
374 if (r300_mc_wait_for_idle(rdev)) {
375 printk(KERN_WARNING "Failed to wait MC idle while "
376 "programming pipes. Bad things might happen.\n");
377 }
Alex Deucherf779b3e2009-08-19 19:11:39 -0400378 DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
379 rdev->num_gb_pipes, rdev->num_z_pipes);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200380}
381
Jerome Glisse225758d2010-03-09 14:45:10 +0000382bool r300_gpu_is_lockup(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200383{
Jerome Glisse225758d2010-03-09 14:45:10 +0000384 u32 rbbm_status;
385 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386
Jerome Glisse225758d2010-03-09 14:45:10 +0000387 rbbm_status = RREG32(R_000E40_RBBM_STATUS);
388 if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
389 r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
390 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391 }
Jerome Glisse225758d2010-03-09 14:45:10 +0000392 /* force CP activities */
393 r = radeon_ring_lock(rdev, 2);
394 if (!r) {
395 /* PACKET2 NOP */
396 radeon_ring_write(rdev, 0x80000000);
397 radeon_ring_write(rdev, 0x80000000);
398 radeon_ring_unlock_commit(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399 }
Jerome Glisse225758d2010-03-09 14:45:10 +0000400 rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
401 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402}
403
Jerome Glissea2d07b72010-03-09 14:45:11 +0000404int r300_asic_reset(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405{
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000406 struct r100_mc_save save;
407 u32 status, tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000409 r100_mc_stop(rdev, &save);
410 status = RREG32(R_000E40_RBBM_STATUS);
411 if (!G_000E40_GUI_ACTIVE(status)) {
412 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200413 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000414 status = RREG32(R_000E40_RBBM_STATUS);
Jerome Glisse225758d2010-03-09 14:45:10 +0000415 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000416 /* stop CP */
417 WREG32(RADEON_CP_CSQ_CNTL, 0);
418 tmp = RREG32(RADEON_CP_RB_CNTL);
419 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
420 WREG32(RADEON_CP_RB_RPTR_WR, 0);
421 WREG32(RADEON_CP_RB_WPTR, 0);
422 WREG32(RADEON_CP_RB_CNTL, tmp);
423 /* save PCI state */
424 pci_save_state(rdev->pdev);
425 /* disable bus mastering */
426 r100_bm_disable(rdev);
427 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
428 S_0000F0_SOFT_RESET_GA(1));
429 RREG32(R_0000F0_RBBM_SOFT_RESET);
430 mdelay(500);
431 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
432 mdelay(1);
433 status = RREG32(R_000E40_RBBM_STATUS);
434 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
435 /* resetting the CP seems to be problematic sometimes it end up
436 * hard locking the computer, but it's necessary for successfull
437 * reset more test & playing is needed on R3XX/R4XX to find a
438 * reliable (if any solution)
439 */
440 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
441 RREG32(R_0000F0_RBBM_SOFT_RESET);
442 mdelay(500);
443 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
444 mdelay(1);
445 status = RREG32(R_000E40_RBBM_STATUS);
446 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000447 /* restore PCI & busmastering */
448 pci_restore_state(rdev->pdev);
449 r100_enable_bm(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200450 /* Check if GPU is idle */
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000451 if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
452 dev_err(rdev->dev, "failed to reset GPU\n");
453 rdev->gpu_lockup = true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200454 return -1;
455 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000456 r100_mc_resume(rdev, &save);
457 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200458 return 0;
459}
460
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200461/*
462 * r300,r350,rv350,rv380 VRAM info
463 */
Jerome Glissed594e462010-02-17 21:54:29 +0000464void r300_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465{
Jerome Glisse8e361132010-02-18 14:23:49 +0000466 u64 base;
467 u32 tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200468
469 /* DDR for all card after R300 & IGP */
470 rdev->mc.vram_is_ddr = true;
471 tmp = RREG32(RADEON_MEM_CNTL);
Dave Airlie5ff55712010-02-05 13:57:03 +1000472 tmp &= R300_MEM_NUM_CHANNELS_MASK;
473 switch (tmp) {
474 case 0: rdev->mc.vram_width = 64; break;
475 case 1: rdev->mc.vram_width = 128; break;
476 case 2: rdev->mc.vram_width = 256; break;
477 default: rdev->mc.vram_width = 128; break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200478 }
Dave Airlie2a0f8912009-07-11 04:44:47 +1000479 r100_vram_init_sizes(rdev);
Jerome Glisse8e361132010-02-18 14:23:49 +0000480 base = rdev->mc.aper_base;
481 if (rdev->flags & RADEON_IS_IGP)
482 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
483 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -0400484 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +0000485 if (!(rdev->flags & RADEON_IS_AGP))
486 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400487 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488}
489
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200490void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
491{
492 uint32_t link_width_cntl, mask;
493
494 if (rdev->flags & RADEON_IS_IGP)
495 return;
496
497 if (!(rdev->flags & RADEON_IS_PCIE))
498 return;
499
500 /* FIXME wait for idle */
501
502 switch (lanes) {
503 case 0:
504 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
505 break;
506 case 1:
507 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
508 break;
509 case 2:
510 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
511 break;
512 case 4:
513 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
514 break;
515 case 8:
516 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
517 break;
518 case 12:
519 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
520 break;
521 case 16:
522 default:
523 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
524 break;
525 }
526
527 link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
528
529 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
530 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
531 return;
532
533 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
534 RADEON_PCIE_LC_RECONFIG_NOW |
535 RADEON_PCIE_LC_RECONFIG_LATER |
536 RADEON_PCIE_LC_SHORT_RECONFIG_EN);
537 link_width_cntl |= mask;
538 WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
539 WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
540 RADEON_PCIE_LC_RECONFIG_NOW));
541
542 /* wait for lane set to complete */
543 link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
544 while (link_width_cntl == 0xffffffff)
545 link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
546
547}
548
Alex Deucherc836a412009-12-23 10:07:50 -0500549int rv370_get_pcie_lanes(struct radeon_device *rdev)
550{
551 u32 link_width_cntl;
552
553 if (rdev->flags & RADEON_IS_IGP)
554 return 0;
555
556 if (!(rdev->flags & RADEON_IS_PCIE))
557 return 0;
558
559 /* FIXME wait for idle */
560
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +0000561 if (rdev->family < CHIP_R600)
562 link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
563 else
564 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucherc836a412009-12-23 10:07:50 -0500565
566 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
567 case RADEON_PCIE_LC_LINK_WIDTH_X0:
568 return 0;
569 case RADEON_PCIE_LC_LINK_WIDTH_X1:
570 return 1;
571 case RADEON_PCIE_LC_LINK_WIDTH_X2:
572 return 2;
573 case RADEON_PCIE_LC_LINK_WIDTH_X4:
574 return 4;
575 case RADEON_PCIE_LC_LINK_WIDTH_X8:
576 return 8;
577 case RADEON_PCIE_LC_LINK_WIDTH_X16:
578 default:
579 return 16;
580 }
581}
582
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583#if defined(CONFIG_DEBUG_FS)
584static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
585{
586 struct drm_info_node *node = (struct drm_info_node *) m->private;
587 struct drm_device *dev = node->minor->dev;
588 struct radeon_device *rdev = dev->dev_private;
589 uint32_t tmp;
590
591 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
592 seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
593 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
594 seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
595 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
596 seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
597 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
598 seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
599 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
600 seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
601 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
602 seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
603 tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
604 seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
605 return 0;
606}
607
608static struct drm_info_list rv370_pcie_gart_info_list[] = {
609 {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
610};
611#endif
612
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200613static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200614{
615#if defined(CONFIG_DEBUG_FS)
616 return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
617#else
618 return 0;
619#endif
620}
621
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200622static int r300_packet0_check(struct radeon_cs_parser *p,
623 struct radeon_cs_packet *pkt,
624 unsigned idx, unsigned reg)
625{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200626 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +1000627 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200628 volatile uint32_t *ib;
Dave Airliee024e112009-06-24 09:48:08 +1000629 uint32_t tmp, tile_flags = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200630 unsigned i;
631 int r;
Dave Airlie513bcb42009-09-23 16:56:27 +1000632 u32 idx_value;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200633
634 ib = p->ib->ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +1000635 track = (struct r100_cs_track *)p->track;
Dave Airlie513bcb42009-09-23 16:56:27 +1000636 idx_value = radeon_get_ib_value(p, idx);
637
Jerome Glisse068a1172009-06-17 13:28:30 +0200638 switch(reg) {
Dave Airlie531369e2009-06-29 11:21:25 +1000639 case AVIVO_D1MODE_VLINE_START_END:
640 case RADEON_CRTC_GUI_TRIG_VLINE:
641 r = r100_cs_packet_parse_vline(p);
642 if (r) {
643 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
644 idx, reg);
645 r100_cs_dump_packet(p, pkt);
646 return r;
647 }
648 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200649 case RADEON_DST_PITCH_OFFSET:
650 case RADEON_SRC_PITCH_OFFSET:
Dave Airlie551ebd82009-09-01 15:25:57 +1000651 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
652 if (r)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200653 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200654 break;
655 case R300_RB3D_COLOROFFSET0:
656 case R300_RB3D_COLOROFFSET1:
657 case R300_RB3D_COLOROFFSET2:
658 case R300_RB3D_COLOROFFSET3:
659 i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
660 r = r100_cs_packet_next_reloc(p, &reloc);
661 if (r) {
662 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
663 idx, reg);
664 r100_cs_dump_packet(p, pkt);
665 return r;
666 }
667 track->cb[i].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +1000668 track->cb[i].offset = idx_value;
669 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200670 break;
671 case R300_ZB_DEPTHOFFSET:
672 r = r100_cs_packet_next_reloc(p, &reloc);
673 if (r) {
674 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
675 idx, reg);
676 r100_cs_dump_packet(p, pkt);
677 return r;
678 }
679 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +1000680 track->zb.offset = idx_value;
681 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200682 break;
683 case R300_TX_OFFSET_0:
684 case R300_TX_OFFSET_0+4:
685 case R300_TX_OFFSET_0+8:
686 case R300_TX_OFFSET_0+12:
687 case R300_TX_OFFSET_0+16:
688 case R300_TX_OFFSET_0+20:
689 case R300_TX_OFFSET_0+24:
690 case R300_TX_OFFSET_0+28:
691 case R300_TX_OFFSET_0+32:
692 case R300_TX_OFFSET_0+36:
693 case R300_TX_OFFSET_0+40:
694 case R300_TX_OFFSET_0+44:
695 case R300_TX_OFFSET_0+48:
696 case R300_TX_OFFSET_0+52:
697 case R300_TX_OFFSET_0+56:
698 case R300_TX_OFFSET_0+60:
Jerome Glisse068a1172009-06-17 13:28:30 +0200699 i = (reg - R300_TX_OFFSET_0) >> 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200700 r = r100_cs_packet_next_reloc(p, &reloc);
701 if (r) {
702 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
703 idx, reg);
704 r100_cs_dump_packet(p, pkt);
705 return r;
706 }
Maciej Cencora6e726772009-12-15 23:13:08 +0100707
708 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
709 tile_flags |= R300_TXO_MACRO_TILE;
710 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
711 tile_flags |= R300_TXO_MICRO_TILE;
Marek Olšák939461d2010-02-14 07:10:10 +0100712 else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
713 tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
Maciej Cencora6e726772009-12-15 23:13:08 +0100714
715 tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
716 tmp |= tile_flags;
717 ib[idx] = tmp;
Jerome Glisse068a1172009-06-17 13:28:30 +0200718 track->textures[i].robj = reloc->robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200719 break;
720 /* Tracked registers */
Jerome Glisse068a1172009-06-17 13:28:30 +0200721 case 0x2084:
722 /* VAP_VF_CNTL */
Dave Airlie513bcb42009-09-23 16:56:27 +1000723 track->vap_vf_cntl = idx_value;
Jerome Glisse068a1172009-06-17 13:28:30 +0200724 break;
725 case 0x20B4:
726 /* VAP_VTX_SIZE */
Dave Airlie513bcb42009-09-23 16:56:27 +1000727 track->vtx_size = idx_value & 0x7F;
Jerome Glisse068a1172009-06-17 13:28:30 +0200728 break;
729 case 0x2134:
730 /* VAP_VF_MAX_VTX_INDX */
Dave Airlie513bcb42009-09-23 16:56:27 +1000731 track->max_indx = idx_value & 0x00FFFFFFUL;
Jerome Glisse068a1172009-06-17 13:28:30 +0200732 break;
Marek Olšákcae94b02010-02-21 21:24:15 +0100733 case 0x2088:
734 /* VAP_ALT_NUM_VERTICES - only valid on r500 */
735 if (p->rdev->family < CHIP_RV515)
736 goto fail;
737 track->vap_alt_nverts = idx_value & 0xFFFFFF;
738 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200739 case 0x43E4:
740 /* SC_SCISSOR1 */
Dave Airlie513bcb42009-09-23 16:56:27 +1000741 track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200742 if (p->rdev->family < CHIP_RV515) {
743 track->maxy -= 1440;
744 }
745 break;
746 case 0x4E00:
747 /* RB3D_CCTL */
Dave Airlie513bcb42009-09-23 16:56:27 +1000748 track->num_cb = ((idx_value >> 5) & 0x3) + 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200749 break;
750 case 0x4E38:
751 case 0x4E3C:
752 case 0x4E40:
753 case 0x4E44:
754 /* RB3D_COLORPITCH0 */
755 /* RB3D_COLORPITCH1 */
756 /* RB3D_COLORPITCH2 */
757 /* RB3D_COLORPITCH3 */
Dave Airliee024e112009-06-24 09:48:08 +1000758 r = r100_cs_packet_next_reloc(p, &reloc);
759 if (r) {
760 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
761 idx, reg);
762 r100_cs_dump_packet(p, pkt);
763 return r;
764 }
765
766 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
767 tile_flags |= R300_COLOR_TILE_ENABLE;
768 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
769 tile_flags |= R300_COLOR_MICROTILE_ENABLE;
Marek Olšák939461d2010-02-14 07:10:10 +0100770 else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
771 tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
Dave Airliee024e112009-06-24 09:48:08 +1000772
Dave Airlie513bcb42009-09-23 16:56:27 +1000773 tmp = idx_value & ~(0x7 << 16);
Dave Airliee024e112009-06-24 09:48:08 +1000774 tmp |= tile_flags;
775 ib[idx] = tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200776 i = (reg - 0x4E38) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +1000777 track->cb[i].pitch = idx_value & 0x3FFE;
778 switch (((idx_value >> 21) & 0xF)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200779 case 9:
780 case 11:
781 case 12:
782 track->cb[i].cpp = 1;
783 break;
784 case 3:
785 case 4:
786 case 13:
787 case 15:
788 track->cb[i].cpp = 2;
789 break;
Marek Olšák204663c2010-12-21 21:27:34 +0100790 case 5:
791 if (p->rdev->family < CHIP_RV515) {
792 DRM_ERROR("Invalid color buffer format (%d)!\n",
793 ((idx_value >> 21) & 0xF));
794 return -EINVAL;
795 }
796 /* Pass through. */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200797 case 6:
798 track->cb[i].cpp = 4;
799 break;
800 case 10:
801 track->cb[i].cpp = 8;
802 break;
803 case 7:
804 track->cb[i].cpp = 16;
805 break;
806 default:
807 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +1000808 ((idx_value >> 21) & 0xF));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200809 return -EINVAL;
810 }
811 break;
812 case 0x4F00:
813 /* ZB_CNTL */
Dave Airlie513bcb42009-09-23 16:56:27 +1000814 if (idx_value & 2) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815 track->z_enabled = true;
816 } else {
817 track->z_enabled = false;
818 }
819 break;
820 case 0x4F10:
821 /* ZB_FORMAT */
Dave Airlie513bcb42009-09-23 16:56:27 +1000822 switch ((idx_value & 0xF)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200823 case 0:
824 case 1:
825 track->zb.cpp = 2;
826 break;
827 case 2:
828 track->zb.cpp = 4;
829 break;
830 default:
831 DRM_ERROR("Invalid z buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +1000832 (idx_value & 0xF));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200833 return -EINVAL;
834 }
835 break;
836 case 0x4F24:
837 /* ZB_DEPTHPITCH */
Dave Airliee024e112009-06-24 09:48:08 +1000838 r = r100_cs_packet_next_reloc(p, &reloc);
839 if (r) {
840 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
841 idx, reg);
842 r100_cs_dump_packet(p, pkt);
843 return r;
844 }
845
846 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
847 tile_flags |= R300_DEPTHMACROTILE_ENABLE;
848 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
Marek Olšák939461d2010-02-14 07:10:10 +0100849 tile_flags |= R300_DEPTHMICROTILE_TILED;
850 else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
851 tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
Dave Airliee024e112009-06-24 09:48:08 +1000852
Dave Airlie513bcb42009-09-23 16:56:27 +1000853 tmp = idx_value & ~(0x7 << 16);
Dave Airliee024e112009-06-24 09:48:08 +1000854 tmp |= tile_flags;
855 ib[idx] = tmp;
856
Dave Airlie513bcb42009-09-23 16:56:27 +1000857 track->zb.pitch = idx_value & 0x3FFC;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200858 break;
Jerome Glisse068a1172009-06-17 13:28:30 +0200859 case 0x4104:
860 for (i = 0; i < 16; i++) {
861 bool enabled;
862
Dave Airlie513bcb42009-09-23 16:56:27 +1000863 enabled = !!(idx_value & (1 << i));
Jerome Glisse068a1172009-06-17 13:28:30 +0200864 track->textures[i].enabled = enabled;
865 }
866 break;
867 case 0x44C0:
868 case 0x44C4:
869 case 0x44C8:
870 case 0x44CC:
871 case 0x44D0:
872 case 0x44D4:
873 case 0x44D8:
874 case 0x44DC:
875 case 0x44E0:
876 case 0x44E4:
877 case 0x44E8:
878 case 0x44EC:
879 case 0x44F0:
880 case 0x44F4:
881 case 0x44F8:
882 case 0x44FC:
883 /* TX_FORMAT1_[0-15] */
884 i = (reg - 0x44C0) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +1000885 tmp = (idx_value >> 25) & 0x3;
Jerome Glisse068a1172009-06-17 13:28:30 +0200886 track->textures[i].tex_coord_type = tmp;
Dave Airlie513bcb42009-09-23 16:56:27 +1000887 switch ((idx_value & 0x1F)) {
Dave Airlie551ebd82009-09-01 15:25:57 +1000888 case R300_TX_FORMAT_X8:
889 case R300_TX_FORMAT_Y4X4:
890 case R300_TX_FORMAT_Z3Y3X2:
Jerome Glisse068a1172009-06-17 13:28:30 +0200891 track->textures[i].cpp = 1;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -0400892 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse068a1172009-06-17 13:28:30 +0200893 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000894 case R300_TX_FORMAT_X16:
895 case R300_TX_FORMAT_Y8X8:
896 case R300_TX_FORMAT_Z5Y6X5:
897 case R300_TX_FORMAT_Z6Y5X5:
898 case R300_TX_FORMAT_W4Z4Y4X4:
899 case R300_TX_FORMAT_W1Z5Y5X5:
Dave Airlie551ebd82009-09-01 15:25:57 +1000900 case R300_TX_FORMAT_D3DMFT_CxV8U8:
901 case R300_TX_FORMAT_B8G8_B8G8:
902 case R300_TX_FORMAT_G8R8_G8B8:
Jerome Glisse068a1172009-06-17 13:28:30 +0200903 track->textures[i].cpp = 2;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -0400904 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse068a1172009-06-17 13:28:30 +0200905 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000906 case R300_TX_FORMAT_Y16X16:
907 case R300_TX_FORMAT_Z11Y11X10:
908 case R300_TX_FORMAT_Z10Y11X11:
909 case R300_TX_FORMAT_W8Z8Y8X8:
910 case R300_TX_FORMAT_W2Z10Y10X10:
911 case 0x17:
912 case R300_TX_FORMAT_FL_I32:
913 case 0x1e:
Jerome Glisse068a1172009-06-17 13:28:30 +0200914 track->textures[i].cpp = 4;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -0400915 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse068a1172009-06-17 13:28:30 +0200916 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000917 case R300_TX_FORMAT_W16Z16Y16X16:
918 case R300_TX_FORMAT_FL_R16G16B16A16:
919 case R300_TX_FORMAT_FL_I32A32:
Jerome Glisse068a1172009-06-17 13:28:30 +0200920 track->textures[i].cpp = 8;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -0400921 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse068a1172009-06-17 13:28:30 +0200922 break;
Dave Airlie551ebd82009-09-01 15:25:57 +1000923 case R300_TX_FORMAT_FL_R32G32B32A32:
Jerome Glisse068a1172009-06-17 13:28:30 +0200924 track->textures[i].cpp = 16;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -0400925 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse068a1172009-06-17 13:28:30 +0200926 break;
Dave Airlied785d782009-12-07 13:16:06 +1000927 case R300_TX_FORMAT_DXT1:
928 track->textures[i].cpp = 1;
929 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
930 break;
Marek Olšák512889f2009-12-19 00:23:00 +0100931 case R300_TX_FORMAT_ATI2N:
932 if (p->rdev->family < CHIP_R420) {
933 DRM_ERROR("Invalid texture format %u\n",
934 (idx_value & 0x1F));
935 return -EINVAL;
936 }
937 /* The same rules apply as for DXT3/5. */
938 /* Pass through. */
Dave Airlied785d782009-12-07 13:16:06 +1000939 case R300_TX_FORMAT_DXT3:
940 case R300_TX_FORMAT_DXT5:
941 track->textures[i].cpp = 1;
942 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
943 break;
Jerome Glisse068a1172009-06-17 13:28:30 +0200944 default:
945 DRM_ERROR("Invalid texture format %u\n",
Dave Airlie513bcb42009-09-23 16:56:27 +1000946 (idx_value & 0x1F));
Jerome Glisse068a1172009-06-17 13:28:30 +0200947 return -EINVAL;
948 break;
949 }
950 break;
951 case 0x4400:
952 case 0x4404:
953 case 0x4408:
954 case 0x440C:
955 case 0x4410:
956 case 0x4414:
957 case 0x4418:
958 case 0x441C:
959 case 0x4420:
960 case 0x4424:
961 case 0x4428:
962 case 0x442C:
963 case 0x4430:
964 case 0x4434:
965 case 0x4438:
966 case 0x443C:
967 /* TX_FILTER0_[0-15] */
968 i = (reg - 0x4400) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +1000969 tmp = idx_value & 0x7;
Jerome Glisse068a1172009-06-17 13:28:30 +0200970 if (tmp == 2 || tmp == 4 || tmp == 6) {
971 track->textures[i].roundup_w = false;
972 }
Dave Airlie513bcb42009-09-23 16:56:27 +1000973 tmp = (idx_value >> 3) & 0x7;
Jerome Glisse068a1172009-06-17 13:28:30 +0200974 if (tmp == 2 || tmp == 4 || tmp == 6) {
975 track->textures[i].roundup_h = false;
976 }
977 break;
978 case 0x4500:
979 case 0x4504:
980 case 0x4508:
981 case 0x450C:
982 case 0x4510:
983 case 0x4514:
984 case 0x4518:
985 case 0x451C:
986 case 0x4520:
987 case 0x4524:
988 case 0x4528:
989 case 0x452C:
990 case 0x4530:
991 case 0x4534:
992 case 0x4538:
993 case 0x453C:
994 /* TX_FORMAT2_[0-15] */
995 i = (reg - 0x4500) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +1000996 tmp = idx_value & 0x3FFF;
Jerome Glisse068a1172009-06-17 13:28:30 +0200997 track->textures[i].pitch = tmp + 1;
998 if (p->rdev->family >= CHIP_RV515) {
Dave Airlie513bcb42009-09-23 16:56:27 +1000999 tmp = ((idx_value >> 15) & 1) << 11;
Jerome Glisse068a1172009-06-17 13:28:30 +02001000 track->textures[i].width_11 = tmp;
Dave Airlie513bcb42009-09-23 16:56:27 +10001001 tmp = ((idx_value >> 16) & 1) << 11;
Jerome Glisse068a1172009-06-17 13:28:30 +02001002 track->textures[i].height_11 = tmp;
Marek Olšák512889f2009-12-19 00:23:00 +01001003
1004 /* ATI1N */
1005 if (idx_value & (1 << 14)) {
1006 /* The same rules apply as for DXT1. */
1007 track->textures[i].compress_format =
1008 R100_TRACK_COMP_DXT1;
1009 }
1010 } else if (idx_value & (1 << 14)) {
1011 DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
1012 return -EINVAL;
Jerome Glisse068a1172009-06-17 13:28:30 +02001013 }
1014 break;
1015 case 0x4480:
1016 case 0x4484:
1017 case 0x4488:
1018 case 0x448C:
1019 case 0x4490:
1020 case 0x4494:
1021 case 0x4498:
1022 case 0x449C:
1023 case 0x44A0:
1024 case 0x44A4:
1025 case 0x44A8:
1026 case 0x44AC:
1027 case 0x44B0:
1028 case 0x44B4:
1029 case 0x44B8:
1030 case 0x44BC:
1031 /* TX_FORMAT0_[0-15] */
1032 i = (reg - 0x4480) >> 2;
Dave Airlie513bcb42009-09-23 16:56:27 +10001033 tmp = idx_value & 0x7FF;
Jerome Glisse068a1172009-06-17 13:28:30 +02001034 track->textures[i].width = tmp + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001035 tmp = (idx_value >> 11) & 0x7FF;
Jerome Glisse068a1172009-06-17 13:28:30 +02001036 track->textures[i].height = tmp + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001037 tmp = (idx_value >> 26) & 0xF;
Jerome Glisse068a1172009-06-17 13:28:30 +02001038 track->textures[i].num_levels = tmp;
Dave Airlie513bcb42009-09-23 16:56:27 +10001039 tmp = idx_value & (1 << 31);
Jerome Glisse068a1172009-06-17 13:28:30 +02001040 track->textures[i].use_pitch = !!tmp;
Dave Airlie513bcb42009-09-23 16:56:27 +10001041 tmp = (idx_value >> 22) & 0xF;
Jerome Glisse068a1172009-06-17 13:28:30 +02001042 track->textures[i].txdepth = tmp;
1043 break;
Dave Airlie3f8befe2009-08-15 20:54:13 +10001044 case R300_ZB_ZPASS_ADDR:
1045 r = r100_cs_packet_next_reloc(p, &reloc);
1046 if (r) {
1047 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1048 idx, reg);
1049 r100_cs_dump_packet(p, pkt);
1050 return r;
1051 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001052 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie3f8befe2009-08-15 20:54:13 +10001053 break;
Marek Olšák46c64d42009-12-17 06:02:28 +01001054 case 0x4e0c:
1055 /* RB3D_COLOR_CHANNEL_MASK */
1056 track->color_channel_mask = idx_value;
1057 break;
Dave Airlieab9e1f52010-07-13 11:11:11 +10001058 case 0x43a4:
1059 /* SC_HYPERZ_EN */
1060 /* r300c emits this register - we need to disable hyperz for it
1061 * without complaining */
1062 if (p->rdev->hyperz_filp != p->filp) {
1063 if (idx_value & 0x1)
1064 ib[idx] = idx_value & ~1;
1065 }
1066 break;
1067 case 0x4f1c:
Marek Olšák46c64d42009-12-17 06:02:28 +01001068 /* ZB_BW_CNTL */
Marek Olšák797fd5b2010-04-13 02:33:36 +02001069 track->zb_cb_clear = !!(idx_value & (1 << 5));
Dave Airlieab9e1f52010-07-13 11:11:11 +10001070 if (p->rdev->hyperz_filp != p->filp) {
1071 if (idx_value & (R300_HIZ_ENABLE |
1072 R300_RD_COMP_ENABLE |
1073 R300_WR_COMP_ENABLE |
1074 R300_FAST_FILL_ENABLE))
1075 goto fail;
1076 }
Marek Olšák46c64d42009-12-17 06:02:28 +01001077 break;
1078 case 0x4e04:
1079 /* RB3D_BLENDCNTL */
1080 track->blend_read_enable = !!(idx_value & (1 << 2));
1081 break;
Dave Airlieab9e1f52010-07-13 11:11:11 +10001082 case 0x4f28: /* ZB_DEPTHCLEARVALUE */
1083 break;
1084 case 0x4f30: /* ZB_MASK_OFFSET */
1085 case 0x4f34: /* ZB_ZMASK_PITCH */
1086 case 0x4f44: /* ZB_HIZ_OFFSET */
1087 case 0x4f54: /* ZB_HIZ_PITCH */
1088 if (idx_value && (p->rdev->hyperz_filp != p->filp))
1089 goto fail;
1090 break;
1091 case 0x4028:
1092 if (idx_value && (p->rdev->hyperz_filp != p->filp))
1093 goto fail;
1094 /* GB_Z_PEQ_CONFIG */
1095 if (p->rdev->family >= CHIP_RV350)
1096 break;
1097 goto fail;
1098 break;
Dave Airlie3f8befe2009-08-15 20:54:13 +10001099 case 0x4be8:
1100 /* valid register only on RV530 */
1101 if (p->rdev->family == CHIP_RV530)
1102 break;
1103 /* fallthrough do not move */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001104 default:
Marek Olšákcae94b02010-02-21 21:24:15 +01001105 goto fail;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001106 }
1107 return 0;
Marek Olšákcae94b02010-02-21 21:24:15 +01001108fail:
Dave Airlieab9e1f52010-07-13 11:11:11 +10001109 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
1110 reg, idx, idx_value);
Marek Olšákcae94b02010-02-21 21:24:15 +01001111 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001112}
1113
1114static int r300_packet3_check(struct radeon_cs_parser *p,
1115 struct radeon_cs_packet *pkt)
1116{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001117 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001118 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001119 volatile uint32_t *ib;
1120 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001121 int r;
1122
1123 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001124 idx = pkt->idx + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001125 track = (struct r100_cs_track *)p->track;
Jerome Glisse068a1172009-06-17 13:28:30 +02001126 switch(pkt->opcode) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001127 case PACKET3_3D_LOAD_VBPNTR:
Dave Airlie513bcb42009-09-23 16:56:27 +10001128 r = r100_packet3_load_vbpntr(p, pkt, idx);
1129 if (r)
1130 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001131 break;
1132 case PACKET3_INDX_BUFFER:
1133 r = r100_cs_packet_next_reloc(p, &reloc);
1134 if (r) {
1135 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1136 r100_cs_dump_packet(p, pkt);
1137 return r;
1138 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001139 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse068a1172009-06-17 13:28:30 +02001140 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1141 if (r) {
1142 return r;
1143 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001144 break;
1145 /* Draw packet */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001146 case PACKET3_3D_DRAW_IMMD:
Jerome Glisse068a1172009-06-17 13:28:30 +02001147 /* Number of dwords is vtx_size * (num_vertices - 1)
1148 * PRIM_WALK must be equal to 3 vertex data in embedded
1149 * in cmd stream */
Dave Airlie513bcb42009-09-23 16:56:27 +10001150 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001151 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1152 return -EINVAL;
1153 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001154 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Jerome Glisse068a1172009-06-17 13:28:30 +02001155 track->immd_dwords = pkt->count - 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001156 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001157 if (r) {
1158 return r;
1159 }
1160 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001161 case PACKET3_3D_DRAW_IMMD_2:
Jerome Glisse068a1172009-06-17 13:28:30 +02001162 /* Number of dwords is vtx_size * (num_vertices - 1)
1163 * PRIM_WALK must be equal to 3 vertex data in embedded
1164 * in cmd stream */
Dave Airlie513bcb42009-09-23 16:56:27 +10001165 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001166 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1167 return -EINVAL;
1168 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001169 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Jerome Glisse068a1172009-06-17 13:28:30 +02001170 track->immd_dwords = pkt->count;
Dave Airlie551ebd82009-09-01 15:25:57 +10001171 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001172 if (r) {
1173 return r;
1174 }
1175 break;
1176 case PACKET3_3D_DRAW_VBUF:
Dave Airlie513bcb42009-09-23 16:56:27 +10001177 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001178 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001179 if (r) {
1180 return r;
1181 }
1182 break;
1183 case PACKET3_3D_DRAW_VBUF_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001184 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001185 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001186 if (r) {
1187 return r;
1188 }
1189 break;
1190 case PACKET3_3D_DRAW_INDX:
Dave Airlie513bcb42009-09-23 16:56:27 +10001191 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001192 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse068a1172009-06-17 13:28:30 +02001193 if (r) {
1194 return r;
1195 }
1196 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001197 case PACKET3_3D_DRAW_INDX_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001198 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001199 r = r100_cs_track_check(p->rdev, track);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001200 if (r) {
1201 return r;
1202 }
1203 break;
Dave Airlieab9e1f52010-07-13 11:11:11 +10001204 case PACKET3_3D_CLEAR_HIZ:
1205 case PACKET3_3D_CLEAR_ZMASK:
1206 if (p->rdev->hyperz_filp != p->filp)
1207 return -EINVAL;
1208 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001209 case PACKET3_NOP:
1210 break;
1211 default:
1212 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1213 return -EINVAL;
1214 }
1215 return 0;
1216}
1217
1218int r300_cs_parse(struct radeon_cs_parser *p)
1219{
1220 struct radeon_cs_packet pkt;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001221 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001222 int r;
1223
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001224 track = kzalloc(sizeof(*track), GFP_KERNEL);
Kulikov Vasiliybbb642f2010-07-16 20:13:33 +04001225 if (track == NULL)
1226 return -ENOMEM;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001227 r100_cs_track_clear(p->rdev, track);
1228 p->track = track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001229 do {
1230 r = r100_cs_packet_parse(p, &pkt, p->idx);
1231 if (r) {
1232 return r;
1233 }
1234 p->idx += pkt.count + 2;
1235 switch (pkt.type) {
1236 case PACKET_TYPE0:
1237 r = r100_cs_parse_packet0(p, &pkt,
Jerome Glisse068a1172009-06-17 13:28:30 +02001238 p->rdev->config.r300.reg_safe_bm,
1239 p->rdev->config.r300.reg_safe_bm_size,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001240 &r300_packet0_check);
1241 break;
1242 case PACKET_TYPE2:
1243 break;
1244 case PACKET_TYPE3:
1245 r = r300_packet3_check(p, &pkt);
1246 break;
1247 default:
1248 DRM_ERROR("Unknown packet type %d !\n", pkt.type);
1249 return -EINVAL;
1250 }
1251 if (r) {
1252 return r;
1253 }
1254 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1255 return 0;
1256}
Jerome Glisse068a1172009-06-17 13:28:30 +02001257
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001258void r300_set_reg_safe(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +02001259{
1260 rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
1261 rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001262}
1263
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001264void r300_mc_program(struct radeon_device *rdev)
1265{
1266 struct r100_mc_save save;
1267 int r;
1268
1269 r = r100_debugfs_mc_info_init(rdev);
1270 if (r) {
1271 dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
1272 }
1273
1274 /* Stops all mc clients */
1275 r100_mc_stop(rdev, &save);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001276 if (rdev->flags & RADEON_IS_AGP) {
1277 WREG32(R_00014C_MC_AGP_LOCATION,
1278 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
1279 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
1280 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
1281 WREG32(R_00015C_AGP_BASE_2,
1282 upper_32_bits(rdev->mc.agp_base) & 0xff);
1283 } else {
1284 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
1285 WREG32(R_000170_AGP_BASE, 0);
1286 WREG32(R_00015C_AGP_BASE_2, 0);
1287 }
1288 /* Wait for mc idle */
1289 if (r300_mc_wait_for_idle(rdev))
1290 DRM_INFO("Failed to wait MC idle before programming MC.\n");
1291 /* Program MC, should be a 32bits limited address space */
1292 WREG32(R_000148_MC_FB_LOCATION,
1293 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
1294 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
1295 r100_mc_resume(rdev, &save);
1296}
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001297
1298void r300_clock_startup(struct radeon_device *rdev)
1299{
1300 u32 tmp;
1301
1302 if (radeon_dynclks != -1 && radeon_dynclks)
1303 radeon_legacy_set_clock_gating(rdev, 1);
1304 /* We need to force on some of the block */
1305 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
1306 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
1307 if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
1308 tmp |= S_00000D_FORCE_VAP(1);
1309 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
1310}
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001311
1312static int r300_startup(struct radeon_device *rdev)
1313{
1314 int r;
1315
Alex Deucher92cde002009-12-04 10:55:12 -05001316 /* set common regs */
1317 r100_set_common_regs(rdev);
1318 /* program mc */
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001319 r300_mc_program(rdev);
1320 /* Resume clock */
1321 r300_clock_startup(rdev);
1322 /* Initialize GPU configuration (# pipes, ...) */
1323 r300_gpu_init(rdev);
1324 /* Initialize GART (initialize after TTM so we can allocate
1325 * memory through TTM but finalize after TTM) */
1326 if (rdev->flags & RADEON_IS_PCIE) {
1327 r = rv370_pcie_gart_enable(rdev);
1328 if (r)
1329 return r;
1330 }
Dave Airlie17e15b02009-11-05 15:36:53 +10001331
1332 if (rdev->family == CHIP_R300 ||
1333 rdev->family == CHIP_R350 ||
1334 rdev->family == CHIP_RV350)
1335 r100_enable_bm(rdev);
1336
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001337 if (rdev->flags & RADEON_IS_PCI) {
1338 r = r100_pci_gart_enable(rdev);
1339 if (r)
1340 return r;
1341 }
Alex Deucher724c80e2010-08-27 18:25:25 -04001342
1343 /* allocate wb buffer */
1344 r = radeon_wb_init(rdev);
1345 if (r)
1346 return r;
1347
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001348 /* Enable IRQ */
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001349 r100_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01001350 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001351 /* 1M ring buffer */
1352 r = r100_cp_init(rdev, 1024 * 1024);
1353 if (r) {
1354 dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
1355 return r;
1356 }
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001357 r = r100_ib_init(rdev);
1358 if (r) {
1359 dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
1360 return r;
1361 }
1362 return 0;
1363}
1364
1365int r300_resume(struct radeon_device *rdev)
1366{
1367 /* Make sur GART are not working */
1368 if (rdev->flags & RADEON_IS_PCIE)
1369 rv370_pcie_gart_disable(rdev);
1370 if (rdev->flags & RADEON_IS_PCI)
1371 r100_pci_gart_disable(rdev);
1372 /* Resume clock before doing reset */
1373 r300_clock_startup(rdev);
1374 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001375 if (radeon_asic_reset(rdev)) {
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001376 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1377 RREG32(R_000E40_RBBM_STATUS),
1378 RREG32(R_0007C0_CP_STAT));
1379 }
1380 /* post */
1381 radeon_combios_asic_init(rdev->ddev);
1382 /* Resume clock after posting */
1383 r300_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10001384 /* Initialize surface registers */
1385 radeon_surface_init(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001386 return r300_startup(rdev);
1387}
1388
1389int r300_suspend(struct radeon_device *rdev)
1390{
1391 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001392 radeon_wb_disable(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001393 r100_irq_disable(rdev);
1394 if (rdev->flags & RADEON_IS_PCIE)
1395 rv370_pcie_gart_disable(rdev);
1396 if (rdev->flags & RADEON_IS_PCI)
1397 r100_pci_gart_disable(rdev);
1398 return 0;
1399}
1400
1401void r300_fini(struct radeon_device *rdev)
1402{
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001403 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001404 radeon_wb_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001405 r100_ib_fini(rdev);
1406 radeon_gem_fini(rdev);
1407 if (rdev->flags & RADEON_IS_PCIE)
1408 rv370_pcie_gart_fini(rdev);
1409 if (rdev->flags & RADEON_IS_PCI)
1410 r100_pci_gart_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01001411 radeon_agp_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001412 radeon_irq_kms_fini(rdev);
1413 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01001414 radeon_bo_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001415 radeon_atombios_fini(rdev);
1416 kfree(rdev->bios);
1417 rdev->bios = NULL;
1418}
1419
1420int r300_init(struct radeon_device *rdev)
1421{
1422 int r;
1423
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001424 /* Disable VGA */
1425 r100_vga_render_disable(rdev);
1426 /* Initialize scratch registers */
1427 radeon_scratch_init(rdev);
1428 /* Initialize surface registers */
1429 radeon_surface_init(rdev);
1430 /* TODO: disable VGA need to use VGA request */
Dave Airlie4c712e62010-07-15 12:13:50 +10001431 /* restore some register to sane defaults */
1432 r100_restore_sanity(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001433 /* BIOS*/
1434 if (!radeon_get_bios(rdev)) {
1435 if (ASIC_IS_AVIVO(rdev))
1436 return -EINVAL;
1437 }
1438 if (rdev->is_atom_bios) {
1439 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
1440 return -EINVAL;
1441 } else {
1442 r = radeon_combios_init(rdev);
1443 if (r)
1444 return r;
1445 }
1446 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001447 if (radeon_asic_reset(rdev)) {
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001448 dev_warn(rdev->dev,
1449 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1450 RREG32(R_000E40_RBBM_STATUS),
1451 RREG32(R_0007C0_CP_STAT));
1452 }
1453 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10001454 if (radeon_boot_test_post_card(rdev) == false)
1455 return -EINVAL;
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001456 /* Set asic errata */
1457 r300_errata(rdev);
1458 /* Initialize clocks */
1459 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +00001460 /* initialize AGP */
1461 if (rdev->flags & RADEON_IS_AGP) {
1462 r = radeon_agp_init(rdev);
1463 if (r) {
1464 radeon_agp_disable(rdev);
1465 }
1466 }
1467 /* initialize memory controller */
1468 r300_mc_init(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001469 /* Fence driver */
1470 r = radeon_fence_driver_init(rdev);
1471 if (r)
1472 return r;
1473 r = radeon_irq_kms_init(rdev);
1474 if (r)
1475 return r;
1476 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01001477 r = radeon_bo_init(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001478 if (r)
1479 return r;
1480 if (rdev->flags & RADEON_IS_PCIE) {
1481 r = rv370_pcie_gart_init(rdev);
1482 if (r)
1483 return r;
1484 }
1485 if (rdev->flags & RADEON_IS_PCI) {
1486 r = r100_pci_gart_init(rdev);
1487 if (r)
1488 return r;
1489 }
1490 r300_set_reg_safe(rdev);
1491 rdev->accel_working = true;
1492 r = r300_startup(rdev);
1493 if (r) {
1494 /* Somethings want wront with the accel init stop accel */
1495 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001496 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001497 radeon_wb_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001498 r100_ib_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001499 radeon_irq_kms_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001500 if (rdev->flags & RADEON_IS_PCIE)
1501 rv370_pcie_gart_fini(rdev);
1502 if (rdev->flags & RADEON_IS_PCI)
1503 r100_pci_gart_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001504 radeon_agp_fini(rdev);
Jerome Glisse207bf9e2009-09-30 15:35:32 +02001505 rdev->accel_working = false;
1506 }
1507 return 0;
1508}