blob: 482932979c9b4cacddc311c2788c6c73604e4e18 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Jiri Slabyfa1c1142007-08-12 17:33:16 +020062static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040064module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040065MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
Bob Copeland42639fc2009-03-30 08:05:29 -040067static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040068module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040069MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
70
Jiri Slabyfa1c1142007-08-12 17:33:16 +020071
72/******************\
73* Internal defines *
74\******************/
75
76/* Module info */
77MODULE_AUTHOR("Jiri Slaby");
78MODULE_AUTHOR("Nick Kossifidis");
79MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
80MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
81MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030082MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083
84
85/* Known PCI ids */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010086static const struct pci_device_id ath5k_pci_id_table[] = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +020087 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
88 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
89 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
90 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
91 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
92 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
93 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
94 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
102 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
Nick Kossifidis0d5f0312008-09-29 01:27:27 +0300103 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
104 { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200105 { 0 }
106};
107MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
108
109/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100110static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300111 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
112 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
113 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
114 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
115 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
116 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
117 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
118 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
119 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
120 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
121 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
122 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
123 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
124 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
125 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
126 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
127 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
128 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
129 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
134 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
135 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300136 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
138 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300139 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
140 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
141 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
142 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
143 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
144 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200145 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
146 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
147};
148
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100149static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200150 { .bitrate = 10,
151 .hw_value = ATH5K_RATE_CODE_1M, },
152 { .bitrate = 20,
153 .hw_value = ATH5K_RATE_CODE_2M,
154 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 55,
157 .hw_value = ATH5K_RATE_CODE_5_5M,
158 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 110,
161 .hw_value = ATH5K_RATE_CODE_11M,
162 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
163 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
164 { .bitrate = 60,
165 .hw_value = ATH5K_RATE_CODE_6M,
166 .flags = 0 },
167 { .bitrate = 90,
168 .hw_value = ATH5K_RATE_CODE_9M,
169 .flags = 0 },
170 { .bitrate = 120,
171 .hw_value = ATH5K_RATE_CODE_12M,
172 .flags = 0 },
173 { .bitrate = 180,
174 .hw_value = ATH5K_RATE_CODE_18M,
175 .flags = 0 },
176 { .bitrate = 240,
177 .hw_value = ATH5K_RATE_CODE_24M,
178 .flags = 0 },
179 { .bitrate = 360,
180 .hw_value = ATH5K_RATE_CODE_36M,
181 .flags = 0 },
182 { .bitrate = 480,
183 .hw_value = ATH5K_RATE_CODE_48M,
184 .flags = 0 },
185 { .bitrate = 540,
186 .hw_value = ATH5K_RATE_CODE_54M,
187 .flags = 0 },
188 /* XR missing */
189};
190
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200191/*
192 * Prototypes - PCI stack related functions
193 */
194static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
195 const struct pci_device_id *id);
196static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
197#ifdef CONFIG_PM
198static int ath5k_pci_suspend(struct pci_dev *pdev,
199 pm_message_t state);
200static int ath5k_pci_resume(struct pci_dev *pdev);
201#else
202#define ath5k_pci_suspend NULL
203#define ath5k_pci_resume NULL
204#endif /* CONFIG_PM */
205
John W. Linville04a9e452008-02-01 16:03:45 -0500206static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100207 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200208 .id_table = ath5k_pci_id_table,
209 .probe = ath5k_pci_probe,
210 .remove = __devexit_p(ath5k_pci_remove),
211 .suspend = ath5k_pci_suspend,
212 .resume = ath5k_pci_resume,
213};
214
215
216
217/*
218 * Prototypes - MAC 802.11 stack related functions
219 */
Johannes Berge039fa42008-05-15 12:55:29 +0200220static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copelandcec8db22009-07-04 12:59:51 -0400221static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
222 struct ath5k_txq *txq);
Bob Copeland209d8892009-05-07 08:09:08 -0400223static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200224static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200225static int ath5k_start(struct ieee80211_hw *hw);
226static void ath5k_stop(struct ieee80211_hw *hw);
227static int ath5k_add_interface(struct ieee80211_hw *hw,
228 struct ieee80211_if_init_conf *conf);
229static void ath5k_remove_interface(struct ieee80211_hw *hw,
230 struct ieee80211_if_init_conf *conf);
Johannes Berge8975582008-10-09 12:18:51 +0200231static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200232static void ath5k_configure_filter(struct ieee80211_hw *hw,
233 unsigned int changed_flags,
234 unsigned int *new_flags,
235 int mc_count, struct dev_mc_list *mclist);
236static int ath5k_set_key(struct ieee80211_hw *hw,
237 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100238 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200239 struct ieee80211_key_conf *key);
240static int ath5k_get_stats(struct ieee80211_hw *hw,
241 struct ieee80211_low_level_stats *stats);
242static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
243 struct ieee80211_tx_queue_stats *stats);
244static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100245static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200246static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400247static int ath5k_beacon_update(struct ieee80211_hw *hw,
248 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800249static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
250 struct ieee80211_vif *vif,
251 struct ieee80211_bss_conf *bss_conf,
252 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400253static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
254static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200255
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100256static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200257 .tx = ath5k_tx,
258 .start = ath5k_start,
259 .stop = ath5k_stop,
260 .add_interface = ath5k_add_interface,
261 .remove_interface = ath5k_remove_interface,
262 .config = ath5k_config,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200263 .configure_filter = ath5k_configure_filter,
264 .set_key = ath5k_set_key,
265 .get_stats = ath5k_get_stats,
266 .conf_tx = NULL,
267 .get_tx_stats = ath5k_get_tx_stats,
268 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100269 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200270 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800271 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400272 .sw_scan_start = ath5k_sw_scan_start,
273 .sw_scan_complete = ath5k_sw_scan_complete,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200274};
275
276/*
277 * Prototypes - Internal functions
278 */
279/* Attach detach */
280static int ath5k_attach(struct pci_dev *pdev,
281 struct ieee80211_hw *hw);
282static void ath5k_detach(struct pci_dev *pdev,
283 struct ieee80211_hw *hw);
284/* Channel/mode setup */
285static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200286static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
287 struct ieee80211_channel *channels,
288 unsigned int mode,
289 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200290static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200291static int ath5k_chan_set(struct ath5k_softc *sc,
292 struct ieee80211_channel *chan);
293static void ath5k_setcurmode(struct ath5k_softc *sc,
294 unsigned int mode);
295static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500296
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200297/* Descriptor setup */
298static int ath5k_desc_alloc(struct ath5k_softc *sc,
299 struct pci_dev *pdev);
300static void ath5k_desc_free(struct ath5k_softc *sc,
301 struct pci_dev *pdev);
302/* Buffers setup */
303static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
304 struct ath5k_buf *bf);
305static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Bob Copelandcec8db22009-07-04 12:59:51 -0400306 struct ath5k_buf *bf,
307 struct ath5k_txq *txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200308static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
309 struct ath5k_buf *bf)
310{
311 BUG_ON(!bf);
312 if (!bf->skb)
313 return;
314 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
315 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200316 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200317 bf->skb = NULL;
318}
319
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100320static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
321 struct ath5k_buf *bf)
322{
323 BUG_ON(!bf);
324 if (!bf->skb)
325 return;
326 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
327 PCI_DMA_FROMDEVICE);
328 dev_kfree_skb_any(bf->skb);
329 bf->skb = NULL;
330}
331
332
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200333/* Queues setup */
334static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
335 int qtype, int subtype);
336static int ath5k_beaconq_setup(struct ath5k_hw *ah);
337static int ath5k_beaconq_config(struct ath5k_softc *sc);
338static void ath5k_txq_drainq(struct ath5k_softc *sc,
339 struct ath5k_txq *txq);
340static void ath5k_txq_cleanup(struct ath5k_softc *sc);
341static void ath5k_txq_release(struct ath5k_softc *sc);
342/* Rx handling */
343static int ath5k_rx_start(struct ath5k_softc *sc);
344static void ath5k_rx_stop(struct ath5k_softc *sc);
345static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
346 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900347 struct sk_buff *skb,
348 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200349static void ath5k_tasklet_rx(unsigned long data);
350/* Tx handling */
351static void ath5k_tx_processq(struct ath5k_softc *sc,
352 struct ath5k_txq *txq);
353static void ath5k_tasklet_tx(unsigned long data);
354/* Beacon handling */
355static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200356 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200357static void ath5k_beacon_send(struct ath5k_softc *sc);
358static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900359static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500360static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200361
362static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
363{
364 u64 tsf = ath5k_hw_get_tsf64(ah);
365
366 if ((tsf & 0x7fff) < rstamp)
367 tsf -= 0x8000;
368
369 return (tsf & ~0x7fff) | rstamp;
370}
371
372/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500373static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200374static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500375static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200376static irqreturn_t ath5k_intr(int irq, void *dev_id);
377static void ath5k_tasklet_reset(unsigned long data);
378
379static void ath5k_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200380
381/*
382 * Module init/exit functions
383 */
384static int __init
385init_ath5k_pci(void)
386{
387 int ret;
388
389 ath5k_debug_init();
390
John W. Linville04a9e452008-02-01 16:03:45 -0500391 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200392 if (ret) {
393 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
394 return ret;
395 }
396
397 return 0;
398}
399
400static void __exit
401exit_ath5k_pci(void)
402{
John W. Linville04a9e452008-02-01 16:03:45 -0500403 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200404
405 ath5k_debug_finish();
406}
407
408module_init(init_ath5k_pci);
409module_exit(exit_ath5k_pci);
410
411
412/********************\
413* PCI Initialization *
414\********************/
415
416static const char *
417ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
418{
419 const char *name = "xxxxx";
420 unsigned int i;
421
422 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
423 if (srev_names[i].sr_type != type)
424 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300425
426 if ((val & 0xf0) == srev_names[i].sr_val)
427 name = srev_names[i].sr_name;
428
429 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200430 name = srev_names[i].sr_name;
431 break;
432 }
433 }
434
435 return name;
436}
437
438static int __devinit
439ath5k_pci_probe(struct pci_dev *pdev,
440 const struct pci_device_id *id)
441{
442 void __iomem *mem;
443 struct ath5k_softc *sc;
444 struct ieee80211_hw *hw;
445 int ret;
446 u8 csz;
447
448 ret = pci_enable_device(pdev);
449 if (ret) {
450 dev_err(&pdev->dev, "can't enable device\n");
451 goto err;
452 }
453
454 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700455 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200456 if (ret) {
457 dev_err(&pdev->dev, "32-bit DMA not available\n");
458 goto err_dis;
459 }
460
461 /*
462 * Cache line size is used to size and align various
463 * structures used to communicate with the hardware.
464 */
465 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
466 if (csz == 0) {
467 /*
468 * Linux 2.4.18 (at least) writes the cache line size
469 * register as a 16-bit wide register which is wrong.
470 * We must have this setup properly for rx buffer
471 * DMA to work so force a reasonable value here if it
472 * comes up zero.
473 */
474 csz = L1_CACHE_BYTES / sizeof(u32);
475 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
476 }
477 /*
478 * The default setting of latency timer yields poor results,
479 * set it to the value used by other systems. It may be worth
480 * tweaking this setting more.
481 */
482 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
483
484 /* Enable bus mastering */
485 pci_set_master(pdev);
486
487 /*
488 * Disable the RETRY_TIMEOUT register (0x41) to keep
489 * PCI Tx retries from interfering with C3 CPU state.
490 */
491 pci_write_config_byte(pdev, 0x41, 0);
492
493 ret = pci_request_region(pdev, 0, "ath5k");
494 if (ret) {
495 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
496 goto err_dis;
497 }
498
499 mem = pci_iomap(pdev, 0, 0);
500 if (!mem) {
501 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
502 ret = -EIO;
503 goto err_reg;
504 }
505
506 /*
507 * Allocate hw (mac80211 main struct)
508 * and hw->priv (driver private data)
509 */
510 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
511 if (hw == NULL) {
512 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
513 ret = -ENOMEM;
514 goto err_map;
515 }
516
517 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
518
519 /* Initialize driver private data */
520 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200521 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bob Copelandcec8db22009-07-04 12:59:51 -0400522 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Bruno Randolf566bfe52008-05-08 19:15:40 +0200523 IEEE80211_HW_SIGNAL_DBM |
524 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700525
526 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400527 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700528 BIT(NL80211_IFTYPE_STATION) |
529 BIT(NL80211_IFTYPE_ADHOC) |
530 BIT(NL80211_IFTYPE_MESH_POINT);
531
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200532 hw->extra_tx_headroom = 2;
533 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200534 sc = hw->priv;
535 sc->hw = hw;
536 sc->pdev = pdev;
537
538 ath5k_debug_init_device(sc);
539
540 /*
541 * Mark the device as detached to avoid processing
542 * interrupts until setup is complete.
543 */
544 __set_bit(ATH_STAT_INVALID, sc->status);
545
546 sc->iobase = mem; /* So we can unmap it on detach */
547 sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
Johannes Berg05c914f2008-09-11 00:01:58 +0200548 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200549 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200550 mutex_init(&sc->lock);
551 spin_lock_init(&sc->rxbuflock);
552 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200553 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200554
555 /* Set private data */
556 pci_set_drvdata(pdev, hw);
557
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200558 /* Setup interrupt handler */
559 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
560 if (ret) {
561 ATH5K_ERR(sc, "request_irq failed\n");
562 goto err_free;
563 }
564
565 /* Initialize device */
566 sc->ah = ath5k_hw_attach(sc, id->driver_data);
567 if (IS_ERR(sc->ah)) {
568 ret = PTR_ERR(sc->ah);
569 goto err_irq;
570 }
571
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200572 /* set up multi-rate retry capabilities */
573 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200574 hw->max_rates = 4;
575 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200576 }
577
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200578 /* Finish private driver data initialization */
579 ret = ath5k_attach(pdev, hw);
580 if (ret)
581 goto err_ah;
582
583 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300584 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200585 sc->ah->ah_mac_srev,
586 sc->ah->ah_phy_revision);
587
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500588 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200589 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500590 if (sc->ah->ah_radio_5ghz_revision &&
591 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200592 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500593 if (!test_bit(AR5K_MODE_11A,
594 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200595 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500596 ath5k_chip_name(AR5K_VERSION_RAD,
597 sc->ah->ah_radio_5ghz_revision),
598 sc->ah->ah_radio_5ghz_revision);
599 /* No 2GHz support (5110 and some
600 * 5Ghz only cards) -> report 5Ghz radio */
601 } else if (!test_bit(AR5K_MODE_11B,
602 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200603 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500604 ath5k_chip_name(AR5K_VERSION_RAD,
605 sc->ah->ah_radio_5ghz_revision),
606 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200607 /* Multiband radio */
608 } else {
609 ATH5K_INFO(sc, "RF%s multiband radio found"
610 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500611 ath5k_chip_name(AR5K_VERSION_RAD,
612 sc->ah->ah_radio_5ghz_revision),
613 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200614 }
615 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500616 /* Multi chip radio (RF5111 - RF2111) ->
617 * report both 2GHz/5GHz radios */
618 else if (sc->ah->ah_radio_5ghz_revision &&
619 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200620 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500621 ath5k_chip_name(AR5K_VERSION_RAD,
622 sc->ah->ah_radio_5ghz_revision),
623 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200624 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500625 ath5k_chip_name(AR5K_VERSION_RAD,
626 sc->ah->ah_radio_2ghz_revision),
627 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200628 }
629 }
630
631
632 /* ready to process interrupts */
633 __clear_bit(ATH_STAT_INVALID, sc->status);
634
635 return 0;
636err_ah:
637 ath5k_hw_detach(sc->ah);
638err_irq:
639 free_irq(pdev->irq, sc);
640err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200641 ieee80211_free_hw(hw);
642err_map:
643 pci_iounmap(pdev, mem);
644err_reg:
645 pci_release_region(pdev, 0);
646err_dis:
647 pci_disable_device(pdev);
648err:
649 return ret;
650}
651
652static void __devexit
653ath5k_pci_remove(struct pci_dev *pdev)
654{
655 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
656 struct ath5k_softc *sc = hw->priv;
657
658 ath5k_debug_finish_device(sc);
659 ath5k_detach(pdev, hw);
660 ath5k_hw_detach(sc->ah);
661 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200662 pci_iounmap(pdev, sc->iobase);
663 pci_release_region(pdev, 0);
664 pci_disable_device(pdev);
665 ieee80211_free_hw(hw);
666}
667
668#ifdef CONFIG_PM
669static int
670ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
671{
672 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
673 struct ath5k_softc *sc = hw->priv;
674
Bob Copeland3a078872008-06-25 22:35:28 -0400675 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200676
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200677 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200678 pci_save_state(pdev);
679 pci_disable_device(pdev);
680 pci_set_power_state(pdev, PCI_D3hot);
681
682 return 0;
683}
684
685static int
686ath5k_pci_resume(struct pci_dev *pdev)
687{
688 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
689 struct ath5k_softc *sc = hw->priv;
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +0200690 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200691
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200692 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200693
694 err = pci_enable_device(pdev);
695 if (err)
696 return err;
697
Jouni Malinen8451d222009-06-16 11:59:23 +0300698 /*
699 * Suspend/Resume resets the PCI configuration space, so we have to
700 * re-disable the RETRY_TIMEOUT register (0x41) to keep
701 * PCI Tx retries from interfering with C3 CPU state
702 */
703 pci_write_config_byte(pdev, 0x41, 0);
704
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200705 err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
706 if (err) {
707 ATH5K_ERR(sc, "request_irq failed\n");
Michael Karcher37465c82008-08-07 19:34:01 +0200708 goto err_no_irq;
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200709 }
710
Bob Copeland3a078872008-06-25 22:35:28 -0400711 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200712 return 0;
Bob Copelandbb2beca2009-01-19 11:20:54 -0500713
Michael Karcher37465c82008-08-07 19:34:01 +0200714err_no_irq:
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200715 pci_disable_device(pdev);
716 return err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200717}
718#endif /* CONFIG_PM */
719
720
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200721/***********************\
722* Driver Initialization *
723\***********************/
724
Bob Copelandf769c362009-03-30 22:30:31 -0400725static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
726{
727 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
728 struct ath5k_softc *sc = hw->priv;
729 struct ath_regulatory *reg = &sc->ah->ah_regulatory;
730
731 return ath_reg_notifier_apply(wiphy, request, reg);
732}
733
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200734static int
735ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
736{
737 struct ath5k_softc *sc = hw->priv;
738 struct ath5k_hw *ah = sc->ah;
Bob Copeland0e149cf2008-11-17 23:40:38 -0500739 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200740 int ret;
741
742 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
743
744 /*
745 * Check if the MAC has multi-rate retry support.
746 * We do this by trying to setup a fake extended
747 * descriptor. MAC's that don't have support will
748 * return false w/o doing anything. MAC's that do
749 * support it will return true w/o doing anything.
750 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300751 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100752 if (ret < 0)
753 goto err;
754 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200755 __set_bit(ATH_STAT_MRRETRY, sc->status);
756
757 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200758 * Collect the channel list. The 802.11 layer
759 * is resposible for filtering this list based
760 * on settings like the phy mode and regulatory
761 * domain restrictions.
762 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200763 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200764 if (ret) {
765 ATH5K_ERR(sc, "can't get channels\n");
766 goto err;
767 }
768
769 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500770 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
771 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200772 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500773 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200774
775 /*
776 * Allocate tx+rx descriptors and populate the lists.
777 */
778 ret = ath5k_desc_alloc(sc, pdev);
779 if (ret) {
780 ATH5K_ERR(sc, "can't allocate descriptors\n");
781 goto err;
782 }
783
784 /*
785 * Allocate hardware transmit queues: one queue for
786 * beacon frames and one data queue for each QoS
787 * priority. Note that hw functions handle reseting
788 * these queues at the needed time.
789 */
790 ret = ath5k_beaconq_setup(ah);
791 if (ret < 0) {
792 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
793 goto err_desc;
794 }
795 sc->bhalq = ret;
Bob Copelandcec8db22009-07-04 12:59:51 -0400796 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
797 if (IS_ERR(sc->cabq)) {
798 ATH5K_ERR(sc, "can't setup cab queue\n");
799 ret = PTR_ERR(sc->cabq);
800 goto err_bhal;
801 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200802
803 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
804 if (IS_ERR(sc->txq)) {
805 ATH5K_ERR(sc, "can't setup xmit queue\n");
806 ret = PTR_ERR(sc->txq);
Bob Copelandcec8db22009-07-04 12:59:51 -0400807 goto err_queues;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200808 }
809
810 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
811 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
812 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500813 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200814 setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200815
Bob Copeland0e149cf2008-11-17 23:40:38 -0500816 ret = ath5k_eeprom_read_mac(ah, mac);
817 if (ret) {
818 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
819 sc->pdev->device);
820 goto err_queues;
821 }
822
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200823 SET_IEEE80211_PERM_ADDR(hw, mac);
824 /* All MAC address bits matter for ACKs */
825 memset(sc->bssidmask, 0xff, ETH_ALEN);
826 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
827
Bob Copelandf769c362009-03-30 22:30:31 -0400828 ah->ah_regulatory.current_rd =
829 ah->ah_capabilities.cap_eeprom.ee_regdomain;
830 ret = ath_regd_init(&ah->ah_regulatory, hw->wiphy, ath5k_reg_notifier);
831 if (ret) {
832 ATH5K_ERR(sc, "can't initialize regulatory system\n");
833 goto err_queues;
834 }
835
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200836 ret = ieee80211_register_hw(hw);
837 if (ret) {
838 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
839 goto err_queues;
840 }
841
Bob Copelandf769c362009-03-30 22:30:31 -0400842 if (!ath_is_world_regd(&sc->ah->ah_regulatory))
843 regulatory_hint(hw->wiphy, sc->ah->ah_regulatory.alpha2);
844
Bob Copeland3a078872008-06-25 22:35:28 -0400845 ath5k_init_leds(sc);
846
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200847 return 0;
848err_queues:
849 ath5k_txq_release(sc);
850err_bhal:
851 ath5k_hw_release_tx_queue(ah, sc->bhalq);
852err_desc:
853 ath5k_desc_free(sc, pdev);
854err:
855 return ret;
856}
857
858static void
859ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
860{
861 struct ath5k_softc *sc = hw->priv;
862
863 /*
864 * NB: the order of these is important:
865 * o call the 802.11 layer before detaching ath5k_hw to
866 * insure callbacks into the driver to delete global
867 * key cache entries can be handled
868 * o reclaim the tx queue data structures after calling
869 * the 802.11 layer as we'll get called back to reclaim
870 * node state and potentially want to use them
871 * o to cleanup the tx queues the hal is called, so detach
872 * it last
873 * XXX: ??? detach ath5k_hw ???
874 * Other than that, it's straightforward...
875 */
876 ieee80211_unregister_hw(hw);
877 ath5k_desc_free(sc, pdev);
878 ath5k_txq_release(sc);
879 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400880 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200881
882 /*
883 * NB: can't reclaim these until after ieee80211_ifdetach
884 * returns because we'll get called back to reclaim node
885 * state and potentially want to use them.
886 */
887}
888
889
890
891
892/********************\
893* Channel/mode setup *
894\********************/
895
896/*
897 * Convert IEEE channel number to MHz frequency.
898 */
899static inline short
900ath5k_ieee2mhz(short chan)
901{
902 if (chan <= 14 || chan >= 27)
903 return ieee80211chan2mhz(chan);
904 else
905 return 2212 + chan * 20;
906}
907
Bob Copeland42639fc2009-03-30 08:05:29 -0400908/*
909 * Returns true for the channel numbers used without all_channels modparam.
910 */
911static bool ath5k_is_standard_channel(short chan)
912{
913 return ((chan <= 14) ||
914 /* UNII 1,2 */
915 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
916 /* midband */
917 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
918 /* UNII-3 */
919 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
920}
921
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200922static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200923ath5k_copy_channels(struct ath5k_hw *ah,
924 struct ieee80211_channel *channels,
925 unsigned int mode,
926 unsigned int max)
927{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500928 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200929
930 if (!test_bit(mode, ah->ah_modes))
931 return 0;
932
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200933 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500934 case AR5K_MODE_11A:
935 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200936 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500937 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200938 chfreq = CHANNEL_5GHZ;
939 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500940 case AR5K_MODE_11B:
941 case AR5K_MODE_11G:
942 case AR5K_MODE_11G_TURBO:
943 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200944 chfreq = CHANNEL_2GHZ;
945 break;
946 default:
947 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
948 return 0;
949 }
950
951 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500952 ch = i + 1 ;
953 freq = ath5k_ieee2mhz(ch);
954
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200955 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500956 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200957 continue;
958
Bob Copeland42639fc2009-03-30 08:05:29 -0400959 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
960 continue;
961
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500962 /* Write channel info and increment counter */
963 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500964 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
965 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500966 switch (mode) {
967 case AR5K_MODE_11A:
968 case AR5K_MODE_11G:
969 channels[count].hw_value = chfreq | CHANNEL_OFDM;
970 break;
971 case AR5K_MODE_11A_TURBO:
972 case AR5K_MODE_11G_TURBO:
973 channels[count].hw_value = chfreq |
974 CHANNEL_OFDM | CHANNEL_TURBO;
975 break;
976 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500977 channels[count].hw_value = CHANNEL_B;
978 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200979
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200980 count++;
981 max--;
982 }
983
984 return count;
985}
986
Bruno Randolf63266a62008-07-30 17:12:58 +0200987static void
988ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
989{
990 u8 i;
991
992 for (i = 0; i < AR5K_MAX_RATES; i++)
993 sc->rate_idx[b->band][i] = -1;
994
995 for (i = 0; i < b->n_bitrates; i++) {
996 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
997 if (b->bitrates[i].hw_value_short)
998 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
999 }
1000}
1001
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001002static int
Bruno Randolf63266a62008-07-30 17:12:58 +02001003ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001004{
1005 struct ath5k_softc *sc = hw->priv;
1006 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +02001007 struct ieee80211_supported_band *sband;
1008 int max_c, count_c = 0;
1009 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001010
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001011 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001012 max_c = ARRAY_SIZE(sc->channels);
1013
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001014 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001015 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1016 sband->band = IEEE80211_BAND_2GHZ;
1017 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001018
Bruno Randolf63266a62008-07-30 17:12:58 +02001019 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1020 /* G mode */
1021 memcpy(sband->bitrates, &ath5k_rates[0],
1022 sizeof(struct ieee80211_rate) * 12);
1023 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001024
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001025 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001026 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001027 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001028
1029 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001030 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001031 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001032 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1033 /* B mode */
1034 memcpy(sband->bitrates, &ath5k_rates[0],
1035 sizeof(struct ieee80211_rate) * 4);
1036 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001037
Bruno Randolf63266a62008-07-30 17:12:58 +02001038 /* 5211 only supports B rates and uses 4bit rate codes
1039 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1040 * fix them up here:
1041 */
1042 if (ah->ah_version == AR5K_AR5211) {
1043 for (i = 0; i < 4; i++) {
1044 sband->bitrates[i].hw_value =
1045 sband->bitrates[i].hw_value & 0xF;
1046 sband->bitrates[i].hw_value_short =
1047 sband->bitrates[i].hw_value_short & 0xF;
1048 }
1049 }
1050
1051 sband->channels = sc->channels;
1052 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1053 AR5K_MODE_11B, max_c);
1054
1055 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1056 count_c = sband->n_channels;
1057 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001058 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001059 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001060
Bruno Randolf63266a62008-07-30 17:12:58 +02001061 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001062 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001063 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001064 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001065 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1066
1067 memcpy(sband->bitrates, &ath5k_rates[4],
1068 sizeof(struct ieee80211_rate) * 8);
1069 sband->n_bitrates = 8;
1070
1071 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001072 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1073 AR5K_MODE_11A, max_c);
1074
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001075 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1076 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001077 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001078
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001079 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001080
1081 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001082}
1083
1084/*
1085 * Set/change channels. If the channel is really being changed,
1086 * it's done by reseting the chip. To accomplish this we must
1087 * first cleanup any pending DMA, then restart stuff after a la
1088 * ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001089 *
1090 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001091 */
1092static int
1093ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1094{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001095 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1096 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001097
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001098 if (chan->center_freq != sc->curchan->center_freq ||
1099 chan->hw_value != sc->curchan->hw_value) {
1100
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001101 /*
1102 * To switch channels clear any pending DMA operations;
1103 * wait long enough for the RX fifo to drain, reset the
1104 * hardware at the new frequency, and then re-enable
1105 * the relevant bits of the h/w.
1106 */
Bob Copeland209d8892009-05-07 08:09:08 -04001107 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001108 }
1109
1110 return 0;
1111}
1112
1113static void
1114ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1115{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001116 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001117
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001118 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001119 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1120 } else {
1121 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1122 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001123}
1124
1125static void
1126ath5k_mode_setup(struct ath5k_softc *sc)
1127{
1128 struct ath5k_hw *ah = sc->ah;
1129 u32 rfilt;
1130
1131 /* configure rx filter */
1132 rfilt = sc->filter_flags;
1133 ath5k_hw_set_rx_filter(ah, rfilt);
1134
1135 if (ath5k_hw_hasbssidmask(ah))
1136 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1137
1138 /* configure operational mode */
1139 ath5k_hw_set_opmode(ah);
1140
1141 ath5k_hw_set_mcast_filter(ah, 0, 0);
1142 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1143}
1144
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001145static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001146ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1147{
Bob Copelandb7266042009-03-02 21:55:18 -05001148 int rix;
1149
1150 /* return base rate on errors */
1151 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1152 "hw_rix out of bounds: %x\n", hw_rix))
1153 return 0;
1154
1155 rix = sc->rate_idx[sc->curband->band][hw_rix];
1156 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1157 rix = 0;
1158
1159 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001160}
1161
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001162/***************\
1163* Buffers setup *
1164\***************/
1165
Bob Copelandb6ea0352009-01-10 14:42:54 -05001166static
1167struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1168{
1169 struct sk_buff *skb;
1170 unsigned int off;
1171
1172 /*
1173 * Allocate buffer with headroom_needed space for the
1174 * fake physical layer header at the start.
1175 */
1176 skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
1177
1178 if (!skb) {
1179 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
1180 sc->rxbufsize + sc->cachelsz - 1);
1181 return NULL;
1182 }
1183 /*
1184 * Cache-line-align. This is important (for the
1185 * 5210 at least) as not doing so causes bogus data
1186 * in rx'd frames.
1187 */
1188 off = ((unsigned long)skb->data) % sc->cachelsz;
1189 if (off != 0)
1190 skb_reserve(skb, sc->cachelsz - off);
1191
1192 *skb_addr = pci_map_single(sc->pdev,
1193 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1194 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1195 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1196 dev_kfree_skb(skb);
1197 return NULL;
1198 }
1199 return skb;
1200}
1201
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001202static int
1203ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1204{
1205 struct ath5k_hw *ah = sc->ah;
1206 struct sk_buff *skb = bf->skb;
1207 struct ath5k_desc *ds;
1208
Bob Copelandb6ea0352009-01-10 14:42:54 -05001209 if (!skb) {
1210 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1211 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001212 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001213 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001214 }
1215
1216 /*
1217 * Setup descriptors. For receive we always terminate
1218 * the descriptor list with a self-linked entry so we'll
1219 * not get overrun under high load (as can happen with a
1220 * 5212 when ANI processing enables PHY error frames).
1221 *
1222 * To insure the last descriptor is self-linked we create
1223 * each descriptor as self-linked and add it to the end. As
1224 * each additional descriptor is added the previous self-linked
1225 * entry is ``fixed'' naturally. This should be safe even
1226 * if DMA is happening. When processing RX interrupts we
1227 * never remove/process the last, self-linked, entry on the
1228 * descriptor list. This insures the hardware always has
1229 * someplace to write a new frame.
1230 */
1231 ds = bf->desc;
1232 ds->ds_link = bf->daddr; /* link to self */
1233 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001234 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001235 skb_tailroom(skb), /* buffer size */
1236 0);
1237
1238 if (sc->rxlink != NULL)
1239 *sc->rxlink = bf->daddr;
1240 sc->rxlink = &ds->ds_link;
1241 return 0;
1242}
1243
1244static int
Bob Copelandcec8db22009-07-04 12:59:51 -04001245ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
1246 struct ath5k_txq *txq)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001247{
1248 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001249 struct ath5k_desc *ds = bf->desc;
1250 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001251 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001252 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001253 struct ieee80211_rate *rate;
1254 unsigned int mrr_rate[3], mrr_tries[3];
1255 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001256 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001257 u16 cts_rate = 0;
1258 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001259 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001260
1261 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001262
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001263 /* XXX endianness */
1264 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1265 PCI_DMA_TODEVICE);
1266
Bob Copeland8902ff42009-01-22 08:44:20 -05001267 rate = ieee80211_get_tx_rate(sc->hw, info);
1268
Johannes Berge039fa42008-05-15 12:55:29 +02001269 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001270 flags |= AR5K_TXDESC_NOACK;
1271
Bob Copeland8902ff42009-01-22 08:44:20 -05001272 rc_flags = info->control.rates[0].flags;
1273 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1274 rate->hw_value_short : rate->hw_value;
1275
Bruno Randolf281c56d2008-02-05 18:44:55 +09001276 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001277
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001278 /* FIXME: If we are in g mode and rate is a CCK rate
1279 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1280 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001281 if (info->control.hw_key) {
1282 keyidx = info->control.hw_key->hw_key_idx;
1283 pktlen += info->control.hw_key->icv_len;
1284 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001285 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1286 flags |= AR5K_TXDESC_RTSENA;
1287 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1288 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1289 sc->vif, pktlen, info));
1290 }
1291 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1292 flags |= AR5K_TXDESC_CTSENA;
1293 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1294 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1295 sc->vif, pktlen, info));
1296 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001297 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1298 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001299 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001300 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001301 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001302 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001303 if (ret)
1304 goto err_unmap;
1305
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001306 memset(mrr_rate, 0, sizeof(mrr_rate));
1307 memset(mrr_tries, 0, sizeof(mrr_tries));
1308 for (i = 0; i < 3; i++) {
1309 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1310 if (!rate)
1311 break;
1312
1313 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001314 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001315 }
1316
1317 ah->ah_setup_mrr_tx_desc(ah, ds,
1318 mrr_rate[0], mrr_tries[0],
1319 mrr_rate[1], mrr_tries[1],
1320 mrr_rate[2], mrr_tries[2]);
1321
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001322 ds->ds_link = 0;
1323 ds->ds_data = bf->skbaddr;
1324
1325 spin_lock_bh(&txq->lock);
1326 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001327 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001328 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001329 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001330 else /* no, so only link it */
1331 *txq->link = bf->daddr;
1332
1333 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001334 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001335 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001336 spin_unlock_bh(&txq->lock);
1337
1338 return 0;
1339err_unmap:
1340 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1341 return ret;
1342}
1343
1344/*******************\
1345* Descriptors setup *
1346\*******************/
1347
1348static int
1349ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1350{
1351 struct ath5k_desc *ds;
1352 struct ath5k_buf *bf;
1353 dma_addr_t da;
1354 unsigned int i;
1355 int ret;
1356
1357 /* allocate descriptors */
1358 sc->desc_len = sizeof(struct ath5k_desc) *
1359 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1360 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1361 if (sc->desc == NULL) {
1362 ATH5K_ERR(sc, "can't allocate descriptors\n");
1363 ret = -ENOMEM;
1364 goto err;
1365 }
1366 ds = sc->desc;
1367 da = sc->desc_daddr;
1368 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1369 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1370
1371 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1372 sizeof(struct ath5k_buf), GFP_KERNEL);
1373 if (bf == NULL) {
1374 ATH5K_ERR(sc, "can't allocate bufptr\n");
1375 ret = -ENOMEM;
1376 goto err_free;
1377 }
1378 sc->bufptr = bf;
1379
1380 INIT_LIST_HEAD(&sc->rxbuf);
1381 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1382 bf->desc = ds;
1383 bf->daddr = da;
1384 list_add_tail(&bf->list, &sc->rxbuf);
1385 }
1386
1387 INIT_LIST_HEAD(&sc->txbuf);
1388 sc->txbuf_len = ATH_TXBUF;
1389 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1390 da += sizeof(*ds)) {
1391 bf->desc = ds;
1392 bf->daddr = da;
1393 list_add_tail(&bf->list, &sc->txbuf);
1394 }
1395
1396 /* beacon buffer */
1397 bf->desc = ds;
1398 bf->daddr = da;
1399 sc->bbuf = bf;
1400
1401 return 0;
1402err_free:
1403 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1404err:
1405 sc->desc = NULL;
1406 return ret;
1407}
1408
1409static void
1410ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1411{
1412 struct ath5k_buf *bf;
1413
1414 ath5k_txbuf_free(sc, sc->bbuf);
1415 list_for_each_entry(bf, &sc->txbuf, list)
1416 ath5k_txbuf_free(sc, bf);
1417 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d372009-01-30 01:36:48 +01001418 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001419
1420 /* Free memory associated with all descriptors */
1421 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1422
1423 kfree(sc->bufptr);
1424 sc->bufptr = NULL;
1425}
1426
1427
1428
1429
1430
1431/**************\
1432* Queues setup *
1433\**************/
1434
1435static struct ath5k_txq *
1436ath5k_txq_setup(struct ath5k_softc *sc,
1437 int qtype, int subtype)
1438{
1439 struct ath5k_hw *ah = sc->ah;
1440 struct ath5k_txq *txq;
1441 struct ath5k_txq_info qi = {
1442 .tqi_subtype = subtype,
1443 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1444 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1445 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1446 };
1447 int qnum;
1448
1449 /*
1450 * Enable interrupts only for EOL and DESC conditions.
1451 * We mark tx descriptors to receive a DESC interrupt
1452 * when a tx queue gets deep; otherwise waiting for the
1453 * EOL to reap descriptors. Note that this is done to
1454 * reduce interrupt load and this only defers reaping
1455 * descriptors, never transmitting frames. Aside from
1456 * reducing interrupts this also permits more concurrency.
1457 * The only potential downside is if the tx queue backs
1458 * up in which case the top half of the kernel may backup
1459 * due to a lack of tx descriptors.
1460 */
1461 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1462 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1463 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1464 if (qnum < 0) {
1465 /*
1466 * NB: don't print a message, this happens
1467 * normally on parts with too few tx queues
1468 */
1469 return ERR_PTR(qnum);
1470 }
1471 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1472 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1473 qnum, ARRAY_SIZE(sc->txqs));
1474 ath5k_hw_release_tx_queue(ah, qnum);
1475 return ERR_PTR(-EINVAL);
1476 }
1477 txq = &sc->txqs[qnum];
1478 if (!txq->setup) {
1479 txq->qnum = qnum;
1480 txq->link = NULL;
1481 INIT_LIST_HEAD(&txq->q);
1482 spin_lock_init(&txq->lock);
1483 txq->setup = true;
1484 }
1485 return &sc->txqs[qnum];
1486}
1487
1488static int
1489ath5k_beaconq_setup(struct ath5k_hw *ah)
1490{
1491 struct ath5k_txq_info qi = {
1492 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1493 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1494 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1495 /* NB: for dynamic turbo, don't enable any other interrupts */
1496 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1497 };
1498
1499 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1500}
1501
1502static int
1503ath5k_beaconq_config(struct ath5k_softc *sc)
1504{
1505 struct ath5k_hw *ah = sc->ah;
1506 struct ath5k_txq_info qi;
1507 int ret;
1508
1509 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1510 if (ret)
1511 return ret;
Johannes Berg05c914f2008-09-11 00:01:58 +02001512 if (sc->opmode == NL80211_IFTYPE_AP ||
1513 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001514 /*
1515 * Always burst out beacon and CAB traffic
1516 * (aifs = cwmin = cwmax = 0)
1517 */
1518 qi.tqi_aifs = 0;
1519 qi.tqi_cw_min = 0;
1520 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001521 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001522 /*
1523 * Adhoc mode; backoff between 0 and (2 * cw_min).
1524 */
1525 qi.tqi_aifs = 0;
1526 qi.tqi_cw_min = 0;
1527 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001528 }
1529
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001530 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1531 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1532 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1533
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001534 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001535 if (ret) {
1536 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1537 "hardware queue!\n", __func__);
1538 return ret;
1539 }
1540
1541 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1542}
1543
1544static void
1545ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1546{
1547 struct ath5k_buf *bf, *bf0;
1548
1549 /*
1550 * NB: this assumes output has been stopped and
1551 * we do not need to block ath5k_tx_tasklet
1552 */
1553 spin_lock_bh(&txq->lock);
1554 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001555 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001556
1557 ath5k_txbuf_free(sc, bf);
1558
1559 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001560 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001561 list_move_tail(&bf->list, &sc->txbuf);
1562 sc->txbuf_len++;
1563 spin_unlock_bh(&sc->txbuflock);
1564 }
1565 txq->link = NULL;
1566 spin_unlock_bh(&txq->lock);
1567}
1568
1569/*
1570 * Drain the transmit queues and reclaim resources.
1571 */
1572static void
1573ath5k_txq_cleanup(struct ath5k_softc *sc)
1574{
1575 struct ath5k_hw *ah = sc->ah;
1576 unsigned int i;
1577
1578 /* XXX return value */
1579 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1580 /* don't touch the hardware if marked invalid */
1581 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1582 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001583 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001584 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1585 if (sc->txqs[i].setup) {
1586 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1587 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1588 "link %p\n",
1589 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001590 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001591 sc->txqs[i].qnum),
1592 sc->txqs[i].link);
1593 }
1594 }
Johannes Berg36d68252008-05-15 12:55:26 +02001595 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001596
1597 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1598 if (sc->txqs[i].setup)
1599 ath5k_txq_drainq(sc, &sc->txqs[i]);
1600}
1601
1602static void
1603ath5k_txq_release(struct ath5k_softc *sc)
1604{
1605 struct ath5k_txq *txq = sc->txqs;
1606 unsigned int i;
1607
1608 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1609 if (txq->setup) {
1610 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1611 txq->setup = false;
1612 }
1613}
1614
1615
1616
1617
1618/*************\
1619* RX Handling *
1620\*************/
1621
1622/*
1623 * Enable the receive h/w following a reset.
1624 */
1625static int
1626ath5k_rx_start(struct ath5k_softc *sc)
1627{
1628 struct ath5k_hw *ah = sc->ah;
1629 struct ath5k_buf *bf;
1630 int ret;
1631
1632 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
1633
1634 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
1635 sc->cachelsz, sc->rxbufsize);
1636
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001637 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001638 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001639 list_for_each_entry(bf, &sc->rxbuf, list) {
1640 ret = ath5k_rxbuf_setup(sc, bf);
1641 if (ret != 0) {
1642 spin_unlock_bh(&sc->rxbuflock);
1643 goto err;
1644 }
1645 }
1646 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001647 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001648 spin_unlock_bh(&sc->rxbuflock);
1649
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001650 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001651 ath5k_mode_setup(sc); /* set filters, etc. */
1652 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1653
1654 return 0;
1655err:
1656 return ret;
1657}
1658
1659/*
1660 * Disable the receive h/w in preparation for a reset.
1661 */
1662static void
1663ath5k_rx_stop(struct ath5k_softc *sc)
1664{
1665 struct ath5k_hw *ah = sc->ah;
1666
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001667 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001668 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1669 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001670
1671 ath5k_debug_printrxbuffs(sc, ah);
1672
1673 sc->rxlink = NULL; /* just in case */
1674}
1675
1676static unsigned int
1677ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001678 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001679{
1680 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001681 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001682
Bruno Randolfb47f4072008-03-05 18:35:45 +09001683 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1684 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001685 return RX_FLAG_DECRYPTED;
1686
1687 /* Apparently when a default key is used to decrypt the packet
1688 the hw does not set the index used to decrypt. In such cases
1689 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001690 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001691 if (ieee80211_has_protected(hdr->frame_control) &&
1692 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1693 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001694 keyix = skb->data[hlen + 3] >> 6;
1695
1696 if (test_bit(keyix, sc->keymap))
1697 return RX_FLAG_DECRYPTED;
1698 }
1699
1700 return 0;
1701}
1702
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001703
1704static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001705ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1706 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001707{
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001708 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001709 u32 hw_tu;
1710 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1711
Harvey Harrison24b56e72008-06-14 23:33:38 -07001712 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001713 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001714 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1715 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001716 * Received an IBSS beacon with the same BSSID. Hardware *must*
1717 * have updated the local TSF. We have to work around various
1718 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001719 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001720 tsf = ath5k_hw_get_tsf64(sc->ah);
1721 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1722 hw_tu = TSF_TO_TU(tsf);
1723
1724 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1725 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001726 (unsigned long long)bc_tstamp,
1727 (unsigned long long)rxs->mactime,
1728 (unsigned long long)(rxs->mactime - bc_tstamp),
1729 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001730
1731 /*
1732 * Sometimes the HW will give us a wrong tstamp in the rx
1733 * status, causing the timestamp extension to go wrong.
1734 * (This seems to happen especially with beacon frames bigger
1735 * than 78 byte (incl. FCS))
1736 * But we know that the receive timestamp must be later than the
1737 * timestamp of the beacon since HW must have synced to that.
1738 *
1739 * NOTE: here we assume mactime to be after the frame was
1740 * received, not like mac80211 which defines it at the start.
1741 */
1742 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001743 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001744 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001745 (unsigned long long)rxs->mactime,
1746 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001747 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001748 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001749
1750 /*
1751 * Local TSF might have moved higher than our beacon timers,
1752 * in that case we have to update them to continue sending
1753 * beacons. This also takes care of synchronizing beacon sending
1754 * times with other stations.
1755 */
1756 if (hw_tu >= sc->nexttbtt)
1757 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001758 }
1759}
1760
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001761static void
1762ath5k_tasklet_rx(unsigned long data)
1763{
1764 struct ieee80211_rx_status rxs = {};
Bruno Randolfb47f4072008-03-05 18:35:45 +09001765 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001766 struct sk_buff *skb, *next_skb;
1767 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001768 struct ath5k_softc *sc = (void *)data;
Bob Copelandc57ca812009-04-15 07:57:35 -04001769 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001770 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001771 int ret;
1772 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001773 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001774
1775 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001776 if (list_empty(&sc->rxbuf)) {
1777 ATH5K_WARN(sc, "empty rx buf pool\n");
1778 goto unlock;
1779 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001780 do {
Bob Copelandd6894b52008-05-12 21:16:44 -04001781 rxs.flag = 0;
1782
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001783 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1784 BUG_ON(bf->skb == NULL);
1785 skb = bf->skb;
1786 ds = bf->desc;
1787
Bob Copelandc57ca812009-04-15 07:57:35 -04001788 /* bail if HW is still using self-linked descriptor */
1789 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1790 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001791
Bruno Randolfb47f4072008-03-05 18:35:45 +09001792 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001793 if (unlikely(ret == -EINPROGRESS))
1794 break;
1795 else if (unlikely(ret)) {
1796 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001797 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001798 return;
1799 }
1800
Bruno Randolfb47f4072008-03-05 18:35:45 +09001801 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001802 ATH5K_WARN(sc, "unsupported jumbo\n");
1803 goto next;
1804 }
1805
Bruno Randolfb47f4072008-03-05 18:35:45 +09001806 if (unlikely(rs.rs_status)) {
1807 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001808 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001809 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001810 /*
1811 * Decrypt error. If the error occurred
1812 * because there was no hardware key, then
1813 * let the frame through so the upper layers
1814 * can process it. This is necessary for 5210
1815 * parts which have no way to setup a ``clear''
1816 * key cache entry.
1817 *
1818 * XXX do key cache faulting
1819 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001820 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1821 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001822 goto accept;
1823 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001824 if (rs.rs_status & AR5K_RXERR_MIC) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001825 rxs.flag |= RX_FLAG_MMIC_ERROR;
1826 goto accept;
1827 }
1828
1829 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001830 if ((rs.rs_status &
1831 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001832 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001833 goto next;
1834 }
1835accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001836 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1837
1838 /*
1839 * If we can't replace bf->skb with a new skb under memory
1840 * pressure, just skip this packet
1841 */
1842 if (!next_skb)
1843 goto next;
1844
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001845 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1846 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001847 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001848
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001849 /* The MAC header is padded to have 32-bit boundary if the
1850 * packet payload is non-zero. The general calculation for
1851 * padsize would take into account odd header lengths:
1852 * padsize = (4 - hdrlen % 4) % 4; However, since only
1853 * even-length headers are used, padding can only be 0 or 2
1854 * bytes and we can optimize this a bit. In addition, we must
1855 * not try to remove padding from short control frames that do
1856 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001857 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001858 padsize = ath5k_pad_size(hdrlen);
1859 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001860 memmove(skb->data + padsize, skb->data, hdrlen);
1861 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001862 }
1863
Bruno Randolfc0e18992008-01-21 11:09:46 +09001864 /*
1865 * always extend the mac timestamp, since this information is
1866 * also needed for proper IBSS merging.
1867 *
1868 * XXX: it might be too late to do it here, since rs_tstamp is
1869 * 15bit only. that means TSF extension has to be done within
1870 * 32768usec (about 32ms). it might be necessary to move this to
1871 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001872 *
1873 * Unfortunately we don't know when the hardware takes the rx
1874 * timestamp (beginning of phy frame, data frame, end of rx?).
1875 * The only thing we know is that it is hardware specific...
1876 * On AR5213 it seems the rx timestamp is at the end of the
1877 * frame, but i'm not sure.
1878 *
1879 * NOTE: mac80211 defines mactime at the beginning of the first
1880 * data symbol. Since we don't have any time references it's
1881 * impossible to comply to that. This affects IBSS merge only
1882 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001883 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001884 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
Bruno Randolfc0e18992008-01-21 11:09:46 +09001885 rxs.flag |= RX_FLAG_TSFT;
1886
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001887 rxs.freq = sc->curchan->center_freq;
1888 rxs.band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001889
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001890 rxs.noise = sc->ah->ah_noise_floor;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001891 rxs.signal = rxs.noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001892
1893 /* An rssi of 35 indicates you should be able use
1894 * 54 Mbps reliably. A more elaborate scheme can be used
1895 * here but it requires a map of SNR/throughput for each
1896 * possible mode used */
1897 rxs.qual = rs.rs_rssi * 100 / 35;
1898
1899 /* rssi can be more than 35 though, anything above that
1900 * should be considered at 100% */
1901 if (rxs.qual > 100)
1902 rxs.qual = 100;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001903
Bruno Randolfb47f4072008-03-05 18:35:45 +09001904 rxs.antenna = rs.rs_antenna;
1905 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1906 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001907
Bruno Randolf06303352008-08-05 19:32:23 +02001908 if (rxs.rate_idx >= 0 && rs.rs_rate ==
1909 sc->curband->bitrates[rxs.rate_idx].hw_value_short)
Bruno Randolf63266a62008-07-30 17:12:58 +02001910 rxs.flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001911
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001912 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1913
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001914 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001915 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001916 ath5k_check_ibss_tsf(sc, skb, &rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001917
Johannes Bergf1d58c22009-06-17 13:13:00 +02001918 memcpy(IEEE80211_SKB_RXCB(skb), &rxs, sizeof(rxs));
1919 ieee80211_rx(sc->hw, skb);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001920
1921 bf->skb = next_skb;
1922 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001923next:
1924 list_move_tail(&bf->list, &sc->rxbuf);
1925 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001926unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001927 spin_unlock(&sc->rxbuflock);
1928}
1929
1930
1931
1932
1933/*************\
1934* TX Handling *
1935\*************/
1936
1937static void
1938ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1939{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001940 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001941 struct ath5k_buf *bf, *bf0;
1942 struct ath5k_desc *ds;
1943 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001944 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001945 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001946
1947 spin_lock(&txq->lock);
1948 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1949 ds = bf->desc;
1950
Bruno Randolfb47f4072008-03-05 18:35:45 +09001951 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001952 if (unlikely(ret == -EINPROGRESS))
1953 break;
1954 else if (unlikely(ret)) {
1955 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1956 ret, txq->qnum);
1957 break;
1958 }
1959
1960 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001961 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001962 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001963
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001964 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1965 PCI_DMA_TODEVICE);
1966
Johannes Berge6a98542008-10-21 12:40:02 +02001967 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001968 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02001969 struct ieee80211_tx_rate *r =
1970 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001971
1972 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02001973 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1974 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001975 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02001976 r->idx = -1;
1977 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001978 }
1979 }
1980
Johannes Berge6a98542008-10-21 12:40:02 +02001981 /* count the successful attempt as well */
1982 info->status.rates[ts.ts_final_idx].count++;
1983
Bruno Randolfb47f4072008-03-05 18:35:45 +09001984 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001985 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02001986 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02001987 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001988 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02001989 info->flags |= IEEE80211_TX_STAT_ACK;
1990 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001991 }
1992
Johannes Berge039fa42008-05-15 12:55:29 +02001993 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02001994 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001995
1996 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001997 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001998 list_move_tail(&bf->list, &sc->txbuf);
1999 sc->txbuf_len++;
2000 spin_unlock(&sc->txbuflock);
2001 }
2002 if (likely(list_empty(&txq->q)))
2003 txq->link = NULL;
2004 spin_unlock(&txq->lock);
2005 if (sc->txbuf_len > ATH_TXBUF / 5)
2006 ieee80211_wake_queues(sc->hw);
2007}
2008
2009static void
2010ath5k_tasklet_tx(unsigned long data)
2011{
2012 struct ath5k_softc *sc = (void *)data;
2013
2014 ath5k_tx_processq(sc, sc->txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002015}
2016
2017
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002018/*****************\
2019* Beacon handling *
2020\*****************/
2021
2022/*
2023 * Setup the beacon frame for transmit.
2024 */
2025static int
Johannes Berge039fa42008-05-15 12:55:29 +02002026ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002027{
2028 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002029 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002030 struct ath5k_hw *ah = sc->ah;
2031 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002032 int ret = 0;
2033 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002034 u32 flags;
2035
2036 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2037 PCI_DMA_TODEVICE);
2038 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2039 "skbaddr %llx\n", skb, skb->data, skb->len,
2040 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002041 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002042 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2043 return -EIO;
2044 }
2045
2046 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002047 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002048
2049 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002050 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002051 ds->ds_link = bf->daddr; /* self-linked */
2052 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002053 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002054 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002055
2056 /*
2057 * If we use multiple antennas on AP and use
2058 * the Sectored AP scenario, switch antenna every
2059 * 4 beacons to make sure everybody hears our AP.
2060 * When a client tries to associate, hw will keep
2061 * track of the tx antenna to be used for this client
2062 * automaticaly, based on ACKed packets.
2063 *
2064 * Note: AP still listens and transmits RTS on the
2065 * default antenna which is supposed to be an omni.
2066 *
2067 * Note2: On sectored scenarios it's possible to have
2068 * multiple antennas (1omni -the default- and 14 sectors)
2069 * so if we choose to actually support this mode we need
2070 * to allow user to set how many antennas we have and tweak
2071 * the code below to send beacons on all of them.
2072 */
2073 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2074 antenna = sc->bsent & 4 ? 2 : 1;
2075
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002076
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002077 /* FIXME: If we are in g mode and rate is a CCK rate
2078 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2079 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002080 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002081 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002082 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002083 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002084 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002085 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002086 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002087 if (ret)
2088 goto err_unmap;
2089
2090 return 0;
2091err_unmap:
2092 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2093 return ret;
2094}
2095
2096/*
2097 * Transmit a beacon frame at SWBA. Dynamic updates to the
2098 * frame contents are done as needed and the slot time is
2099 * also adjusted based on current state.
2100 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002101 * This is called from software irq context (beacontq or restq
2102 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002103 */
2104static void
2105ath5k_beacon_send(struct ath5k_softc *sc)
2106{
2107 struct ath5k_buf *bf = sc->bbuf;
2108 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002109 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002110
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002111 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002112
Johannes Berg05c914f2008-09-11 00:01:58 +02002113 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2114 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002115 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2116 return;
2117 }
2118 /*
2119 * Check if the previous beacon has gone out. If
2120 * not don't don't try to post another, skip this
2121 * period and wait for the next. Missed beacons
2122 * indicate a problem and should not occur. If we
2123 * miss too many consecutive beacons reset the device.
2124 */
2125 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2126 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002127 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002128 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002129 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002130 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002131 "stuck beacon time (%u missed)\n",
2132 sc->bmisscount);
2133 tasklet_schedule(&sc->restq);
2134 }
2135 return;
2136 }
2137 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002138 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002139 "resume beacon xmit after %u misses\n",
2140 sc->bmisscount);
2141 sc->bmisscount = 0;
2142 }
2143
2144 /*
2145 * Stop any current dma and put the new frame on the queue.
2146 * This should never fail since we check above that no frames
2147 * are still pending on the queue.
2148 */
2149 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002150 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002151 /* NB: hw still stops DMA, so proceed */
2152 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002153
Bob Copeland1071db82009-05-18 10:59:52 -04002154 /* refresh the beacon for AP mode */
2155 if (sc->opmode == NL80211_IFTYPE_AP)
2156 ath5k_beacon_update(sc->hw, sc->vif);
2157
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002158 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2159 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002160 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002161 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2162
Bob Copelandcec8db22009-07-04 12:59:51 -04002163 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2164 while (skb) {
2165 ath5k_tx_queue(sc->hw, skb, sc->cabq);
2166 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2167 }
2168
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002169 sc->bsent++;
2170}
2171
2172
Bruno Randolf9804b982008-01-19 18:17:59 +09002173/**
2174 * ath5k_beacon_update_timers - update beacon timers
2175 *
2176 * @sc: struct ath5k_softc pointer we are operating on
2177 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2178 * beacon timer update based on the current HW TSF.
2179 *
2180 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2181 * of a received beacon or the current local hardware TSF and write it to the
2182 * beacon timer registers.
2183 *
2184 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002185 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002186 * when we otherwise know we have to update the timers, but we keep it in this
2187 * function to have it all together in one place.
2188 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002189static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002190ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002191{
2192 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002193 u32 nexttbtt, intval, hw_tu, bc_tu;
2194 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002195
2196 intval = sc->bintval & AR5K_BEACON_PERIOD;
2197 if (WARN_ON(!intval))
2198 return;
2199
Bruno Randolf9804b982008-01-19 18:17:59 +09002200 /* beacon TSF converted to TU */
2201 bc_tu = TSF_TO_TU(bc_tsf);
2202
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002203 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002204 hw_tsf = ath5k_hw_get_tsf64(ah);
2205 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002206
Bruno Randolf9804b982008-01-19 18:17:59 +09002207#define FUDGE 3
2208 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2209 if (bc_tsf == -1) {
2210 /*
2211 * no beacons received, called internally.
2212 * just need to refresh timers based on HW TSF.
2213 */
2214 nexttbtt = roundup(hw_tu + FUDGE, intval);
2215 } else if (bc_tsf == 0) {
2216 /*
2217 * no beacon received, probably called by ath5k_reset_tsf().
2218 * reset TSF to start with 0.
2219 */
2220 nexttbtt = intval;
2221 intval |= AR5K_BEACON_RESET_TSF;
2222 } else if (bc_tsf > hw_tsf) {
2223 /*
2224 * beacon received, SW merge happend but HW TSF not yet updated.
2225 * not possible to reconfigure timers yet, but next time we
2226 * receive a beacon with the same BSSID, the hardware will
2227 * automatically update the TSF and then we need to reconfigure
2228 * the timers.
2229 */
2230 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2231 "need to wait for HW TSF sync\n");
2232 return;
2233 } else {
2234 /*
2235 * most important case for beacon synchronization between STA.
2236 *
2237 * beacon received and HW TSF has been already updated by HW.
2238 * update next TBTT based on the TSF of the beacon, but make
2239 * sure it is ahead of our local TSF timer.
2240 */
2241 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2242 }
2243#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002244
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002245 sc->nexttbtt = nexttbtt;
2246
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002247 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002248 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002249
2250 /*
2251 * debugging output last in order to preserve the time critical aspect
2252 * of this function
2253 */
2254 if (bc_tsf == -1)
2255 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2256 "reconfigured timers based on HW TSF\n");
2257 else if (bc_tsf == 0)
2258 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2259 "reset HW TSF and timers\n");
2260 else
2261 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2262 "updated timers based on beacon TSF\n");
2263
2264 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002265 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2266 (unsigned long long) bc_tsf,
2267 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002268 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2269 intval & AR5K_BEACON_PERIOD,
2270 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2271 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002272}
2273
2274
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002275/**
2276 * ath5k_beacon_config - Configure the beacon queues and interrupts
2277 *
2278 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002279 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002280 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002281 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002282 */
2283static void
2284ath5k_beacon_config(struct ath5k_softc *sc)
2285{
2286 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002287 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002288
Bob Copeland21800492009-07-04 12:59:52 -04002289 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002290 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002291 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002292
Bob Copeland21800492009-07-04 12:59:52 -04002293 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002294 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002295 * In IBSS mode we use a self-linked tx descriptor and let the
2296 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002297 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002298 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002299 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002300 */
2301 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002302
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002303 sc->imask |= AR5K_INT_SWBA;
2304
Jiri Slabyda966bc2008-10-12 22:54:10 +02002305 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002306 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002307 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002308 } else
2309 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002310 } else {
2311 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002312 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002313
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002314 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002315 mmiowb();
2316 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002317}
2318
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002319static void ath5k_tasklet_beacon(unsigned long data)
2320{
2321 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2322
2323 /*
2324 * Software beacon alert--time to send a beacon.
2325 *
2326 * In IBSS mode we use this interrupt just to
2327 * keep track of the next TBTT (target beacon
2328 * transmission time) in order to detect wether
2329 * automatic TSF updates happened.
2330 */
2331 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2332 /* XXX: only if VEOL suppported */
2333 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2334 sc->nexttbtt += sc->bintval;
2335 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2336 "SWBA nexttbtt: %x hw_tu: %x "
2337 "TSF: %llx\n",
2338 sc->nexttbtt,
2339 TSF_TO_TU(tsf),
2340 (unsigned long long) tsf);
2341 } else {
2342 spin_lock(&sc->block);
2343 ath5k_beacon_send(sc);
2344 spin_unlock(&sc->block);
2345 }
2346}
2347
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002348
2349/********************\
2350* Interrupt handling *
2351\********************/
2352
2353static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002354ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002355{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002356 struct ath5k_hw *ah = sc->ah;
2357 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002358
2359 mutex_lock(&sc->lock);
2360
2361 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2362
2363 /*
2364 * Stop anything previously setup. This is safe
2365 * no matter this is the first time through or not.
2366 */
2367 ath5k_stop_locked(sc);
2368
2369 /*
2370 * The basic interface to setting the hardware in a good
2371 * state is ``reset''. On return the hardware is known to
2372 * be powered up and with interrupts disabled. This must
2373 * be followed by initialization of the appropriate bits
2374 * and then setup of the interrupt mask.
2375 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002376 sc->curchan = sc->hw->conf.channel;
2377 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002378 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2379 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Bob Copeland9ca9fb82009-03-16 22:34:02 -04002380 AR5K_INT_FATAL | AR5K_INT_GLOBAL;
Bob Copeland209d8892009-05-07 08:09:08 -04002381 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002382 if (ret)
2383 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002384
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002385 ath5k_rfkill_hw_start(ah);
2386
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002387 /*
2388 * Reset the key cache since some parts do not reset the
2389 * contents on initial power up or resume from suspend.
2390 */
2391 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2392 ath5k_hw_reset_key(ah, i);
2393
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002394 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002395 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002396
2397 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2398 msecs_to_jiffies(ath5k_calinterval * 1000)));
2399
2400 ret = 0;
2401done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002402 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002403 mutex_unlock(&sc->lock);
2404 return ret;
2405}
2406
2407static int
2408ath5k_stop_locked(struct ath5k_softc *sc)
2409{
2410 struct ath5k_hw *ah = sc->ah;
2411
2412 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2413 test_bit(ATH_STAT_INVALID, sc->status));
2414
2415 /*
2416 * Shutdown the hardware and driver:
2417 * stop output from above
2418 * disable interrupts
2419 * turn off timers
2420 * turn off the radio
2421 * clear transmit machinery
2422 * clear receive machinery
2423 * drain and release tx queues
2424 * reclaim beacon resources
2425 * power down hardware
2426 *
2427 * Note that some of this work is not possible if the
2428 * hardware is gone (invalid).
2429 */
2430 ieee80211_stop_queues(sc->hw);
2431
2432 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002433 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002434 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002435 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002436 }
2437 ath5k_txq_cleanup(sc);
2438 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2439 ath5k_rx_stop(sc);
2440 ath5k_hw_phy_disable(ah);
2441 } else
2442 sc->rxlink = NULL;
2443
2444 return 0;
2445}
2446
2447/*
2448 * Stop the device, grabbing the top-level lock to protect
2449 * against concurrent entry through ath5k_init (which can happen
2450 * if another thread does a system call and the thread doing the
2451 * stop is preempted).
2452 */
2453static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002454ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002455{
2456 int ret;
2457
2458 mutex_lock(&sc->lock);
2459 ret = ath5k_stop_locked(sc);
2460 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2461 /*
2462 * Set the chip in full sleep mode. Note that we are
2463 * careful to do this only when bringing the interface
2464 * completely to a stop. When the chip is in this state
2465 * it must be carefully woken up or references to
2466 * registers in the PCI clock domain may freeze the bus
2467 * (and system). This varies by chip and is mostly an
2468 * issue with newer parts that go to sleep more quickly.
2469 */
2470 if (sc->ah->ah_mac_srev >= 0x78) {
2471 /*
2472 * XXX
2473 * don't put newer MAC revisions > 7.8 to sleep because
2474 * of the above mentioned problems
2475 */
2476 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
2477 "not putting device to sleep\n");
2478 } else {
2479 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2480 "putting device to full sleep\n");
2481 ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
2482 }
2483 }
2484 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002485
Jiri Slaby274c7c32008-07-15 17:44:20 +02002486 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002487 mutex_unlock(&sc->lock);
2488
2489 del_timer_sync(&sc->calib_tim);
Jiri Slaby10488f82008-07-15 17:44:19 +02002490 tasklet_kill(&sc->rxtq);
2491 tasklet_kill(&sc->txtq);
2492 tasklet_kill(&sc->restq);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002493 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002494
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002495 ath5k_rfkill_hw_stop(sc->ah);
2496
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002497 return ret;
2498}
2499
2500static irqreturn_t
2501ath5k_intr(int irq, void *dev_id)
2502{
2503 struct ath5k_softc *sc = dev_id;
2504 struct ath5k_hw *ah = sc->ah;
2505 enum ath5k_int status;
2506 unsigned int counter = 1000;
2507
2508 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2509 !ath5k_hw_is_intr_pending(ah)))
2510 return IRQ_NONE;
2511
2512 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002513 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2514 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2515 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002516 if (unlikely(status & AR5K_INT_FATAL)) {
2517 /*
2518 * Fatal errors are unrecoverable.
2519 * Typically these are caused by DMA errors.
2520 */
2521 tasklet_schedule(&sc->restq);
2522 } else if (unlikely(status & AR5K_INT_RXORN)) {
2523 tasklet_schedule(&sc->restq);
2524 } else {
2525 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002526 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002527 }
2528 if (status & AR5K_INT_RXEOL) {
2529 /*
2530 * NB: the hardware should re-read the link when
2531 * RXE bit is written, but it doesn't work at
2532 * least on older hardware revs.
2533 */
2534 sc->rxlink = NULL;
2535 }
2536 if (status & AR5K_INT_TXURN) {
2537 /* bump tx trigger level */
2538 ath5k_hw_update_tx_triglevel(ah, true);
2539 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002540 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002541 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002542 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2543 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002544 tasklet_schedule(&sc->txtq);
2545 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002546 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002547 }
2548 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002549 /*
2550 * These stats are also used for ANI i think
2551 * so how about updating them more often ?
2552 */
2553 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002554 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002555 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002556 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002557
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002558 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002559 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002560
2561 if (unlikely(!counter))
2562 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2563
2564 return IRQ_HANDLED;
2565}
2566
2567static void
2568ath5k_tasklet_reset(unsigned long data)
2569{
2570 struct ath5k_softc *sc = (void *)data;
2571
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002572 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002573}
2574
2575/*
2576 * Periodically recalibrate the PHY to account
2577 * for temperature/environment changes.
2578 */
2579static void
2580ath5k_calibrate(unsigned long data)
2581{
2582 struct ath5k_softc *sc = (void *)data;
2583 struct ath5k_hw *ah = sc->ah;
2584
2585 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002586 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2587 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002588
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002589 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002590 /*
2591 * Rfgain is out of bounds, reset the chip
2592 * to load new gain values.
2593 */
2594 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002595 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002596 }
2597 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2598 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002599 ieee80211_frequency_to_channel(
2600 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002601
2602 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2603 msecs_to_jiffies(ath5k_calinterval * 1000)));
2604}
2605
2606
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002607/********************\
2608* Mac80211 functions *
2609\********************/
2610
2611static int
Johannes Berge039fa42008-05-15 12:55:29 +02002612ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002613{
2614 struct ath5k_softc *sc = hw->priv;
Bob Copelandcec8db22009-07-04 12:59:51 -04002615
2616 return ath5k_tx_queue(hw, skb, sc->txq);
2617}
2618
2619static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
2620 struct ath5k_txq *txq)
2621{
2622 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002623 struct ath5k_buf *bf;
2624 unsigned long flags;
2625 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002626 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002627
2628 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2629
Johannes Berg05c914f2008-09-11 00:01:58 +02002630 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002631 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2632
2633 /*
2634 * the hardware expects the header padded to 4 byte boundaries
2635 * if this is not the case we add the padding after the header
2636 */
2637 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002638 padsize = ath5k_pad_size(hdrlen);
2639 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002640
2641 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002642 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002643 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002644 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002645 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002646 skb_push(skb, padsize);
2647 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002648 }
2649
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002650 spin_lock_irqsave(&sc->txbuflock, flags);
2651 if (list_empty(&sc->txbuf)) {
2652 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2653 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002654 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002655 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002656 }
2657 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2658 list_del(&bf->list);
2659 sc->txbuf_len--;
2660 if (list_empty(&sc->txbuf))
2661 ieee80211_stop_queues(hw);
2662 spin_unlock_irqrestore(&sc->txbuflock, flags);
2663
2664 bf->skb = skb;
2665
Bob Copelandcec8db22009-07-04 12:59:51 -04002666 if (ath5k_txbuf_setup(sc, bf, txq)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002667 bf->skb = NULL;
2668 spin_lock_irqsave(&sc->txbuflock, flags);
2669 list_add_tail(&bf->list, &sc->txbuf);
2670 sc->txbuf_len++;
2671 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002672 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002673 }
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002674 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002675
Bob Copeland5a0fe8a2009-03-23 23:35:37 -04002676drop_packet:
2677 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002678 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002679}
2680
Bob Copeland209d8892009-05-07 08:09:08 -04002681/*
2682 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2683 * and change to the given channel.
2684 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002685static int
Bob Copeland209d8892009-05-07 08:09:08 -04002686ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002687{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002688 struct ath5k_hw *ah = sc->ah;
2689 int ret;
2690
2691 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002692
Bob Copeland209d8892009-05-07 08:09:08 -04002693 if (chan) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002694 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002695 ath5k_txq_cleanup(sc);
2696 ath5k_rx_stop(sc);
Bob Copeland209d8892009-05-07 08:09:08 -04002697
2698 sc->curchan = chan;
2699 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002700 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002701 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002702 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002703 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2704 goto err;
2705 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002706
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002707 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002708 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002709 ATH5K_ERR(sc, "can't start recv logic\n");
2710 goto err;
2711 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002712
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002713 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002714 * Change channels and update the h/w rate map if we're switching;
2715 * e.g. 11a to 11b/g.
2716 *
2717 * We may be doing a reset in response to an ioctl that changes the
2718 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002719 *
2720 * XXX needed?
2721 */
2722/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002723
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002724 ath5k_beacon_config(sc);
2725 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002726
2727 return 0;
2728err:
2729 return ret;
2730}
2731
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002732static int
2733ath5k_reset_wake(struct ath5k_softc *sc)
2734{
2735 int ret;
2736
Bob Copeland209d8892009-05-07 08:09:08 -04002737 ret = ath5k_reset(sc, sc->curchan);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002738 if (!ret)
2739 ieee80211_wake_queues(sc->hw);
2740
2741 return ret;
2742}
2743
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002744static int ath5k_start(struct ieee80211_hw *hw)
2745{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002746 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002747}
2748
2749static void ath5k_stop(struct ieee80211_hw *hw)
2750{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002751 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002752}
2753
2754static int ath5k_add_interface(struct ieee80211_hw *hw,
2755 struct ieee80211_if_init_conf *conf)
2756{
2757 struct ath5k_softc *sc = hw->priv;
2758 int ret;
2759
2760 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002761 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002762 ret = 0;
2763 goto end;
2764 }
2765
Johannes Berg32bfd352007-12-19 01:31:26 +01002766 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002767
2768 switch (conf->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002769 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002770 case NL80211_IFTYPE_STATION:
2771 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002772 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002773 case NL80211_IFTYPE_MONITOR:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002774 sc->opmode = conf->type;
2775 break;
2776 default:
2777 ret = -EOPNOTSUPP;
2778 goto end;
2779 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002780
Bob Copeland0e149cf2008-11-17 23:40:38 -05002781 ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002782
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002783 ret = 0;
2784end:
2785 mutex_unlock(&sc->lock);
2786 return ret;
2787}
2788
2789static void
2790ath5k_remove_interface(struct ieee80211_hw *hw,
2791 struct ieee80211_if_init_conf *conf)
2792{
2793 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002794 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002795
2796 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002797 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002798 goto end;
2799
Bob Copeland0e149cf2008-11-17 23:40:38 -05002800 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002801 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002802end:
2803 mutex_unlock(&sc->lock);
2804}
2805
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002806/*
2807 * TODO: Phy disable/diversity etc
2808 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002809static int
Johannes Berge8975582008-10-09 12:18:51 +02002810ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002811{
2812 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04002813 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02002814 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002815 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05002816
2817 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002818
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002819 ret = ath5k_chan_set(sc, conf->channel);
2820 if (ret < 0)
John W. Linville55aa4e02009-05-25 21:28:47 +02002821 goto unlock;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002822
Nick Kossifidisa0823812009-04-30 15:55:44 -04002823 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
2824 (sc->power_level != conf->power_level)) {
2825 sc->power_level = conf->power_level;
2826
2827 /* Half dB steps */
2828 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
2829 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002830
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002831 /* TODO:
2832 * 1) Move this on config_interface and handle each case
2833 * separately eg. when we have only one STA vif, use
2834 * AR5K_ANTMODE_SINGLE_AP
2835 *
2836 * 2) Allow the user to change antenna mode eg. when only
2837 * one antenna is present
2838 *
2839 * 3) Allow the user to set default/tx antenna when possible
2840 *
2841 * 4) Default mode should handle 90% of the cases, together
2842 * with fixed a/b and single AP modes we should be able to
2843 * handle 99%. Sectored modes are extreme cases and i still
2844 * haven't found a usage for them. If we decide to support them,
2845 * then we must allow the user to set how many tx antennas we
2846 * have available
2847 */
2848 ath5k_hw_set_antenna_mode(ah, AR5K_ANTMODE_DEFAULT);
Bob Copelandbe009372009-01-22 08:44:16 -05002849
John W. Linville55aa4e02009-05-25 21:28:47 +02002850unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05002851 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02002852 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002853}
2854
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002855#define SUPPORTED_FIF_FLAGS \
2856 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2857 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2858 FIF_BCN_PRBRESP_PROMISC
2859/*
2860 * o always accept unicast, broadcast, and multicast traffic
2861 * o multicast traffic for all BSSIDs will be enabled if mac80211
2862 * says it should be
2863 * o maintain current state of phy ofdm or phy cck error reception.
2864 * If the hardware detects any of these type of errors then
2865 * ath5k_hw_get_rx_filter() will pass to us the respective
2866 * hardware filters to be able to receive these type of frames.
2867 * o probe request frames are accepted only when operating in
2868 * hostap, adhoc, or monitor modes
2869 * o enable promiscuous mode according to the interface state
2870 * o accept beacons:
2871 * - when operating in adhoc mode so the 802.11 layer creates
2872 * node table entries for peers,
2873 * - when operating in station mode for collecting rssi data when
2874 * the station is otherwise quiet, or
2875 * - when scanning
2876 */
2877static void ath5k_configure_filter(struct ieee80211_hw *hw,
2878 unsigned int changed_flags,
2879 unsigned int *new_flags,
2880 int mc_count, struct dev_mc_list *mclist)
2881{
2882 struct ath5k_softc *sc = hw->priv;
2883 struct ath5k_hw *ah = sc->ah;
2884 u32 mfilt[2], val, rfilt;
2885 u8 pos;
2886 int i;
2887
2888 mfilt[0] = 0;
2889 mfilt[1] = 0;
2890
2891 /* Only deal with supported flags */
2892 changed_flags &= SUPPORTED_FIF_FLAGS;
2893 *new_flags &= SUPPORTED_FIF_FLAGS;
2894
2895 /* If HW detects any phy or radar errors, leave those filters on.
2896 * Also, always enable Unicast, Broadcasts and Multicast
2897 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2898 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2899 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2900 AR5K_RX_FILTER_MCAST);
2901
2902 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2903 if (*new_flags & FIF_PROMISC_IN_BSS) {
2904 rfilt |= AR5K_RX_FILTER_PROM;
2905 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002906 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002907 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002908 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002909 }
2910
2911 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2912 if (*new_flags & FIF_ALLMULTI) {
2913 mfilt[0] = ~0;
2914 mfilt[1] = ~0;
2915 } else {
2916 for (i = 0; i < mc_count; i++) {
2917 if (!mclist)
2918 break;
2919 /* calculate XOR of eight 6-bit values */
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002920 val = get_unaligned_le32(mclist->dmi_addr + 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002921 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002922 val = get_unaligned_le32(mclist->dmi_addr + 3);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002923 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2924 pos &= 0x3f;
2925 mfilt[pos / 32] |= (1 << (pos % 32));
2926 /* XXX: we might be able to just do this instead,
2927 * but not sure, needs testing, if we do use this we'd
2928 * neet to inform below to not reset the mcast */
2929 /* ath5k_hw_set_mcast_filterindex(ah,
2930 * mclist->dmi_addr[5]); */
2931 mclist = mclist->next;
2932 }
2933 }
2934
2935 /* This is the best we can do */
2936 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2937 rfilt |= AR5K_RX_FILTER_PHYERR;
2938
2939 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2940 * and probes for any BSSID, this needs testing */
2941 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2942 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2943
2944 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2945 * set we should only pass on control frames for this
2946 * station. This needs testing. I believe right now this
2947 * enables *all* control frames, which is OK.. but
2948 * but we should see if we can improve on granularity */
2949 if (*new_flags & FIF_CONTROL)
2950 rfilt |= AR5K_RX_FILTER_CONTROL;
2951
2952 /* Additional settings per mode -- this is per ath5k */
2953
2954 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2955
Johannes Berg05c914f2008-09-11 00:01:58 +02002956 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002957 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2958 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Johannes Berg05c914f2008-09-11 00:01:58 +02002959 if (sc->opmode != NL80211_IFTYPE_STATION)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002960 rfilt |= AR5K_RX_FILTER_PROBEREQ;
Johannes Berg05c914f2008-09-11 00:01:58 +02002961 if (sc->opmode != NL80211_IFTYPE_AP &&
2962 sc->opmode != NL80211_IFTYPE_MESH_POINT &&
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002963 test_bit(ATH_STAT_PROMISC, sc->status))
2964 rfilt |= AR5K_RX_FILTER_PROM;
Martin Xu02969b32008-11-24 10:49:27 +08002965 if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
Luis R. Rodriguez296bf2ae2008-11-03 14:43:00 -08002966 sc->opmode == NL80211_IFTYPE_ADHOC ||
2967 sc->opmode == NL80211_IFTYPE_AP)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002968 rfilt |= AR5K_RX_FILTER_BEACON;
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002969 if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
2970 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2971 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002972
2973 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07002974 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002975
2976 /* Set multicast bits */
2977 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2978 /* Set the cached hw filter flags, this will alter actually
2979 * be set in HW */
2980 sc->filter_flags = rfilt;
2981}
2982
2983static int
2984ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002985 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
2986 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002987{
2988 struct ath5k_softc *sc = hw->priv;
2989 int ret = 0;
2990
Bob Copeland9ad9a262008-10-29 08:30:54 -04002991 if (modparam_nohwcrypt)
2992 return -EOPNOTSUPP;
2993
John Daiker0bbac082008-10-17 12:16:00 -07002994 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002995 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002996 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04002997 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002998 case ALG_CCMP:
2999 return -EOPNOTSUPP;
3000 default:
3001 WARN_ON(1);
3002 return -EINVAL;
3003 }
3004
3005 mutex_lock(&sc->lock);
3006
3007 switch (cmd) {
3008 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01003009 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3010 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003011 if (ret) {
3012 ATH5K_ERR(sc, "can't set the key\n");
3013 goto unlock;
3014 }
3015 __set_bit(key->keyidx, sc->keymap);
3016 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003017 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3018 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003019 break;
3020 case DISABLE_KEY:
3021 ath5k_hw_reset_key(sc->ah, key->keyidx);
3022 __clear_bit(key->keyidx, sc->keymap);
3023 break;
3024 default:
3025 ret = -EINVAL;
3026 goto unlock;
3027 }
3028
3029unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003030 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003031 mutex_unlock(&sc->lock);
3032 return ret;
3033}
3034
3035static int
3036ath5k_get_stats(struct ieee80211_hw *hw,
3037 struct ieee80211_low_level_stats *stats)
3038{
3039 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003040 struct ath5k_hw *ah = sc->ah;
3041
3042 /* Force update */
3043 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003044
3045 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
3046
3047 return 0;
3048}
3049
3050static int
3051ath5k_get_tx_stats(struct ieee80211_hw *hw,
3052 struct ieee80211_tx_queue_stats *stats)
3053{
3054 struct ath5k_softc *sc = hw->priv;
3055
3056 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
3057
3058 return 0;
3059}
3060
3061static u64
3062ath5k_get_tsf(struct ieee80211_hw *hw)
3063{
3064 struct ath5k_softc *sc = hw->priv;
3065
3066 return ath5k_hw_get_tsf64(sc->ah);
3067}
3068
3069static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003070ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3071{
3072 struct ath5k_softc *sc = hw->priv;
3073
3074 ath5k_hw_set_tsf64(sc->ah, tsf);
3075}
3076
3077static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003078ath5k_reset_tsf(struct ieee80211_hw *hw)
3079{
3080 struct ath5k_softc *sc = hw->priv;
3081
Bruno Randolf9804b982008-01-19 18:17:59 +09003082 /*
3083 * in IBSS mode we need to update the beacon timers too.
3084 * this will also reset the TSF if we call it with 0
3085 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003086 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003087 ath5k_beacon_update_timers(sc, 0);
3088 else
3089 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003090}
3091
Bob Copeland1071db82009-05-18 10:59:52 -04003092/*
3093 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3094 * this is called only once at config_bss time, for AP we do it every
3095 * SWBA interrupt so that the TIM will reflect buffered frames.
3096 *
3097 * Called with the beacon lock.
3098 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003099static int
Bob Copeland1071db82009-05-18 10:59:52 -04003100ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003101{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003102 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003103 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003104 struct sk_buff *skb;
3105
3106 if (WARN_ON(!vif)) {
3107 ret = -EINVAL;
3108 goto out;
3109 }
3110
3111 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003112
3113 if (!skb) {
3114 ret = -ENOMEM;
3115 goto out;
3116 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003117
3118 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3119
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003120 ath5k_txbuf_free(sc, sc->bbuf);
3121 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003122 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003123 if (ret)
3124 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003125out:
3126 return ret;
3127}
3128
Martin Xu02969b32008-11-24 10:49:27 +08003129static void
3130set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3131{
3132 struct ath5k_softc *sc = hw->priv;
3133 struct ath5k_hw *ah = sc->ah;
3134 u32 rfilt;
3135 rfilt = ath5k_hw_get_rx_filter(ah);
3136 if (enable)
3137 rfilt |= AR5K_RX_FILTER_BEACON;
3138 else
3139 rfilt &= ~AR5K_RX_FILTER_BEACON;
3140 ath5k_hw_set_rx_filter(ah, rfilt);
3141 sc->filter_flags = rfilt;
3142}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003143
Martin Xu02969b32008-11-24 10:49:27 +08003144static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3145 struct ieee80211_vif *vif,
3146 struct ieee80211_bss_conf *bss_conf,
3147 u32 changes)
3148{
3149 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003150 struct ath5k_hw *ah = sc->ah;
Bob Copeland21800492009-07-04 12:59:52 -04003151 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003152
3153 mutex_lock(&sc->lock);
3154 if (WARN_ON(sc->vif != vif))
3155 goto unlock;
3156
3157 if (changes & BSS_CHANGED_BSSID) {
3158 /* Cache for later use during resets */
3159 memcpy(ah->ah_bssid, bss_conf->bssid, ETH_ALEN);
3160 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
3161 * a clean way of letting us retrieve this yet. */
3162 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
3163 mmiowb();
3164 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003165
3166 if (changes & BSS_CHANGED_BEACON_INT)
3167 sc->bintval = bss_conf->beacon_int;
3168
Martin Xu02969b32008-11-24 10:49:27 +08003169 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003170 sc->assoc = bss_conf->assoc;
3171 if (sc->opmode == NL80211_IFTYPE_STATION)
3172 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003173 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3174 AR5K_LED_ASSOC : AR5K_LED_INIT);
Martin Xu02969b32008-11-24 10:49:27 +08003175 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003176
Bob Copeland21800492009-07-04 12:59:52 -04003177 if (changes & BSS_CHANGED_BEACON) {
3178 spin_lock_irqsave(&sc->block, flags);
3179 ath5k_beacon_update(hw, vif);
3180 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003181 }
3182
Bob Copeland21800492009-07-04 12:59:52 -04003183 if (changes & BSS_CHANGED_BEACON_ENABLED)
3184 sc->enable_beacon = bss_conf->enable_beacon;
3185
3186 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3187 BSS_CHANGED_BEACON_INT))
3188 ath5k_beacon_config(sc);
3189
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003190 unlock:
3191 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003192}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003193
3194static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3195{
3196 struct ath5k_softc *sc = hw->priv;
3197 if (!sc->assoc)
3198 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3199}
3200
3201static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3202{
3203 struct ath5k_softc *sc = hw->priv;
3204 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3205 AR5K_LED_ASSOC : AR5K_LED_INIT);
3206}