blob: c475be75267e022a4afb91125d6d7cbc831de4e3 [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/plat-omap/include/mach/io.h
3 *
4 * IO definitions for TI OMAP processors and boards
5 *
6 * Copied from arch/arm/mach-sa1100/include/mach/io.h
7 * Copyright (C) 1997-1999 Russell King
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Russell Kinga09e64f2008-08-05 16:14:15 +010012 * This program is free software; you can redistribute it and/or modify it
13 * under the terms of the GNU General Public License as published by the
14 * Free Software Foundation; either version 2 of the License, or (at your
15 * option) any later version.
16 *
17 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
18 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
19 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
20 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
23 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
24 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 * You should have received a copy of the GNU General Public License along
29 * with this program; if not, write to the Free Software Foundation, Inc.,
30 * 675 Mass Ave, Cambridge, MA 02139, USA.
31 *
32 * Modifications:
33 * 06-12-1997 RMK Created.
34 * 07-04-1999 RMK Major cleanup
35 */
36
37#ifndef __ASM_ARM_ARCH_IO_H
38#define __ASM_ARM_ARCH_IO_H
39
40#include <mach/hardware.h>
41
42#define IO_SPACE_LIMIT 0xffffffff
43
44/*
45 * We don't actually have real ISA nor PCI buses, but there is so many
46 * drivers out there that might just work if we fake them...
47 */
Russell King0560cf52008-11-30 11:45:54 +000048#define __io(a) __typesafe_io(a)
49#define __mem_pci(a) (a)
Russell Kinga09e64f2008-08-05 16:14:15 +010050
51/*
52 * ----------------------------------------------------------------------------
53 * I/O mapping
54 * ----------------------------------------------------------------------------
55 */
56
Tony Lindgren94113262009-08-28 10:50:33 -070057#ifdef __ASSEMBLER__
58#define IOMEM(x) (x)
59#else
60#define IOMEM(x) ((void __force __iomem *)(x))
61#endif
62
63#define OMAP1_IO_OFFSET 0x01000000 /* Virtual IO = 0xfefb0000 */
64#define OMAP1_IO_ADDRESS(pa) IOMEM((pa) - OMAP1_IO_OFFSET)
65
Santosh Shilimkar233fd642009-10-19 15:25:31 -070066#define OMAP2_L3_IO_OFFSET 0x90000000
67#define OMAP2_L3_IO_ADDRESS(pa) IOMEM((pa) + OMAP2_L3_IO_OFFSET) /* L3 */
Tony Lindgren94113262009-08-28 10:50:33 -070068
Santosh Shilimkar233fd642009-10-19 15:25:31 -070069#define OMAP2_L4_IO_OFFSET 0x90000000
70#define OMAP2_L4_IO_ADDRESS(pa) IOMEM((pa) + OMAP2_L4_IO_OFFSET) /* L4 */
Tony Lindgrendb326be2009-08-28 10:50:37 -070071/*
72 * ----------------------------------------------------------------------------
73 * Omap1 specific IO mapping
74 * ----------------------------------------------------------------------------
75 */
Russell Kinga09e64f2008-08-05 16:14:15 +010076
Tony Lindgrendb326be2009-08-28 10:50:37 -070077#define OMAP1_IO_PHYS 0xFFFB0000
78#define OMAP1_IO_SIZE 0x40000
79#define OMAP1_IO_VIRT (OMAP1_IO_PHYS - OMAP1_IO_OFFSET)
Russell Kinga09e64f2008-08-05 16:14:15 +010080
Tony Lindgrendb326be2009-08-28 10:50:37 -070081/*
82 * ----------------------------------------------------------------------------
83 * Omap2 specific IO mapping
84 * ----------------------------------------------------------------------------
85 */
Russell Kinga09e64f2008-08-05 16:14:15 +010086
87/* We map both L3 and L4 on OMAP2 */
88#define L3_24XX_PHYS L3_24XX_BASE /* 0x68000000 */
89#define L3_24XX_VIRT 0xf8000000
90#define L3_24XX_SIZE SZ_1M /* 44kB of 128MB used, want 1MB sect */
91#define L4_24XX_PHYS L4_24XX_BASE /* 0x48000000 */
92#define L4_24XX_VIRT 0xd8000000
93#define L4_24XX_SIZE SZ_1M /* 1MB of 128MB used, want 1MB sect */
94
Russell Kinga09e64f2008-08-05 16:14:15 +010095#define L4_WK_243X_PHYS L4_WK_243X_BASE /* 0x49000000 */
96#define L4_WK_243X_VIRT 0xd9000000
97#define L4_WK_243X_SIZE SZ_1M
98#define OMAP243X_GPMC_PHYS OMAP243X_GPMC_BASE /* 0x49000000 */
99#define OMAP243X_GPMC_VIRT 0xFE000000
100#define OMAP243X_GPMC_SIZE SZ_1M
101#define OMAP243X_SDRC_PHYS OMAP243X_SDRC_BASE
102#define OMAP243X_SDRC_VIRT 0xFD000000
103#define OMAP243X_SDRC_SIZE SZ_1M
104#define OMAP243X_SMS_PHYS OMAP243X_SMS_BASE
105#define OMAP243X_SMS_VIRT 0xFC000000
106#define OMAP243X_SMS_SIZE SZ_1M
107
Russell Kinga09e64f2008-08-05 16:14:15 +0100108/* DSP */
109#define DSP_MEM_24XX_PHYS OMAP2420_DSP_MEM_BASE /* 0x58000000 */
110#define DSP_MEM_24XX_VIRT 0xe0000000
111#define DSP_MEM_24XX_SIZE 0x28000
112#define DSP_IPI_24XX_PHYS OMAP2420_DSP_IPI_BASE /* 0x59000000 */
113#define DSP_IPI_24XX_VIRT 0xe1000000
114#define DSP_IPI_24XX_SIZE SZ_4K
115#define DSP_MMU_24XX_PHYS OMAP2420_DSP_MMU_BASE /* 0x5a000000 */
116#define DSP_MMU_24XX_VIRT 0xe2000000
117#define DSP_MMU_24XX_SIZE SZ_4K
118
Tony Lindgrendb326be2009-08-28 10:50:37 -0700119/*
120 * ----------------------------------------------------------------------------
121 * Omap3 specific IO mapping
122 * ----------------------------------------------------------------------------
123 */
Russell Kinga09e64f2008-08-05 16:14:15 +0100124
125/* We map both L3 and L4 on OMAP3 */
126#define L3_34XX_PHYS L3_34XX_BASE /* 0x68000000 */
127#define L3_34XX_VIRT 0xf8000000
128#define L3_34XX_SIZE SZ_1M /* 44kB of 128MB used, want 1MB sect */
129
130#define L4_34XX_PHYS L4_34XX_BASE /* 0x48000000 */
131#define L4_34XX_VIRT 0xd8000000
132#define L4_34XX_SIZE SZ_4M /* 1MB of 128MB used, want 1MB sect */
133
134/*
135 * Need to look at the Size 4M for L4.
136 * VPOM3430 was not working for Int controller
137 */
138
139#define L4_WK_34XX_PHYS L4_WK_34XX_BASE /* 0x48300000 */
140#define L4_WK_34XX_VIRT 0xd8300000
141#define L4_WK_34XX_SIZE SZ_1M
142
143#define L4_PER_34XX_PHYS L4_PER_34XX_BASE /* 0x49000000 */
144#define L4_PER_34XX_VIRT 0xd9000000
145#define L4_PER_34XX_SIZE SZ_1M
146
147#define L4_EMU_34XX_PHYS L4_EMU_34XX_BASE /* 0x54000000 */
148#define L4_EMU_34XX_VIRT 0xe4000000
149#define L4_EMU_34XX_SIZE SZ_64M
150
151#define OMAP34XX_GPMC_PHYS OMAP34XX_GPMC_BASE /* 0x6E000000 */
152#define OMAP34XX_GPMC_VIRT 0xFE000000
153#define OMAP34XX_GPMC_SIZE SZ_1M
154
155#define OMAP343X_SMS_PHYS OMAP343X_SMS_BASE /* 0x6C000000 */
156#define OMAP343X_SMS_VIRT 0xFC000000
157#define OMAP343X_SMS_SIZE SZ_1M
158
159#define OMAP343X_SDRC_PHYS OMAP343X_SDRC_BASE /* 0x6D000000 */
160#define OMAP343X_SDRC_VIRT 0xFD000000
161#define OMAP343X_SDRC_SIZE SZ_1M
162
Russell Kinga09e64f2008-08-05 16:14:15 +0100163/* DSP */
164#define DSP_MEM_34XX_PHYS OMAP34XX_DSP_MEM_BASE /* 0x58000000 */
165#define DSP_MEM_34XX_VIRT 0xe0000000
166#define DSP_MEM_34XX_SIZE 0x28000
167#define DSP_IPI_34XX_PHYS OMAP34XX_DSP_IPI_BASE /* 0x59000000 */
168#define DSP_IPI_34XX_VIRT 0xe1000000
169#define DSP_IPI_34XX_SIZE SZ_4K
170#define DSP_MMU_34XX_PHYS OMAP34XX_DSP_MMU_BASE /* 0x5a000000 */
171#define DSP_MMU_34XX_VIRT 0xe2000000
172#define DSP_MMU_34XX_SIZE SZ_4K
173
Tony Lindgrendb326be2009-08-28 10:50:37 -0700174/*
175 * ----------------------------------------------------------------------------
176 * Omap4 specific IO mapping
177 * ----------------------------------------------------------------------------
178 */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700179
Santosh Shilimkar44169072009-05-28 14:16:04 -0700180/* We map both L3 and L4 on OMAP4 */
181#define L3_44XX_PHYS L3_44XX_BASE
182#define L3_44XX_VIRT 0xd4000000
183#define L3_44XX_SIZE SZ_1M
184
185#define L4_44XX_PHYS L4_44XX_BASE
186#define L4_44XX_VIRT 0xda000000
187#define L4_44XX_SIZE SZ_4M
188
189
190#define L4_WK_44XX_PHYS L4_WK_44XX_BASE
191#define L4_WK_44XX_VIRT 0xda300000
192#define L4_WK_44XX_SIZE SZ_1M
193
194#define L4_PER_44XX_PHYS L4_PER_44XX_BASE
195#define L4_PER_44XX_VIRT 0xd8000000
196#define L4_PER_44XX_SIZE SZ_4M
197
198#define L4_EMU_44XX_PHYS L4_EMU_44XX_BASE
199#define L4_EMU_44XX_VIRT 0xe4000000
200#define L4_EMU_44XX_SIZE SZ_64M
201
202#define OMAP44XX_GPMC_PHYS OMAP44XX_GPMC_BASE
203#define OMAP44XX_GPMC_VIRT 0xe0000000
204#define OMAP44XX_GPMC_SIZE SZ_1M
205
Tony Lindgrendb326be2009-08-28 10:50:37 -0700206
207/*
208 * ----------------------------------------------------------------------------
209 * Omap specific register access
210 * ----------------------------------------------------------------------------
211 */
Russell Kinga09e64f2008-08-05 16:14:15 +0100212
Tony Lindgren94113262009-08-28 10:50:33 -0700213#ifndef __ASSEMBLER__
Russell Kinga09e64f2008-08-05 16:14:15 +0100214
215/*
Tony Lindgren94113262009-08-28 10:50:33 -0700216 * NOTE: Please use ioremap + __raw_read/write where possible instead of these
Russell Kinga09e64f2008-08-05 16:14:15 +0100217 */
Russell Kinga09e64f2008-08-05 16:14:15 +0100218
Tony Lindgren94113262009-08-28 10:50:33 -0700219extern u8 omap_readb(u32 pa);
220extern u16 omap_readw(u32 pa);
221extern u32 omap_readl(u32 pa);
222extern void omap_writeb(u8 v, u32 pa);
223extern void omap_writew(u16 v, u32 pa);
224extern void omap_writel(u32 v, u32 pa);
Russell Kinga09e64f2008-08-05 16:14:15 +0100225
Paul Walmsley87246b72009-01-28 12:27:39 -0700226struct omap_sdrc_params;
227
Russell Kinga09e64f2008-08-05 16:14:15 +0100228extern void omap1_map_common_io(void);
229extern void omap1_init_common_hw(void);
230
231extern void omap2_map_common_io(void);
Jean Pihet58cda882009-07-24 19:43:25 -0600232extern void omap2_init_common_hw(struct omap_sdrc_params *sdrc_cs0,
233 struct omap_sdrc_params *sdrc_cs1);
Russell Kinga09e64f2008-08-05 16:14:15 +0100234
Russell King690b5a12008-09-04 12:07:44 +0100235#define __arch_ioremap(p,s,t) omap_ioremap(p,s,t)
236#define __arch_iounmap(v) omap_iounmap(v)
237
238void __iomem *omap_ioremap(unsigned long phys, size_t size, unsigned int type);
239void omap_iounmap(volatile void __iomem *addr);
240
Russell Kinga09e64f2008-08-05 16:14:15 +0100241#endif
242
243#endif