Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 1 | /* |
| 2 | * pata_via.c - VIA PATA for new ATA layer |
| 3 | * (C) 2005-2006 Red Hat Inc |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 4 | * |
| 5 | * Documentation |
| 6 | * Most chipset documentation available under NDA only |
| 7 | * |
| 8 | * VIA version guide |
| 9 | * VIA VT82C561 - early design, uses ata_generic currently |
| 10 | * VIA VT82C576 - MWDMA, 33Mhz |
| 11 | * VIA VT82C586 - MWDMA, 33Mhz |
| 12 | * VIA VT82C586a - Added UDMA to 33Mhz |
| 13 | * VIA VT82C586b - UDMA33 |
| 14 | * VIA VT82C596a - Nonfunctional UDMA66 |
| 15 | * VIA VT82C596b - Working UDMA66 |
| 16 | * VIA VT82C686 - Nonfunctional UDMA66 |
| 17 | * VIA VT82C686a - Working UDMA66 |
| 18 | * VIA VT82C686b - Updated to UDMA100 |
| 19 | * VIA VT8231 - UDMA100 |
| 20 | * VIA VT8233 - UDMA100 |
| 21 | * VIA VT8233a - UDMA133 |
| 22 | * VIA VT8233c - UDMA100 |
| 23 | * VIA VT8235 - UDMA133 |
| 24 | * VIA VT8237 - UDMA133 |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 25 | * VIA VT8237A - UDMA133 |
Alan | 05c39e5 | 2007-01-31 17:14:38 +0000 | [diff] [blame] | 26 | * VIA VT8237S - UDMA133 |
Alan | 75f609d | 2006-12-04 16:38:25 +0000 | [diff] [blame] | 27 | * VIA VT8251 - UDMA133 |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 28 | * |
| 29 | * Most registers remain compatible across chips. Others start reserved |
| 30 | * and acquire sensible semantics if set to 1 (eg cable detect). A few |
| 31 | * exceptions exist, notably around the FIFO settings. |
| 32 | * |
| 33 | * One additional quirk of the VIA design is that like ALi they use few |
| 34 | * PCI IDs for a lot of chips. |
| 35 | * |
| 36 | * Based heavily on: |
| 37 | * |
| 38 | * Version 3.38 |
| 39 | * |
| 40 | * VIA IDE driver for Linux. Supported southbridges: |
| 41 | * |
| 42 | * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b, |
| 43 | * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a, |
| 44 | * vt8235, vt8237 |
| 45 | * |
| 46 | * Copyright (c) 2000-2002 Vojtech Pavlik |
| 47 | * |
| 48 | * Based on the work of: |
| 49 | * Michel Aubry |
| 50 | * Jeff Garzik |
| 51 | * Andre Hedrick |
| 52 | |
| 53 | */ |
| 54 | |
| 55 | #include <linux/kernel.h> |
| 56 | #include <linux/module.h> |
| 57 | #include <linux/pci.h> |
| 58 | #include <linux/init.h> |
| 59 | #include <linux/blkdev.h> |
| 60 | #include <linux/delay.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 61 | #include <linux/gfp.h> |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 62 | #include <scsi/scsi_host.h> |
| 63 | #include <linux/libata.h> |
Alan Cox | cf5792d | 2007-05-23 22:39:01 +0100 | [diff] [blame] | 64 | #include <linux/dmi.h> |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 65 | |
| 66 | #define DRV_NAME "pata_via" |
Alan Cox | b4746ed | 2009-04-17 12:21:21 +0100 | [diff] [blame] | 67 | #define DRV_VERSION "0.3.4" |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 68 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 69 | enum { |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 70 | VIA_BAD_PREQ = 0x01, /* Crashes if PREQ# till DDACK# set */ |
| 71 | VIA_BAD_CLK66 = 0x02, /* 66 MHz clock doesn't work correctly */ |
| 72 | VIA_SET_FIFO = 0x04, /* Needs to have FIFO split set */ |
| 73 | VIA_NO_UNMASK = 0x08, /* Doesn't work with IRQ unmasking on */ |
| 74 | VIA_BAD_ID = 0x10, /* Has wrong vendor ID (0x1107) */ |
| 75 | VIA_BAD_AST = 0x20, /* Don't touch Address Setup Timing */ |
| 76 | VIA_NO_ENABLES = 0x40, /* Has no enablebits */ |
| 77 | VIA_SATA_PATA = 0x80, /* SATA/PATA combined configuration */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 78 | }; |
| 79 | |
JosephChan@via.com.tw | e4d866c | 2009-01-23 15:37:39 +0800 | [diff] [blame] | 80 | enum { |
| 81 | VIA_IDFLAG_SINGLE = (1 << 0), /* single channel controller) */ |
| 82 | }; |
| 83 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 84 | /* |
| 85 | * VIA SouthBridge chips. |
| 86 | */ |
| 87 | |
| 88 | static const struct via_isa_bridge { |
| 89 | const char *name; |
| 90 | u16 id; |
| 91 | u8 rev_min; |
| 92 | u8 rev_max; |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 93 | u8 udma_mask; |
| 94 | u8 flags; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 95 | } via_isa_bridges[] = { |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 96 | { "vx855", PCI_DEVICE_ID_VIA_VX855, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA }, |
| 97 | { "vx800", PCI_DEVICE_ID_VIA_VX800, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA }, |
| 98 | { "vt8261", PCI_DEVICE_ID_VIA_8261, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST }, |
| 99 | { "vt8237s", PCI_DEVICE_ID_VIA_8237S, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST }, |
| 100 | { "vt8251", PCI_DEVICE_ID_VIA_8251, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST }, |
| 101 | { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_SATA_PATA }, |
| 102 | { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST | VIA_NO_ENABLES }, |
| 103 | { "vt6415", PCI_DEVICE_ID_VIA_6415, 0x00, 0xff, ATA_UDMA6, VIA_BAD_AST | VIA_NO_ENABLES }, |
| 104 | { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST }, |
| 105 | { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST }, |
| 106 | { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST }, |
| 107 | { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST }, |
| 108 | { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, ATA_UDMA5, }, |
| 109 | { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, ATA_UDMA5, }, |
| 110 | { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, ATA_UDMA5, }, |
| 111 | { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, ATA_UDMA5, }, |
| 112 | { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, ATA_UDMA4, }, |
| 113 | { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 }, |
| 114 | { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, ATA_UDMA4, }, |
| 115 | { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, ATA_UDMA2, VIA_BAD_CLK66 }, |
| 116 | { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, ATA_UDMA2, VIA_SET_FIFO }, |
| 117 | { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, ATA_UDMA2, VIA_SET_FIFO | VIA_BAD_PREQ }, |
| 118 | { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, ATA_UDMA2, VIA_SET_FIFO }, |
| 119 | { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, ATA_UDMA2, VIA_SET_FIFO }, |
| 120 | { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, 0x00, VIA_SET_FIFO }, |
| 121 | { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK }, |
| 122 | { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, 0x00, VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID }, |
| 123 | { "vtxxxx", PCI_DEVICE_ID_VIA_ANON, 0x00, 0x2f, ATA_UDMA6, VIA_BAD_AST }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 124 | { NULL } |
| 125 | }; |
| 126 | |
Alan Cox | b4746ed | 2009-04-17 12:21:21 +0100 | [diff] [blame] | 127 | struct via_port { |
| 128 | u8 cached_device; |
| 129 | }; |
Alan Cox | cf5792d | 2007-05-23 22:39:01 +0100 | [diff] [blame] | 130 | |
| 131 | /* |
| 132 | * Cable special cases |
| 133 | */ |
| 134 | |
Jeff Garzik | 1855256 | 2007-10-03 15:15:40 -0400 | [diff] [blame] | 135 | static const struct dmi_system_id cable_dmi_table[] = { |
Alan Cox | cf5792d | 2007-05-23 22:39:01 +0100 | [diff] [blame] | 136 | { |
| 137 | .ident = "Acer Ferrari 3400", |
| 138 | .matches = { |
| 139 | DMI_MATCH(DMI_BOARD_VENDOR, "Acer,Inc."), |
| 140 | DMI_MATCH(DMI_BOARD_NAME, "Ferrari 3400"), |
| 141 | }, |
| 142 | }, |
| 143 | { } |
| 144 | }; |
| 145 | |
| 146 | static int via_cable_override(struct pci_dev *pdev) |
| 147 | { |
| 148 | /* Systems by DMI */ |
| 149 | if (dmi_check_system(cable_dmi_table)) |
| 150 | return 1; |
Alan Cox | 9edbdbe | 2007-08-22 22:57:48 +0100 | [diff] [blame] | 151 | /* Arima W730-K8/Targa Visionary 811/... */ |
| 152 | if (pdev->subsystem_vendor == 0x161F && pdev->subsystem_device == 0x2032) |
| 153 | return 1; |
Alan Cox | cf5792d | 2007-05-23 22:39:01 +0100 | [diff] [blame] | 154 | return 0; |
| 155 | } |
| 156 | |
| 157 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 158 | /** |
| 159 | * via_cable_detect - cable detection |
| 160 | * @ap: ATA port |
| 161 | * |
| 162 | * Perform cable detection. Actually for the VIA case the BIOS |
| 163 | * already did this for us. We read the values provided by the |
| 164 | * BIOS. If you are using an 8235 in a non-PC configuration you |
| 165 | * may need to update this code. |
| 166 | * |
| 167 | * Hotplug also impacts on this. |
| 168 | */ |
| 169 | |
| 170 | static int via_cable_detect(struct ata_port *ap) { |
Alan Cox | 97cb81c | 2007-03-07 16:56:54 +0000 | [diff] [blame] | 171 | const struct via_isa_bridge *config = ap->host->private_data; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 172 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 173 | u32 ata66; |
| 174 | |
Alan Cox | cf5792d | 2007-05-23 22:39:01 +0100 | [diff] [blame] | 175 | if (via_cable_override(pdev)) |
| 176 | return ATA_CBL_PATA40_SHORT; |
| 177 | |
Tejun Heo | 7585eb1 | 2008-02-07 10:18:53 +0900 | [diff] [blame] | 178 | if ((config->flags & VIA_SATA_PATA) && ap->port_no == 0) |
| 179 | return ATA_CBL_SATA; |
| 180 | |
Alan Cox | 97cb81c | 2007-03-07 16:56:54 +0000 | [diff] [blame] | 181 | /* Early chips are 40 wire */ |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 182 | if (config->udma_mask < ATA_UDMA4) |
Alan Cox | 97cb81c | 2007-03-07 16:56:54 +0000 | [diff] [blame] | 183 | return ATA_CBL_PATA40; |
| 184 | /* UDMA 66 chips have only drive side logic */ |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 185 | else if (config->udma_mask < ATA_UDMA5) |
Alan Cox | 97cb81c | 2007-03-07 16:56:54 +0000 | [diff] [blame] | 186 | return ATA_CBL_PATA_UNK; |
| 187 | /* UDMA 100 or later */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 188 | pci_read_config_dword(pdev, 0x50, &ata66); |
| 189 | /* Check both the drive cable reporting bits, we might not have |
| 190 | two drives */ |
| 191 | if (ata66 & (0x10100000 >> (16 * ap->port_no))) |
| 192 | return ATA_CBL_PATA80; |
Alan Cox | 7d73a36 | 2007-07-26 18:38:06 +0100 | [diff] [blame] | 193 | /* Check with ACPI so we can spot BIOS reported SATA bridges */ |
Tejun Heo | 021ee9a | 2007-12-18 16:33:06 +0900 | [diff] [blame] | 194 | if (ata_acpi_init_gtm(ap) && |
| 195 | ata_acpi_cbl_80wire(ap, ata_acpi_init_gtm(ap))) |
Alan Cox | 7d73a36 | 2007-07-26 18:38:06 +0100 | [diff] [blame] | 196 | return ATA_CBL_PATA80; |
Alan Cox | 97cb81c | 2007-03-07 16:56:54 +0000 | [diff] [blame] | 197 | return ATA_CBL_PATA40; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 198 | } |
| 199 | |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 200 | static int via_pre_reset(struct ata_link *link, unsigned long deadline) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 201 | { |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 202 | struct ata_port *ap = link->ap; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 203 | const struct via_isa_bridge *config = ap->host->private_data; |
| 204 | |
| 205 | if (!(config->flags & VIA_NO_ENABLES)) { |
| 206 | static const struct pci_bits via_enable_bits[] = { |
| 207 | { 0x40, 1, 0x02, 0x02 }, |
| 208 | { 0x40, 1, 0x01, 0x01 } |
| 209 | }; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 210 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
Alan Cox | c961922 | 2006-09-26 17:53:38 +0100 | [diff] [blame] | 211 | if (!pci_test_config_bits(pdev, &via_enable_bits[ap->port_no])) |
| 212 | return -ENOENT; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 213 | } |
Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 214 | |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 215 | return ata_sff_prereset(link, deadline); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 216 | } |
| 217 | |
| 218 | |
| 219 | /** |
Bartlomiej Zolnierkiewicz | f777582 | 2010-01-18 18:17:03 +0100 | [diff] [blame] | 220 | * via_do_set_mode - set transfer mode data |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 221 | * @ap: ATA interface |
| 222 | * @adev: ATA device |
| 223 | * @mode: ATA mode being programmed |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 224 | * @set_ast: Set to program address setup |
| 225 | * @udma_type: UDMA mode/format of registers |
| 226 | * |
| 227 | * Program the VIA registers for DMA and PIO modes. Uses the ata timing |
| 228 | * support in order to compute modes. |
| 229 | * |
| 230 | * FIXME: Hotplug will require we serialize multiple mode changes |
| 231 | * on the two channels. |
| 232 | */ |
| 233 | |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 234 | static void via_do_set_mode(struct ata_port *ap, struct ata_device *adev, |
| 235 | int mode, int set_ast, int udma_type) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 236 | { |
| 237 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 238 | struct ata_device *peer = ata_dev_pair(adev); |
| 239 | struct ata_timing t, p; |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 240 | static int via_clock = 33333; /* Bus clock in kHZ */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 241 | unsigned long T = 1000000000 / via_clock; |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 242 | unsigned long UT = T; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 243 | int ut; |
| 244 | int offset = 3 - (2*ap->port_no) - adev->devno; |
| 245 | |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 246 | switch (udma_type) { |
| 247 | case ATA_UDMA4: |
| 248 | UT = T / 2; break; |
| 249 | case ATA_UDMA5: |
| 250 | UT = T / 3; break; |
| 251 | case ATA_UDMA6: |
| 252 | UT = T / 4; break; |
| 253 | } |
| 254 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 255 | /* Calculate the timing values we require */ |
| 256 | ata_timing_compute(adev, mode, &t, T, UT); |
| 257 | |
| 258 | /* We share 8bit timing so we must merge the constraints */ |
| 259 | if (peer) { |
| 260 | if (peer->pio_mode) { |
| 261 | ata_timing_compute(peer, peer->pio_mode, &p, T, UT); |
| 262 | ata_timing_merge(&p, &t, &t, ATA_TIMING_8BIT); |
| 263 | } |
| 264 | } |
| 265 | |
| 266 | /* Address setup is programmable but breaks on UDMA133 setups */ |
| 267 | if (set_ast) { |
| 268 | u8 setup; /* 2 bits per drive */ |
| 269 | int shift = 2 * offset; |
| 270 | |
| 271 | pci_read_config_byte(pdev, 0x4C, &setup); |
| 272 | setup &= ~(3 << shift); |
Bartlomiej Zolnierkiewicz | f777582 | 2010-01-18 18:17:03 +0100 | [diff] [blame] | 273 | setup |= (clamp_val(t.setup, 1, 4) - 1) << shift; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 274 | pci_write_config_byte(pdev, 0x4C, setup); |
| 275 | } |
| 276 | |
| 277 | /* Load the PIO mode bits */ |
| 278 | pci_write_config_byte(pdev, 0x4F - ap->port_no, |
Harvey Harrison | 07633b5 | 2008-05-14 16:17:00 -0700 | [diff] [blame] | 279 | ((clamp_val(t.act8b, 1, 16) - 1) << 4) | (clamp_val(t.rec8b, 1, 16) - 1)); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 280 | pci_write_config_byte(pdev, 0x48 + offset, |
Harvey Harrison | 07633b5 | 2008-05-14 16:17:00 -0700 | [diff] [blame] | 281 | ((clamp_val(t.active, 1, 16) - 1) << 4) | (clamp_val(t.recover, 1, 16) - 1)); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 282 | |
| 283 | /* Load the UDMA bits according to type */ |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 284 | switch (udma_type) { |
| 285 | case ATA_UDMA2: |
| 286 | default: |
| 287 | ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 5) - 2)) : 0x03; |
| 288 | break; |
| 289 | case ATA_UDMA4: |
| 290 | ut = t.udma ? (0xe8 | (clamp_val(t.udma, 2, 9) - 2)) : 0x0f; |
| 291 | break; |
| 292 | case ATA_UDMA5: |
| 293 | ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 9) - 2)) : 0x07; |
| 294 | break; |
| 295 | case ATA_UDMA6: |
| 296 | ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 9) - 2)) : 0x07; |
| 297 | break; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 298 | } |
Laurent Riffard | 08ebd43 | 2007-09-02 21:01:32 +0200 | [diff] [blame] | 299 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 300 | /* Set UDMA unless device is not UDMA capable */ |
Bartlomiej Zolnierkiewicz | c4d8a20 | 2009-12-03 20:32:13 +0100 | [diff] [blame] | 301 | if (udma_type) { |
| 302 | u8 udma_etc; |
Laurent Riffard | 08ebd43 | 2007-09-02 21:01:32 +0200 | [diff] [blame] | 303 | |
Bartlomiej Zolnierkiewicz | c4d8a20 | 2009-12-03 20:32:13 +0100 | [diff] [blame] | 304 | pci_read_config_byte(pdev, 0x50 + offset, &udma_etc); |
Laurent Riffard | 08ebd43 | 2007-09-02 21:01:32 +0200 | [diff] [blame] | 305 | |
Bartlomiej Zolnierkiewicz | c4d8a20 | 2009-12-03 20:32:13 +0100 | [diff] [blame] | 306 | /* clear transfer mode bit */ |
| 307 | udma_etc &= ~0x20; |
| 308 | |
| 309 | if (t.udma) { |
| 310 | /* preserve 80-wire cable detection bit */ |
| 311 | udma_etc &= 0x10; |
| 312 | udma_etc |= ut; |
| 313 | } |
| 314 | |
| 315 | pci_write_config_byte(pdev, 0x50 + offset, udma_etc); |
Laurent Riffard | 08ebd43 | 2007-09-02 21:01:32 +0200 | [diff] [blame] | 316 | } |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 317 | } |
| 318 | |
| 319 | static void via_set_piomode(struct ata_port *ap, struct ata_device *adev) |
| 320 | { |
| 321 | const struct via_isa_bridge *config = ap->host->private_data; |
| 322 | int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 323 | |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 324 | via_do_set_mode(ap, adev, adev->pio_mode, set_ast, config->udma_mask); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 325 | } |
| 326 | |
| 327 | static void via_set_dmamode(struct ata_port *ap, struct ata_device *adev) |
| 328 | { |
| 329 | const struct via_isa_bridge *config = ap->host->private_data; |
| 330 | int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 331 | |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 332 | via_do_set_mode(ap, adev, adev->dma_mode, set_ast, config->udma_mask); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 333 | } |
| 334 | |
JosephChan@via.com.tw | bfce5e0 | 2008-07-30 12:32:48 -0700 | [diff] [blame] | 335 | /** |
Alan Cox | 10734fc | 2009-11-30 13:22:43 +0000 | [diff] [blame] | 336 | * via_mode_filter - filter buggy device/mode pairs |
| 337 | * @dev: ATA device |
| 338 | * @mask: Mode bitmask |
| 339 | * |
| 340 | * We need to apply some minimal filtering for old controllers and at least |
| 341 | * one breed of Transcend SSD. Return the updated mask. |
| 342 | */ |
| 343 | |
| 344 | static unsigned long via_mode_filter(struct ata_device *dev, unsigned long mask) |
| 345 | { |
| 346 | struct ata_host *host = dev->link->ap->host; |
| 347 | const struct via_isa_bridge *config = host->private_data; |
| 348 | unsigned char model_num[ATA_ID_PROD_LEN + 1]; |
| 349 | |
| 350 | if (config->id == PCI_DEVICE_ID_VIA_82C586_0) { |
| 351 | ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num)); |
| 352 | if (strcmp(model_num, "TS64GSSD25-M") == 0) { |
| 353 | ata_dev_printk(dev, KERN_WARNING, |
| 354 | "disabling UDMA mode due to reported lockups with this device.\n"); |
| 355 | mask &= ~ ATA_MASK_UDMA; |
| 356 | } |
| 357 | } |
Tejun Heo | c708765 | 2010-05-10 21:41:34 +0200 | [diff] [blame] | 358 | return mask; |
Alan Cox | 10734fc | 2009-11-30 13:22:43 +0000 | [diff] [blame] | 359 | } |
| 360 | |
| 361 | /** |
Tejun Heo | ff04715 | 2008-07-31 18:02:35 +0900 | [diff] [blame] | 362 | * via_tf_load - send taskfile registers to host controller |
JosephChan@via.com.tw | bfce5e0 | 2008-07-30 12:32:48 -0700 | [diff] [blame] | 363 | * @ap: Port to which output is sent |
| 364 | * @tf: ATA taskfile register set |
| 365 | * |
| 366 | * Outputs ATA taskfile to standard ATA host controller. |
| 367 | * |
| 368 | * Note: This is to fix the internal bug of via chipsets, which |
Tejun Heo | ff04715 | 2008-07-31 18:02:35 +0900 | [diff] [blame] | 369 | * will reset the device register after changing the IEN bit on |
| 370 | * ctl register |
JosephChan@via.com.tw | bfce5e0 | 2008-07-30 12:32:48 -0700 | [diff] [blame] | 371 | */ |
Tejun Heo | ff04715 | 2008-07-31 18:02:35 +0900 | [diff] [blame] | 372 | static void via_tf_load(struct ata_port *ap, const struct ata_taskfile *tf) |
JosephChan@via.com.tw | bfce5e0 | 2008-07-30 12:32:48 -0700 | [diff] [blame] | 373 | { |
Alan Cox | b4746ed | 2009-04-17 12:21:21 +0100 | [diff] [blame] | 374 | struct ata_ioports *ioaddr = &ap->ioaddr; |
| 375 | struct via_port *vp = ap->private_data; |
| 376 | unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR; |
| 377 | int newctl = 0; |
JosephChan@via.com.tw | bfce5e0 | 2008-07-30 12:32:48 -0700 | [diff] [blame] | 378 | |
Alan Cox | b4746ed | 2009-04-17 12:21:21 +0100 | [diff] [blame] | 379 | if (tf->ctl != ap->last_ctl) { |
| 380 | iowrite8(tf->ctl, ioaddr->ctl_addr); |
| 381 | ap->last_ctl = tf->ctl; |
| 382 | ata_wait_idle(ap); |
| 383 | newctl = 1; |
JosephChan@via.com.tw | bfce5e0 | 2008-07-30 12:32:48 -0700 | [diff] [blame] | 384 | } |
Alan Cox | b4746ed | 2009-04-17 12:21:21 +0100 | [diff] [blame] | 385 | |
| 386 | if (tf->flags & ATA_TFLAG_DEVICE) { |
| 387 | iowrite8(tf->device, ioaddr->device_addr); |
| 388 | vp->cached_device = tf->device; |
| 389 | } else if (newctl) |
| 390 | iowrite8(vp->cached_device, ioaddr->device_addr); |
| 391 | |
| 392 | if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) { |
| 393 | WARN_ON_ONCE(!ioaddr->ctl_addr); |
| 394 | iowrite8(tf->hob_feature, ioaddr->feature_addr); |
| 395 | iowrite8(tf->hob_nsect, ioaddr->nsect_addr); |
| 396 | iowrite8(tf->hob_lbal, ioaddr->lbal_addr); |
| 397 | iowrite8(tf->hob_lbam, ioaddr->lbam_addr); |
| 398 | iowrite8(tf->hob_lbah, ioaddr->lbah_addr); |
| 399 | VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n", |
| 400 | tf->hob_feature, |
| 401 | tf->hob_nsect, |
| 402 | tf->hob_lbal, |
| 403 | tf->hob_lbam, |
| 404 | tf->hob_lbah); |
| 405 | } |
| 406 | |
| 407 | if (is_addr) { |
| 408 | iowrite8(tf->feature, ioaddr->feature_addr); |
| 409 | iowrite8(tf->nsect, ioaddr->nsect_addr); |
| 410 | iowrite8(tf->lbal, ioaddr->lbal_addr); |
| 411 | iowrite8(tf->lbam, ioaddr->lbam_addr); |
| 412 | iowrite8(tf->lbah, ioaddr->lbah_addr); |
| 413 | VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n", |
| 414 | tf->feature, |
| 415 | tf->nsect, |
| 416 | tf->lbal, |
| 417 | tf->lbam, |
| 418 | tf->lbah); |
| 419 | } |
Alan Cox | b4746ed | 2009-04-17 12:21:21 +0100 | [diff] [blame] | 420 | } |
| 421 | |
| 422 | static int via_port_start(struct ata_port *ap) |
| 423 | { |
| 424 | struct via_port *vp; |
| 425 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); |
| 426 | |
Tejun Heo | c708765 | 2010-05-10 21:41:34 +0200 | [diff] [blame] | 427 | int ret = ata_bmdma_port_start(ap); |
Alan Cox | b4746ed | 2009-04-17 12:21:21 +0100 | [diff] [blame] | 428 | if (ret < 0) |
| 429 | return ret; |
| 430 | |
| 431 | vp = devm_kzalloc(&pdev->dev, sizeof(struct via_port), GFP_KERNEL); |
| 432 | if (vp == NULL) |
| 433 | return -ENOMEM; |
| 434 | ap->private_data = vp; |
| 435 | return 0; |
JosephChan@via.com.tw | bfce5e0 | 2008-07-30 12:32:48 -0700 | [diff] [blame] | 436 | } |
| 437 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 438 | static struct scsi_host_template via_sht = { |
Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 439 | ATA_BMDMA_SHT(DRV_NAME), |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 440 | }; |
| 441 | |
| 442 | static struct ata_port_operations via_port_ops = { |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 443 | .inherits = &ata_bmdma_port_ops, |
| 444 | .cable_detect = via_cable_detect, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 445 | .set_piomode = via_set_piomode, |
| 446 | .set_dmamode = via_set_dmamode, |
Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 447 | .prereset = via_pre_reset, |
Tejun Heo | ff04715 | 2008-07-31 18:02:35 +0900 | [diff] [blame] | 448 | .sff_tf_load = via_tf_load, |
Alan Cox | b4746ed | 2009-04-17 12:21:21 +0100 | [diff] [blame] | 449 | .port_start = via_port_start, |
Alan Cox | 10734fc | 2009-11-30 13:22:43 +0000 | [diff] [blame] | 450 | .mode_filter = via_mode_filter, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 451 | }; |
| 452 | |
| 453 | static struct ata_port_operations via_port_ops_noirq = { |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 454 | .inherits = &via_port_ops, |
Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 455 | .sff_data_xfer = ata_sff_data_xfer_noirq, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 456 | }; |
| 457 | |
| 458 | /** |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 459 | * via_config_fifo - set up the FIFO |
| 460 | * @pdev: PCI device |
| 461 | * @flags: configuration flags |
| 462 | * |
Robert P. J. Day | 3a4fa0a | 2007-10-19 23:10:43 +0200 | [diff] [blame] | 463 | * Set the FIFO properties for this device if necessary. Used both on |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 464 | * set up and on and the resume path |
| 465 | */ |
| 466 | |
| 467 | static void via_config_fifo(struct pci_dev *pdev, unsigned int flags) |
| 468 | { |
| 469 | u8 enable; |
Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 470 | |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 471 | /* 0x40 low bits indicate enabled channels */ |
| 472 | pci_read_config_byte(pdev, 0x40 , &enable); |
| 473 | enable &= 3; |
Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 474 | |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 475 | if (flags & VIA_SET_FIFO) { |
Andrew Morton | 7372086 | 2006-12-20 13:09:10 -0500 | [diff] [blame] | 476 | static const u8 fifo_setting[4] = {0x00, 0x60, 0x00, 0x20}; |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 477 | u8 fifo; |
| 478 | |
| 479 | pci_read_config_byte(pdev, 0x43, &fifo); |
| 480 | |
| 481 | /* Clear PREQ# until DDACK# for errata */ |
| 482 | if (flags & VIA_BAD_PREQ) |
| 483 | fifo &= 0x7F; |
| 484 | else |
| 485 | fifo &= 0x9f; |
| 486 | /* Turn on FIFO for enabled channels */ |
| 487 | fifo |= fifo_setting[enable]; |
| 488 | pci_write_config_byte(pdev, 0x43, fifo); |
| 489 | } |
| 490 | } |
| 491 | |
| 492 | /** |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 493 | * via_init_one - discovery callback |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 494 | * @pdev: PCI device |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 495 | * @id: PCI table info |
| 496 | * |
| 497 | * A VIA IDE interface has been discovered. Figure out what revision |
| 498 | * and perform configuration work before handing it to the ATA layer |
| 499 | */ |
| 500 | |
| 501 | static int via_init_one(struct pci_dev *pdev, const struct pci_device_id *id) |
| 502 | { |
| 503 | /* Early VIA without UDMA support */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 504 | static const struct ata_port_info via_mwdma_info = { |
Tejun Heo | 464cf17 | 2007-05-27 15:10:40 +0200 | [diff] [blame] | 505 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 506 | .pio_mask = ATA_PIO4, |
| 507 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 508 | .port_ops = &via_port_ops |
| 509 | }; |
| 510 | /* Ditto with IRQ masking required */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 511 | static const struct ata_port_info via_mwdma_info_borked = { |
Tejun Heo | 464cf17 | 2007-05-27 15:10:40 +0200 | [diff] [blame] | 512 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 513 | .pio_mask = ATA_PIO4, |
| 514 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 515 | .port_ops = &via_port_ops_noirq, |
| 516 | }; |
| 517 | /* VIA UDMA 33 devices (and borked 66) */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 518 | static const struct ata_port_info via_udma33_info = { |
Tejun Heo | 464cf17 | 2007-05-27 15:10:40 +0200 | [diff] [blame] | 519 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 520 | .pio_mask = ATA_PIO4, |
| 521 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 522 | .udma_mask = ATA_UDMA2, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 523 | .port_ops = &via_port_ops |
| 524 | }; |
| 525 | /* VIA UDMA 66 devices */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 526 | static const struct ata_port_info via_udma66_info = { |
Tejun Heo | 464cf17 | 2007-05-27 15:10:40 +0200 | [diff] [blame] | 527 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 528 | .pio_mask = ATA_PIO4, |
| 529 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 530 | .udma_mask = ATA_UDMA4, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 531 | .port_ops = &via_port_ops |
| 532 | }; |
| 533 | /* VIA UDMA 100 devices */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 534 | static const struct ata_port_info via_udma100_info = { |
Tejun Heo | 464cf17 | 2007-05-27 15:10:40 +0200 | [diff] [blame] | 535 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 536 | .pio_mask = ATA_PIO4, |
| 537 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 538 | .udma_mask = ATA_UDMA5, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 539 | .port_ops = &via_port_ops |
| 540 | }; |
| 541 | /* UDMA133 with bad AST (All current 133) */ |
Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 542 | static const struct ata_port_info via_udma133_info = { |
Tejun Heo | 464cf17 | 2007-05-27 15:10:40 +0200 | [diff] [blame] | 543 | .flags = ATA_FLAG_SLAVE_POSS, |
Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 544 | .pio_mask = ATA_PIO4, |
| 545 | .mwdma_mask = ATA_MWDMA2, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 546 | .udma_mask = ATA_UDMA6, /* FIXME: should check north bridge */ |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 547 | .port_ops = &via_port_ops |
| 548 | }; |
Tejun Heo | 887125e | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 549 | const struct ata_port_info *ppi[] = { NULL, NULL }; |
Jiri Slaby | 7095e3e | 2009-11-04 17:11:03 +0100 | [diff] [blame] | 550 | struct pci_dev *isa; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 551 | const struct via_isa_bridge *config; |
| 552 | static int printed_version; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 553 | u8 enable; |
| 554 | u32 timing; |
JosephChan@via.com.tw | e4d866c | 2009-01-23 15:37:39 +0800 | [diff] [blame] | 555 | unsigned long flags = id->driver_data; |
Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 556 | int rc; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 557 | |
| 558 | if (!printed_version++) |
| 559 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); |
| 560 | |
Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 561 | rc = pcim_enable_device(pdev); |
| 562 | if (rc) |
| 563 | return rc; |
| 564 | |
JosephChan@via.com.tw | e4d866c | 2009-01-23 15:37:39 +0800 | [diff] [blame] | 565 | if (flags & VIA_IDFLAG_SINGLE) |
| 566 | ppi[1] = &ata_dummy_port_info; |
| 567 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 568 | /* To find out how the IDE will behave and what features we |
| 569 | actually have to look at the bridge not the IDE controller */ |
JosephChan@via.com.tw | e4d866c | 2009-01-23 15:37:39 +0800 | [diff] [blame] | 570 | for (config = via_isa_bridges; config->id != PCI_DEVICE_ID_VIA_ANON; |
| 571 | config++) |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 572 | if ((isa = pci_get_device(PCI_VENDOR_ID_VIA + |
| 573 | !!(config->flags & VIA_BAD_ID), |
| 574 | config->id, NULL))) { |
Jiri Slaby | 7095e3e | 2009-11-04 17:11:03 +0100 | [diff] [blame] | 575 | u8 rev = isa->revision; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 576 | pci_dev_put(isa); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 577 | |
JosephChan@via.com.tw | bc8a673 | 2010-03-25 20:51:47 +0800 | [diff] [blame] | 578 | if ((id->device == 0x0415 || id->device == 0x3164) && |
| 579 | (config->id != id->device)) |
| 580 | continue; |
| 581 | |
Jiri Slaby | 7095e3e | 2009-11-04 17:11:03 +0100 | [diff] [blame] | 582 | if (rev >= config->rev_min && rev <= config->rev_max) |
| 583 | break; |
| 584 | } |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 585 | |
Alan Cox | 11f6400 | 2008-04-29 14:10:57 +0100 | [diff] [blame] | 586 | if (!(config->flags & VIA_NO_ENABLES)) { |
| 587 | /* 0x40 low bits indicate enabled channels */ |
| 588 | pci_read_config_byte(pdev, 0x40 , &enable); |
| 589 | enable &= 3; |
| 590 | if (enable == 0) |
| 591 | return -ENODEV; |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 592 | } |
| 593 | |
| 594 | /* Initialise the FIFO for the enabled channels. */ |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 595 | via_config_fifo(pdev, config->flags); |
Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 596 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 597 | /* Clock set up */ |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 598 | switch (config->udma_mask) { |
| 599 | case 0x00: |
| 600 | if (config->flags & VIA_NO_UNMASK) |
| 601 | ppi[0] = &via_mwdma_info_borked; |
| 602 | else |
| 603 | ppi[0] = &via_mwdma_info; |
| 604 | break; |
| 605 | case ATA_UDMA2: |
| 606 | ppi[0] = &via_udma33_info; |
| 607 | break; |
| 608 | case ATA_UDMA4: |
| 609 | ppi[0] = &via_udma66_info; |
| 610 | break; |
| 611 | case ATA_UDMA5: |
| 612 | ppi[0] = &via_udma100_info; |
| 613 | break; |
| 614 | case ATA_UDMA6: |
| 615 | ppi[0] = &via_udma133_info; |
| 616 | break; |
| 617 | default: |
| 618 | WARN_ON(1); |
| 619 | return -ENODEV; |
| 620 | } |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 621 | |
| 622 | if (config->flags & VIA_BAD_CLK66) { |
| 623 | /* Disable the 66MHz clock on problem devices */ |
| 624 | pci_read_config_dword(pdev, 0x50, &timing); |
| 625 | timing &= ~0x80008; |
| 626 | pci_write_config_dword(pdev, 0x50, timing); |
| 627 | } |
| 628 | |
| 629 | /* We have established the device type, now fire it up */ |
Tejun Heo | 1c5afdf | 2010-05-19 22:10:22 +0200 | [diff] [blame] | 630 | return ata_pci_bmdma_init_one(pdev, ppi, &via_sht, (void *)config, 0); |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 631 | } |
| 632 | |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 633 | #ifdef CONFIG_PM |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 634 | /** |
| 635 | * via_reinit_one - reinit after resume |
| 636 | * @pdev; PCI device |
| 637 | * |
| 638 | * Called when the VIA PATA device is resumed. We must then |
| 639 | * reconfigure the fifo and other setup we may have altered. In |
| 640 | * addition the kernel needs to have the resume methods on PCI |
| 641 | * quirk supported. |
| 642 | */ |
| 643 | |
| 644 | static int via_reinit_one(struct pci_dev *pdev) |
| 645 | { |
| 646 | u32 timing; |
| 647 | struct ata_host *host = dev_get_drvdata(&pdev->dev); |
| 648 | const struct via_isa_bridge *config = host->private_data; |
Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 649 | int rc; |
| 650 | |
| 651 | rc = ata_pci_device_do_resume(pdev); |
| 652 | if (rc) |
| 653 | return rc; |
Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 654 | |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 655 | via_config_fifo(pdev, config->flags); |
| 656 | |
Bartlomiej Zolnierkiewicz | 460f531 | 2010-01-18 18:17:12 +0100 | [diff] [blame] | 657 | if (config->udma_mask == ATA_UDMA4) { |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 658 | /* The 66 MHz devices require we enable the clock */ |
| 659 | pci_read_config_dword(pdev, 0x50, &timing); |
| 660 | timing |= 0x80008; |
| 661 | pci_write_config_dword(pdev, 0x50, timing); |
| 662 | } |
| 663 | if (config->flags & VIA_BAD_CLK66) { |
| 664 | /* Disable the 66MHz clock on problem devices */ |
| 665 | pci_read_config_dword(pdev, 0x50, &timing); |
| 666 | timing &= ~0x80008; |
| 667 | pci_write_config_dword(pdev, 0x50, timing); |
| 668 | } |
Tejun Heo | f08048e | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 669 | |
| 670 | ata_host_resume(host); |
| 671 | return 0; |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 672 | } |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 673 | #endif |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 674 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 675 | static const struct pci_device_id via[] = { |
Zlatko Calusic | 5955c7a | 2009-02-18 01:33:34 +0100 | [diff] [blame] | 676 | { PCI_VDEVICE(VIA, 0x0415), }, |
Jeff Garzik | 52df0ee | 2007-05-25 05:02:06 -0400 | [diff] [blame] | 677 | { PCI_VDEVICE(VIA, 0x0571), }, |
| 678 | { PCI_VDEVICE(VIA, 0x0581), }, |
| 679 | { PCI_VDEVICE(VIA, 0x1571), }, |
| 680 | { PCI_VDEVICE(VIA, 0x3164), }, |
| 681 | { PCI_VDEVICE(VIA, 0x5324), }, |
JosephChan@via.com.tw | e4d866c | 2009-01-23 15:37:39 +0800 | [diff] [blame] | 682 | { PCI_VDEVICE(VIA, 0xC409), VIA_IDFLAG_SINGLE }, |
JosephChan@via.com.tw | 4f1deba | 2010-03-19 14:08:11 +0800 | [diff] [blame] | 683 | { PCI_VDEVICE(VIA, 0x9001), VIA_IDFLAG_SINGLE }, |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 684 | |
| 685 | { }, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 686 | }; |
| 687 | |
| 688 | static struct pci_driver via_pci_driver = { |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 689 | .name = DRV_NAME, |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 690 | .id_table = via, |
| 691 | .probe = via_init_one, |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 692 | .remove = ata_pci_remove_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 693 | #ifdef CONFIG_PM |
Alan | 627d2d3 | 2006-11-27 16:19:36 +0000 | [diff] [blame] | 694 | .suspend = ata_pci_device_suspend, |
| 695 | .resume = via_reinit_one, |
Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 696 | #endif |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 697 | }; |
| 698 | |
| 699 | static int __init via_init(void) |
| 700 | { |
| 701 | return pci_register_driver(&via_pci_driver); |
| 702 | } |
| 703 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 704 | static void __exit via_exit(void) |
| 705 | { |
| 706 | pci_unregister_driver(&via_pci_driver); |
| 707 | } |
| 708 | |
Jeff Garzik | 669a5db | 2006-08-29 18:12:40 -0400 | [diff] [blame] | 709 | MODULE_AUTHOR("Alan Cox"); |
| 710 | MODULE_DESCRIPTION("low-level driver for VIA PATA"); |
| 711 | MODULE_LICENSE("GPL"); |
| 712 | MODULE_DEVICE_TABLE(pci, via); |
| 713 | MODULE_VERSION(DRV_VERSION); |
| 714 | |
| 715 | module_init(via_init); |
| 716 | module_exit(via_exit); |