Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 1 | /* arch/arm/mach-s3c2410/include/mach/map.h |
| 2 | * |
| 3 | * Copyright (c) 2003 Simtec Electronics |
| 4 | * Ben Dooks <ben@simtec.co.uk> |
| 5 | * |
| 6 | * S3C2410 - Memory map definitions |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | #ifndef __ASM_ARCH_MAP_H |
| 14 | #define __ASM_ARCH_MAP_H |
| 15 | |
Ben Dooks | ce46a9c | 2008-10-21 14:06:26 +0100 | [diff] [blame] | 16 | #include <plat/map-base.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 17 | |
Kukjin Kim | ae79ac5 | 2011-08-30 16:49:36 +0900 | [diff] [blame] | 18 | /* |
| 19 | * S3C2410 UART offset is 0x4000 but the other SoCs are 0x400. |
| 20 | * So need to define it, and here is to avoid redefinition warning. |
| 21 | */ |
| 22 | #define S3C_UART_OFFSET (0x4000) |
| 23 | |
| 24 | #include <plat/map-s3c.h> |
| 25 | |
| 26 | /* |
| 27 | * interrupt controller is the first thing we put in, to make |
| 28 | * the assembly code for the irq detection easier |
| 29 | */ |
| 30 | #define S3C2410_PA_IRQ (0x4A000000) |
| 31 | #define S3C24XX_SZ_IRQ SZ_1M |
| 32 | |
| 33 | /* memory controller registers */ |
| 34 | #define S3C2410_PA_MEMCTRL (0x48000000) |
| 35 | #define S3C24XX_SZ_MEMCTRL SZ_1M |
| 36 | |
| 37 | /* UARTs */ |
| 38 | #define S3C_VA_UARTx(uart) (S3C_VA_UART + ((uart * S3C_UART_OFFSET))) |
| 39 | |
| 40 | /* Timers */ |
| 41 | #define S3C2410_PA_TIMER (0x51000000) |
| 42 | #define S3C24XX_SZ_TIMER SZ_1M |
| 43 | |
| 44 | /* Clock and Power management */ |
| 45 | #define S3C24XX_SZ_CLKPWR SZ_1M |
| 46 | |
| 47 | /* USB Device port */ |
| 48 | #define S3C2410_PA_USBDEV (0x52000000) |
| 49 | #define S3C24XX_SZ_USBDEV SZ_1M |
| 50 | |
| 51 | /* Watchdog */ |
| 52 | #define S3C2410_PA_WATCHDOG (0x53000000) |
| 53 | #define S3C24XX_SZ_WATCHDOG SZ_1M |
| 54 | |
| 55 | /* Standard size definitions for peripheral blocks. */ |
| 56 | |
| 57 | #define S3C24XX_SZ_UART SZ_1M |
| 58 | #define S3C24XX_SZ_IIS SZ_1M |
| 59 | #define S3C24XX_SZ_ADC SZ_1M |
| 60 | #define S3C24XX_SZ_SPI SZ_1M |
| 61 | #define S3C24XX_SZ_SDI SZ_1M |
| 62 | #define S3C24XX_SZ_NAND SZ_1M |
| 63 | #define S3C24XX_SZ_GPIO SZ_1M |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 64 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 65 | /* USB host controller */ |
| 66 | #define S3C2410_PA_USBHOST (0x49000000) |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 67 | |
Thomas Abraham | 4a98f59 | 2011-05-07 22:26:53 +0200 | [diff] [blame] | 68 | /* S3C2416/S3C2443/S3C2450 High-Speed USB Gadget */ |
| 69 | #define S3C2416_PA_HSUDC (0x49800000) |
| 70 | #define S3C2416_SZ_HSUDC (SZ_4K) |
| 71 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 72 | /* DMA controller */ |
| 73 | #define S3C2410_PA_DMA (0x4B000000) |
| 74 | #define S3C24XX_SZ_DMA SZ_1M |
| 75 | |
| 76 | /* Clock and Power management */ |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 77 | #define S3C2410_PA_CLKPWR (0x4C000000) |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 78 | |
| 79 | /* LCD controller */ |
| 80 | #define S3C2410_PA_LCD (0x4D000000) |
| 81 | #define S3C24XX_SZ_LCD SZ_1M |
| 82 | |
| 83 | /* NAND flash controller */ |
| 84 | #define S3C2410_PA_NAND (0x4E000000) |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 85 | |
| 86 | /* IIC hardware controller */ |
| 87 | #define S3C2410_PA_IIC (0x54000000) |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 88 | |
| 89 | /* IIS controller */ |
| 90 | #define S3C2410_PA_IIS (0x55000000) |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 91 | |
| 92 | /* RTC */ |
| 93 | #define S3C2410_PA_RTC (0x57000000) |
| 94 | #define S3C24XX_SZ_RTC SZ_1M |
| 95 | |
| 96 | /* ADC */ |
| 97 | #define S3C2410_PA_ADC (0x58000000) |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 98 | |
| 99 | /* SPI */ |
| 100 | #define S3C2410_PA_SPI (0x59000000) |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 101 | |
| 102 | /* SDI */ |
| 103 | #define S3C2410_PA_SDI (0x5A000000) |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 104 | |
| 105 | /* CAMIF */ |
| 106 | #define S3C2440_PA_CAMIF (0x4F000000) |
| 107 | #define S3C2440_SZ_CAMIF SZ_1M |
| 108 | |
| 109 | /* AC97 */ |
| 110 | |
| 111 | #define S3C2440_PA_AC97 (0x5B000000) |
| 112 | #define S3C2440_SZ_AC97 SZ_1M |
| 113 | |
Ben Dooks | c140c98 | 2010-04-29 18:59:43 +0900 | [diff] [blame] | 114 | /* S3C2443/S3C2416 High-speed SD/MMC */ |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 115 | #define S3C2443_PA_HSMMC (0x4A800000) |
Ben Dooks | c140c98 | 2010-04-29 18:59:43 +0900 | [diff] [blame] | 116 | #define S3C2416_PA_HSMMC0 (0x4AC00000) |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 117 | |
Ben Dooks | fbd6fe7 | 2010-04-30 19:08:38 +0900 | [diff] [blame] | 118 | #define S3C2443_PA_FB (0x4C800000) |
| 119 | |
Ben Dooks | 2540003 | 2009-07-30 23:23:36 +0100 | [diff] [blame] | 120 | /* S3C2412 memory and IO controls */ |
| 121 | #define S3C2412_PA_SSMC (0x4F000000) |
Ben Dooks | 2540003 | 2009-07-30 23:23:36 +0100 | [diff] [blame] | 122 | |
| 123 | #define S3C2412_PA_EBI (0x48800000) |
Ben Dooks | 2540003 | 2009-07-30 23:23:36 +0100 | [diff] [blame] | 124 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 125 | /* physical addresses of all the chip-select areas */ |
| 126 | |
| 127 | #define S3C2410_CS0 (0x00000000) |
| 128 | #define S3C2410_CS1 (0x08000000) |
| 129 | #define S3C2410_CS2 (0x10000000) |
| 130 | #define S3C2410_CS3 (0x18000000) |
| 131 | #define S3C2410_CS4 (0x20000000) |
| 132 | #define S3C2410_CS5 (0x28000000) |
| 133 | #define S3C2410_CS6 (0x30000000) |
| 134 | #define S3C2410_CS7 (0x38000000) |
| 135 | |
| 136 | #define S3C2410_SDRAM_PA (S3C2410_CS6) |
| 137 | |
| 138 | /* Use a single interface for common resources between S3C24XX cpus */ |
| 139 | |
| 140 | #define S3C24XX_PA_IRQ S3C2410_PA_IRQ |
| 141 | #define S3C24XX_PA_MEMCTRL S3C2410_PA_MEMCTRL |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 142 | #define S3C24XX_PA_DMA S3C2410_PA_DMA |
| 143 | #define S3C24XX_PA_CLKPWR S3C2410_PA_CLKPWR |
| 144 | #define S3C24XX_PA_LCD S3C2410_PA_LCD |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 145 | #define S3C24XX_PA_TIMER S3C2410_PA_TIMER |
| 146 | #define S3C24XX_PA_USBDEV S3C2410_PA_USBDEV |
| 147 | #define S3C24XX_PA_WATCHDOG S3C2410_PA_WATCHDOG |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 148 | #define S3C24XX_PA_IIS S3C2410_PA_IIS |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 149 | #define S3C24XX_PA_RTC S3C2410_PA_RTC |
| 150 | #define S3C24XX_PA_ADC S3C2410_PA_ADC |
| 151 | #define S3C24XX_PA_SPI S3C2410_PA_SPI |
Kukjin Kim | e663cb7 | 2011-10-03 11:34:26 +0900 | [diff] [blame] | 152 | #define S3C24XX_PA_SPI1 (S3C2410_PA_SPI + S3C2410_SPI1) |
Ben Dooks | ce46a9c | 2008-10-21 14:06:26 +0100 | [diff] [blame] | 153 | #define S3C24XX_PA_SDI S3C2410_PA_SDI |
| 154 | #define S3C24XX_PA_NAND S3C2410_PA_NAND |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 155 | |
Ben Dooks | fbd6fe7 | 2010-04-30 19:08:38 +0900 | [diff] [blame] | 156 | #define S3C_PA_FB S3C2443_PA_FB |
Ben Dooks | 3e1b776 | 2008-10-31 16:14:40 +0000 | [diff] [blame] | 157 | #define S3C_PA_IIC S3C2410_PA_IIC |
Ben Dooks | b690ace | 2008-10-21 14:07:03 +0100 | [diff] [blame] | 158 | #define S3C_PA_UART S3C24XX_PA_UART |
Ben Dooks | e6a2a9c | 2009-03-06 19:51:50 +0000 | [diff] [blame] | 159 | #define S3C_PA_USBHOST S3C2410_PA_USBHOST |
Yauhen Kharuzhy | 95d6791 | 2011-01-06 13:04:33 +0900 | [diff] [blame] | 160 | #define S3C_PA_HSMMC0 S3C2416_PA_HSMMC0 |
| 161 | #define S3C_PA_HSMMC1 S3C2443_PA_HSMMC |
Banajit Goswami | e1d5c93 | 2010-05-19 15:42:29 +0900 | [diff] [blame] | 162 | #define S3C_PA_WDT S3C2410_PA_WATCHDOG |
Peter Korsgaard | 14077ea | 2009-07-01 17:47:06 +0200 | [diff] [blame] | 163 | #define S3C_PA_NAND S3C24XX_PA_NAND |
Ben Dooks | b690ace | 2008-10-21 14:07:03 +0100 | [diff] [blame] | 164 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 165 | #endif /* __ASM_ARCH_MAP_H */ |