blob: d84e85414d20d9c4a098e97459b22b2f254d3371 [file] [log] [blame]
Kevin Hilman95a34772009-04-29 12:10:55 -07001/*
2 * TI DaVinci DM355 chip specific setup
3 *
4 * Author: Kevin Hilman, Deep Root Systems, LLC
5 *
6 * 2007 (c) Deep Root Systems, LLC. This file is licensed under
7 * the terms of the GNU General Public License version 2. This program
8 * is licensed "as is" without any warranty of any kind, whether express
9 * or implied.
10 */
Kevin Hilman95a34772009-04-29 12:10:55 -070011#include <linux/init.h>
12#include <linux/clk.h>
Mark A. Greer65e866a2009-03-18 12:36:08 -050013#include <linux/serial_8250.h>
Kevin Hilman95a34772009-04-29 12:10:55 -070014#include <linux/platform_device.h>
15#include <linux/dma-mapping.h>
Mark A. Greera9949552009-04-15 12:40:35 -070016#include <linux/gpio.h>
Kevin Hilman95a34772009-04-29 12:10:55 -070017
18#include <linux/spi/spi.h>
19
Mark A. Greer79c3c0b2009-04-15 12:38:58 -070020#include <asm/mach/map.h>
21
Kevin Hilman95a34772009-04-29 12:10:55 -070022#include <mach/dm355.h>
Kevin Hilman95a34772009-04-29 12:10:55 -070023#include <mach/cputype.h>
24#include <mach/edma.h>
25#include <mach/psc.h>
26#include <mach/mux.h>
27#include <mach/irqs.h>
Mark A. Greerf64691b2009-04-15 12:40:11 -070028#include <mach/time.h>
Mark A. Greer65e866a2009-03-18 12:36:08 -050029#include <mach/serial.h>
Mark A. Greer79c3c0b2009-04-15 12:38:58 -070030#include <mach/common.h>
Chaithrika U S25acf552009-06-05 06:28:08 -040031#include <mach/asp.h>
Kevin Hilman95a34772009-04-29 12:10:55 -070032
33#include "clock.h"
34#include "mux.h"
35
Kevin Hilman96ed2992009-04-30 11:20:24 -070036#define DM355_UART2_BASE (IO_PHYS + 0x206000)
37
Kevin Hilman95a34772009-04-29 12:10:55 -070038/*
39 * Device specific clocks
40 */
41#define DM355_REF_FREQ 24000000 /* 24 or 36 MHz */
42
43static struct pll_data pll1_data = {
44 .num = 1,
45 .phys_base = DAVINCI_PLL1_BASE,
46 .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
47};
48
49static struct pll_data pll2_data = {
50 .num = 2,
51 .phys_base = DAVINCI_PLL2_BASE,
52 .flags = PLL_HAS_PREDIV,
53};
54
55static struct clk ref_clk = {
56 .name = "ref_clk",
57 /* FIXME -- crystal rate is board-specific */
58 .rate = DM355_REF_FREQ,
59};
60
61static struct clk pll1_clk = {
62 .name = "pll1",
63 .parent = &ref_clk,
64 .flags = CLK_PLL,
65 .pll_data = &pll1_data,
66};
67
68static struct clk pll1_aux_clk = {
69 .name = "pll1_aux_clk",
70 .parent = &pll1_clk,
71 .flags = CLK_PLL | PRE_PLL,
72};
73
74static struct clk pll1_sysclk1 = {
75 .name = "pll1_sysclk1",
76 .parent = &pll1_clk,
77 .flags = CLK_PLL,
78 .div_reg = PLLDIV1,
79};
80
81static struct clk pll1_sysclk2 = {
82 .name = "pll1_sysclk2",
83 .parent = &pll1_clk,
84 .flags = CLK_PLL,
85 .div_reg = PLLDIV2,
86};
87
88static struct clk pll1_sysclk3 = {
89 .name = "pll1_sysclk3",
90 .parent = &pll1_clk,
91 .flags = CLK_PLL,
92 .div_reg = PLLDIV3,
93};
94
95static struct clk pll1_sysclk4 = {
96 .name = "pll1_sysclk4",
97 .parent = &pll1_clk,
98 .flags = CLK_PLL,
99 .div_reg = PLLDIV4,
100};
101
102static struct clk pll1_sysclkbp = {
103 .name = "pll1_sysclkbp",
104 .parent = &pll1_clk,
105 .flags = CLK_PLL | PRE_PLL,
106 .div_reg = BPDIV
107};
108
109static struct clk vpss_dac_clk = {
110 .name = "vpss_dac",
111 .parent = &pll1_sysclk3,
112 .lpsc = DM355_LPSC_VPSS_DAC,
113};
114
115static struct clk vpss_master_clk = {
116 .name = "vpss_master",
117 .parent = &pll1_sysclk4,
118 .lpsc = DAVINCI_LPSC_VPSSMSTR,
119 .flags = CLK_PSC,
120};
121
122static struct clk vpss_slave_clk = {
123 .name = "vpss_slave",
124 .parent = &pll1_sysclk4,
125 .lpsc = DAVINCI_LPSC_VPSSSLV,
126};
127
Kevin Hilman95a34772009-04-29 12:10:55 -0700128static struct clk clkout1_clk = {
129 .name = "clkout1",
130 .parent = &pll1_aux_clk,
131 /* NOTE: clkout1 can be externally gated by muxing GPIO-18 */
132};
133
134static struct clk clkout2_clk = {
135 .name = "clkout2",
136 .parent = &pll1_sysclkbp,
137};
138
139static struct clk pll2_clk = {
140 .name = "pll2",
141 .parent = &ref_clk,
142 .flags = CLK_PLL,
143 .pll_data = &pll2_data,
144};
145
146static struct clk pll2_sysclk1 = {
147 .name = "pll2_sysclk1",
148 .parent = &pll2_clk,
149 .flags = CLK_PLL,
150 .div_reg = PLLDIV1,
151};
152
153static struct clk pll2_sysclkbp = {
154 .name = "pll2_sysclkbp",
155 .parent = &pll2_clk,
156 .flags = CLK_PLL | PRE_PLL,
157 .div_reg = BPDIV
158};
159
160static struct clk clkout3_clk = {
161 .name = "clkout3",
162 .parent = &pll2_sysclkbp,
163 /* NOTE: clkout3 can be externally gated by muxing GPIO-16 */
164};
165
166static struct clk arm_clk = {
167 .name = "arm_clk",
168 .parent = &pll1_sysclk1,
169 .lpsc = DAVINCI_LPSC_ARM,
170 .flags = ALWAYS_ENABLED,
171};
172
173/*
174 * NOT LISTED below, and not touched by Linux
175 * - in SyncReset state by default
176 * .lpsc = DAVINCI_LPSC_TPCC,
177 * .lpsc = DAVINCI_LPSC_TPTC0,
178 * .lpsc = DAVINCI_LPSC_TPTC1,
179 * .lpsc = DAVINCI_LPSC_DDR_EMIF, .parent = &sysclk2_clk,
180 * .lpsc = DAVINCI_LPSC_MEMSTICK,
181 * - in Enabled state by default
182 * .lpsc = DAVINCI_LPSC_SYSTEM_SUBSYS,
183 * .lpsc = DAVINCI_LPSC_SCR2, // "bus"
184 * .lpsc = DAVINCI_LPSC_SCR3, // "bus"
185 * .lpsc = DAVINCI_LPSC_SCR4, // "bus"
186 * .lpsc = DAVINCI_LPSC_CROSSBAR, // "emulation"
187 * .lpsc = DAVINCI_LPSC_CFG27, // "test"
188 * .lpsc = DAVINCI_LPSC_CFG3, // "test"
189 * .lpsc = DAVINCI_LPSC_CFG5, // "test"
190 */
191
192static struct clk mjcp_clk = {
193 .name = "mjcp",
194 .parent = &pll1_sysclk1,
195 .lpsc = DAVINCI_LPSC_IMCOP,
196};
197
198static struct clk uart0_clk = {
199 .name = "uart0",
200 .parent = &pll1_aux_clk,
201 .lpsc = DAVINCI_LPSC_UART0,
202};
203
204static struct clk uart1_clk = {
205 .name = "uart1",
206 .parent = &pll1_aux_clk,
207 .lpsc = DAVINCI_LPSC_UART1,
208};
209
210static struct clk uart2_clk = {
211 .name = "uart2",
212 .parent = &pll1_sysclk2,
213 .lpsc = DAVINCI_LPSC_UART2,
214};
215
216static struct clk i2c_clk = {
217 .name = "i2c",
218 .parent = &pll1_aux_clk,
219 .lpsc = DAVINCI_LPSC_I2C,
220};
221
222static struct clk asp0_clk = {
223 .name = "asp0",
224 .parent = &pll1_sysclk2,
225 .lpsc = DAVINCI_LPSC_McBSP,
226};
227
228static struct clk asp1_clk = {
229 .name = "asp1",
230 .parent = &pll1_sysclk2,
231 .lpsc = DM355_LPSC_McBSP1,
232};
233
234static struct clk mmcsd0_clk = {
235 .name = "mmcsd0",
236 .parent = &pll1_sysclk2,
237 .lpsc = DAVINCI_LPSC_MMC_SD,
238};
239
240static struct clk mmcsd1_clk = {
241 .name = "mmcsd1",
242 .parent = &pll1_sysclk2,
243 .lpsc = DM355_LPSC_MMC_SD1,
244};
245
246static struct clk spi0_clk = {
247 .name = "spi0",
248 .parent = &pll1_sysclk2,
249 .lpsc = DAVINCI_LPSC_SPI,
250};
251
252static struct clk spi1_clk = {
253 .name = "spi1",
254 .parent = &pll1_sysclk2,
255 .lpsc = DM355_LPSC_SPI1,
256};
257
258static struct clk spi2_clk = {
259 .name = "spi2",
260 .parent = &pll1_sysclk2,
261 .lpsc = DM355_LPSC_SPI2,
262};
263
264static struct clk gpio_clk = {
265 .name = "gpio",
266 .parent = &pll1_sysclk2,
267 .lpsc = DAVINCI_LPSC_GPIO,
268};
269
270static struct clk aemif_clk = {
271 .name = "aemif",
272 .parent = &pll1_sysclk2,
273 .lpsc = DAVINCI_LPSC_AEMIF,
274};
275
276static struct clk pwm0_clk = {
277 .name = "pwm0",
278 .parent = &pll1_aux_clk,
279 .lpsc = DAVINCI_LPSC_PWM0,
280};
281
282static struct clk pwm1_clk = {
283 .name = "pwm1",
284 .parent = &pll1_aux_clk,
285 .lpsc = DAVINCI_LPSC_PWM1,
286};
287
288static struct clk pwm2_clk = {
289 .name = "pwm2",
290 .parent = &pll1_aux_clk,
291 .lpsc = DAVINCI_LPSC_PWM2,
292};
293
294static struct clk pwm3_clk = {
295 .name = "pwm3",
296 .parent = &pll1_aux_clk,
297 .lpsc = DM355_LPSC_PWM3,
298};
299
300static struct clk timer0_clk = {
301 .name = "timer0",
302 .parent = &pll1_aux_clk,
303 .lpsc = DAVINCI_LPSC_TIMER0,
304};
305
306static struct clk timer1_clk = {
307 .name = "timer1",
308 .parent = &pll1_aux_clk,
309 .lpsc = DAVINCI_LPSC_TIMER1,
310};
311
312static struct clk timer2_clk = {
313 .name = "timer2",
314 .parent = &pll1_aux_clk,
315 .lpsc = DAVINCI_LPSC_TIMER2,
316 .usecount = 1, /* REVISIT: why cant' this be disabled? */
317};
318
319static struct clk timer3_clk = {
320 .name = "timer3",
321 .parent = &pll1_aux_clk,
322 .lpsc = DM355_LPSC_TIMER3,
323};
324
325static struct clk rto_clk = {
326 .name = "rto",
327 .parent = &pll1_aux_clk,
328 .lpsc = DM355_LPSC_RTO,
329};
330
331static struct clk usb_clk = {
332 .name = "usb",
333 .parent = &pll1_sysclk2,
334 .lpsc = DAVINCI_LPSC_USB,
335};
336
337static struct davinci_clk dm355_clks[] = {
338 CLK(NULL, "ref", &ref_clk),
339 CLK(NULL, "pll1", &pll1_clk),
340 CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
341 CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
342 CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
343 CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
344 CLK(NULL, "pll1_aux", &pll1_aux_clk),
345 CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
346 CLK(NULL, "vpss_dac", &vpss_dac_clk),
347 CLK(NULL, "vpss_master", &vpss_master_clk),
348 CLK(NULL, "vpss_slave", &vpss_slave_clk),
349 CLK(NULL, "clkout1", &clkout1_clk),
350 CLK(NULL, "clkout2", &clkout2_clk),
351 CLK(NULL, "pll2", &pll2_clk),
352 CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
353 CLK(NULL, "pll2_sysclkbp", &pll2_sysclkbp),
354 CLK(NULL, "clkout3", &clkout3_clk),
355 CLK(NULL, "arm", &arm_clk),
356 CLK(NULL, "mjcp", &mjcp_clk),
357 CLK(NULL, "uart0", &uart0_clk),
358 CLK(NULL, "uart1", &uart1_clk),
359 CLK(NULL, "uart2", &uart2_clk),
360 CLK("i2c_davinci.1", NULL, &i2c_clk),
Kevin Hilman61aa0732009-07-15 08:47:48 -0700361 CLK("davinci-asp.0", NULL, &asp0_clk),
362 CLK("davinci-asp.1", NULL, &asp1_clk),
Kevin Hilman95a34772009-04-29 12:10:55 -0700363 CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
364 CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
365 CLK(NULL, "spi0", &spi0_clk),
366 CLK(NULL, "spi1", &spi1_clk),
367 CLK(NULL, "spi2", &spi2_clk),
368 CLK(NULL, "gpio", &gpio_clk),
369 CLK(NULL, "aemif", &aemif_clk),
370 CLK(NULL, "pwm0", &pwm0_clk),
371 CLK(NULL, "pwm1", &pwm1_clk),
372 CLK(NULL, "pwm2", &pwm2_clk),
373 CLK(NULL, "pwm3", &pwm3_clk),
374 CLK(NULL, "timer0", &timer0_clk),
375 CLK(NULL, "timer1", &timer1_clk),
376 CLK("watchdog", NULL, &timer2_clk),
377 CLK(NULL, "timer3", &timer3_clk),
378 CLK(NULL, "rto", &rto_clk),
379 CLK(NULL, "usb", &usb_clk),
380 CLK(NULL, NULL, NULL),
381};
382
383/*----------------------------------------------------------------------*/
384
385static u64 dm355_spi0_dma_mask = DMA_BIT_MASK(32);
386
387static struct resource dm355_spi0_resources[] = {
388 {
389 .start = 0x01c66000,
390 .end = 0x01c667ff,
391 .flags = IORESOURCE_MEM,
392 },
393 {
394 .start = IRQ_DM355_SPINT0_1,
395 .flags = IORESOURCE_IRQ,
396 },
397 /* Not yet used, so not included:
398 * IORESOURCE_IRQ:
399 * - IRQ_DM355_SPINT0_0
400 * IORESOURCE_DMA:
401 * - DAVINCI_DMA_SPI_SPIX
402 * - DAVINCI_DMA_SPI_SPIR
403 */
404};
405
406static struct platform_device dm355_spi0_device = {
407 .name = "spi_davinci",
408 .id = 0,
409 .dev = {
410 .dma_mask = &dm355_spi0_dma_mask,
411 .coherent_dma_mask = DMA_BIT_MASK(32),
412 },
413 .num_resources = ARRAY_SIZE(dm355_spi0_resources),
414 .resource = dm355_spi0_resources,
415};
416
417void __init dm355_init_spi0(unsigned chipselect_mask,
418 struct spi_board_info *info, unsigned len)
419{
420 /* for now, assume we need MISO */
421 davinci_cfg_reg(DM355_SPI0_SDI);
422
423 /* not all slaves will be wired up */
424 if (chipselect_mask & BIT(0))
425 davinci_cfg_reg(DM355_SPI0_SDENA0);
426 if (chipselect_mask & BIT(1))
427 davinci_cfg_reg(DM355_SPI0_SDENA1);
428
429 spi_register_board_info(info, len);
430
431 platform_device_register(&dm355_spi0_device);
432}
433
434/*----------------------------------------------------------------------*/
435
Mark A. Greer55700782009-04-15 12:42:06 -0700436#define PINMUX0 0x00
437#define PINMUX1 0x04
438#define PINMUX2 0x08
439#define PINMUX3 0x0c
440#define PINMUX4 0x10
441#define INTMUX 0x18
442#define EVTMUX 0x1c
443
Kevin Hilman95a34772009-04-29 12:10:55 -0700444/*
445 * Device specific mux setup
446 *
447 * soc description mux mode mode mux dbg
448 * reg offset mask mode
449 */
450static const struct mux_config dm355_pins[] = {
Mark A. Greer0e585952009-04-15 12:39:48 -0700451#ifdef CONFIG_DAVINCI_MUX
Kevin Hilman95a34772009-04-29 12:10:55 -0700452MUX_CFG(DM355, MMCSD0, 4, 2, 1, 0, false)
453
454MUX_CFG(DM355, SD1_CLK, 3, 6, 1, 1, false)
455MUX_CFG(DM355, SD1_CMD, 3, 7, 1, 1, false)
456MUX_CFG(DM355, SD1_DATA3, 3, 8, 3, 1, false)
457MUX_CFG(DM355, SD1_DATA2, 3, 10, 3, 1, false)
458MUX_CFG(DM355, SD1_DATA1, 3, 12, 3, 1, false)
459MUX_CFG(DM355, SD1_DATA0, 3, 14, 3, 1, false)
460
461MUX_CFG(DM355, I2C_SDA, 3, 19, 1, 1, false)
462MUX_CFG(DM355, I2C_SCL, 3, 20, 1, 1, false)
463
464MUX_CFG(DM355, MCBSP0_BDX, 3, 0, 1, 1, false)
465MUX_CFG(DM355, MCBSP0_X, 3, 1, 1, 1, false)
466MUX_CFG(DM355, MCBSP0_BFSX, 3, 2, 1, 1, false)
467MUX_CFG(DM355, MCBSP0_BDR, 3, 3, 1, 1, false)
468MUX_CFG(DM355, MCBSP0_R, 3, 4, 1, 1, false)
469MUX_CFG(DM355, MCBSP0_BFSR, 3, 5, 1, 1, false)
470
471MUX_CFG(DM355, SPI0_SDI, 4, 1, 1, 0, false)
472MUX_CFG(DM355, SPI0_SDENA0, 4, 0, 1, 0, false)
473MUX_CFG(DM355, SPI0_SDENA1, 3, 28, 1, 1, false)
474
475INT_CFG(DM355, INT_EDMA_CC, 2, 1, 1, false)
476INT_CFG(DM355, INT_EDMA_TC0_ERR, 3, 1, 1, false)
477INT_CFG(DM355, INT_EDMA_TC1_ERR, 4, 1, 1, false)
478
479EVT_CFG(DM355, EVT8_ASP1_TX, 0, 1, 0, false)
480EVT_CFG(DM355, EVT9_ASP1_RX, 1, 1, 0, false)
481EVT_CFG(DM355, EVT26_MMC0_RX, 2, 1, 0, false)
Sandeep Paulraj1aebb502009-08-21 12:38:11 -0400482
483MUX_CFG(DM355, VOUT_FIELD, 1, 18, 3, 1, false)
484MUX_CFG(DM355, VOUT_FIELD_G70, 1, 18, 3, 0, false)
485MUX_CFG(DM355, VOUT_HVSYNC, 1, 16, 1, 0, false)
486MUX_CFG(DM355, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
487MUX_CFG(DM355, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400488
489MUX_CFG(DM355, VIN_PCLK, 0, 14, 1, 1, false)
490MUX_CFG(DM355, VIN_CAM_WEN, 0, 13, 1, 1, false)
491MUX_CFG(DM355, VIN_CAM_VD, 0, 12, 1, 1, false)
492MUX_CFG(DM355, VIN_CAM_HD, 0, 11, 1, 1, false)
493MUX_CFG(DM355, VIN_YIN_EN, 0, 10, 1, 1, false)
494MUX_CFG(DM355, VIN_CINL_EN, 0, 0, 0xff, 0x55, false)
495MUX_CFG(DM355, VIN_CINH_EN, 0, 8, 3, 3, false)
Mark A. Greer0e585952009-04-15 12:39:48 -0700496#endif
Kevin Hilman95a34772009-04-29 12:10:55 -0700497};
498
Mark A. Greer673dd362009-04-15 12:40:00 -0700499static u8 dm355_default_priorities[DAVINCI_N_AINTC_IRQ] = {
500 [IRQ_DM355_CCDC_VDINT0] = 2,
501 [IRQ_DM355_CCDC_VDINT1] = 6,
502 [IRQ_DM355_CCDC_VDINT2] = 6,
503 [IRQ_DM355_IPIPE_HST] = 6,
504 [IRQ_DM355_H3AINT] = 6,
505 [IRQ_DM355_IPIPE_SDR] = 6,
506 [IRQ_DM355_IPIPEIFINT] = 6,
507 [IRQ_DM355_OSDINT] = 7,
508 [IRQ_DM355_VENCINT] = 6,
509 [IRQ_ASQINT] = 6,
510 [IRQ_IMXINT] = 6,
511 [IRQ_USBINT] = 4,
512 [IRQ_DM355_RTOINT] = 4,
513 [IRQ_DM355_UARTINT2] = 7,
514 [IRQ_DM355_TINT6] = 7,
515 [IRQ_CCINT0] = 5, /* dma */
516 [IRQ_CCERRINT] = 5, /* dma */
517 [IRQ_TCERRINT0] = 5, /* dma */
518 [IRQ_TCERRINT] = 5, /* dma */
519 [IRQ_DM355_SPINT2_1] = 7,
520 [IRQ_DM355_TINT7] = 4,
521 [IRQ_DM355_SDIOINT0] = 7,
522 [IRQ_MBXINT] = 7,
523 [IRQ_MBRINT] = 7,
524 [IRQ_MMCINT] = 7,
525 [IRQ_DM355_MMCINT1] = 7,
526 [IRQ_DM355_PWMINT3] = 7,
527 [IRQ_DDRINT] = 7,
528 [IRQ_AEMIFINT] = 7,
529 [IRQ_DM355_SDIOINT1] = 4,
530 [IRQ_TINT0_TINT12] = 2, /* clockevent */
531 [IRQ_TINT0_TINT34] = 2, /* clocksource */
532 [IRQ_TINT1_TINT12] = 7, /* DSP timer */
533 [IRQ_TINT1_TINT34] = 7, /* system tick */
534 [IRQ_PWMINT0] = 7,
535 [IRQ_PWMINT1] = 7,
536 [IRQ_PWMINT2] = 7,
537 [IRQ_I2C] = 3,
538 [IRQ_UARTINT0] = 3,
539 [IRQ_UARTINT1] = 3,
540 [IRQ_DM355_SPINT0_0] = 3,
541 [IRQ_DM355_SPINT0_1] = 3,
542 [IRQ_DM355_GPIO0] = 3,
543 [IRQ_DM355_GPIO1] = 7,
544 [IRQ_DM355_GPIO2] = 4,
545 [IRQ_DM355_GPIO3] = 4,
546 [IRQ_DM355_GPIO4] = 7,
547 [IRQ_DM355_GPIO5] = 7,
548 [IRQ_DM355_GPIO6] = 7,
549 [IRQ_DM355_GPIO7] = 7,
550 [IRQ_DM355_GPIO8] = 7,
551 [IRQ_DM355_GPIO9] = 7,
552 [IRQ_DM355_GPIOBNK0] = 7,
553 [IRQ_DM355_GPIOBNK1] = 7,
554 [IRQ_DM355_GPIOBNK2] = 7,
555 [IRQ_DM355_GPIOBNK3] = 7,
556 [IRQ_DM355_GPIOBNK4] = 7,
557 [IRQ_DM355_GPIOBNK5] = 7,
558 [IRQ_DM355_GPIOBNK6] = 7,
559 [IRQ_COMMTX] = 7,
560 [IRQ_COMMRX] = 7,
561 [IRQ_EMUINT] = 7,
562};
563
Kevin Hilman95a34772009-04-29 12:10:55 -0700564/*----------------------------------------------------------------------*/
565
566static const s8 dma_chan_dm355_no_event[] = {
567 12, 13, 24, 56, 57,
568 58, 59, 60, 61, 62,
569 63,
570 -1
571};
572
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400573static const s8
574queue_tc_mapping[][2] = {
575 /* {event queue no, TC no} */
576 {0, 0},
577 {1, 1},
578 {-1, -1},
579};
580
581static const s8
582queue_priority_mapping[][2] = {
583 /* {event queue no, Priority} */
584 {0, 3},
585 {1, 7},
586 {-1, -1},
587};
588
589static struct edma_soc_info dm355_edma_info[] = {
590 {
591 .n_channel = 64,
592 .n_region = 4,
593 .n_slot = 128,
594 .n_tc = 2,
595 .n_cc = 1,
596 .noevent = dma_chan_dm355_no_event,
597 .queue_tc_mapping = queue_tc_mapping,
598 .queue_priority_mapping = queue_priority_mapping,
599 },
Kevin Hilman95a34772009-04-29 12:10:55 -0700600};
601
602static struct resource edma_resources[] = {
603 {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400604 .name = "edma_cc0",
Kevin Hilman95a34772009-04-29 12:10:55 -0700605 .start = 0x01c00000,
606 .end = 0x01c00000 + SZ_64K - 1,
607 .flags = IORESOURCE_MEM,
608 },
609 {
610 .name = "edma_tc0",
611 .start = 0x01c10000,
612 .end = 0x01c10000 + SZ_1K - 1,
613 .flags = IORESOURCE_MEM,
614 },
615 {
616 .name = "edma_tc1",
617 .start = 0x01c10400,
618 .end = 0x01c10400 + SZ_1K - 1,
619 .flags = IORESOURCE_MEM,
620 },
621 {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400622 .name = "edma0",
Kevin Hilman95a34772009-04-29 12:10:55 -0700623 .start = IRQ_CCINT0,
624 .flags = IORESOURCE_IRQ,
625 },
626 {
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400627 .name = "edma0_err",
Kevin Hilman95a34772009-04-29 12:10:55 -0700628 .start = IRQ_CCERRINT,
629 .flags = IORESOURCE_IRQ,
630 },
631 /* not using (or muxing) TC*_ERR */
632};
633
634static struct platform_device dm355_edma_device = {
635 .name = "edma",
Sudhakar Rajashekhara60902a22009-05-21 07:41:35 -0400636 .id = 0,
637 .dev.platform_data = dm355_edma_info,
Kevin Hilman95a34772009-04-29 12:10:55 -0700638 .num_resources = ARRAY_SIZE(edma_resources),
639 .resource = edma_resources,
640};
641
Chaithrika U S25acf552009-06-05 06:28:08 -0400642static struct resource dm355_asp1_resources[] = {
643 {
644 .start = DAVINCI_ASP1_BASE,
645 .end = DAVINCI_ASP1_BASE + SZ_8K - 1,
646 .flags = IORESOURCE_MEM,
647 },
648 {
649 .start = DAVINCI_DMA_ASP1_TX,
650 .end = DAVINCI_DMA_ASP1_TX,
651 .flags = IORESOURCE_DMA,
652 },
653 {
654 .start = DAVINCI_DMA_ASP1_RX,
655 .end = DAVINCI_DMA_ASP1_RX,
656 .flags = IORESOURCE_DMA,
657 },
658};
659
660static struct platform_device dm355_asp1_device = {
661 .name = "davinci-asp",
Kevin Hilman61aa0732009-07-15 08:47:48 -0700662 .id = 1,
Chaithrika U S25acf552009-06-05 06:28:08 -0400663 .num_resources = ARRAY_SIZE(dm355_asp1_resources),
664 .resource = dm355_asp1_resources,
665};
666
Muralidharan Karicheri77c8b5f2010-01-13 20:27:08 -0300667static void dm355_ccdc_setup_pinmux(void)
668{
669 davinci_cfg_reg(DM355_VIN_PCLK);
670 davinci_cfg_reg(DM355_VIN_CAM_WEN);
671 davinci_cfg_reg(DM355_VIN_CAM_VD);
672 davinci_cfg_reg(DM355_VIN_CAM_HD);
673 davinci_cfg_reg(DM355_VIN_YIN_EN);
674 davinci_cfg_reg(DM355_VIN_CINL_EN);
675 davinci_cfg_reg(DM355_VIN_CINH_EN);
676}
677
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400678static struct resource dm355_vpss_resources[] = {
679 {
680 /* VPSS BL Base address */
681 .name = "vpss",
682 .start = 0x01c70800,
683 .end = 0x01c70800 + 0xff,
684 .flags = IORESOURCE_MEM,
685 },
686 {
687 /* VPSS CLK Base address */
688 .name = "vpss",
689 .start = 0x01c70000,
690 .end = 0x01c70000 + 0xf,
691 .flags = IORESOURCE_MEM,
692 },
693};
694
695static struct platform_device dm355_vpss_device = {
696 .name = "vpss",
697 .id = -1,
698 .dev.platform_data = "dm355_vpss",
699 .num_resources = ARRAY_SIZE(dm355_vpss_resources),
700 .resource = dm355_vpss_resources,
701};
702
703static struct resource vpfe_resources[] = {
704 {
705 .start = IRQ_VDINT0,
706 .end = IRQ_VDINT0,
707 .flags = IORESOURCE_IRQ,
708 },
709 {
710 .start = IRQ_VDINT1,
711 .end = IRQ_VDINT1,
712 .flags = IORESOURCE_IRQ,
713 },
Muralidharan Karicheri77c8b5f2010-01-13 20:27:08 -0300714};
715
716static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
717static struct resource dm355_ccdc_resource[] = {
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400718 /* CCDC Base address */
719 {
720 .flags = IORESOURCE_MEM,
721 .start = 0x01c70600,
722 .end = 0x01c70600 + 0x1ff,
723 },
724};
Muralidharan Karicheri77c8b5f2010-01-13 20:27:08 -0300725static struct platform_device dm355_ccdc_dev = {
726 .name = "dm355_ccdc",
727 .id = -1,
728 .num_resources = ARRAY_SIZE(dm355_ccdc_resource),
729 .resource = dm355_ccdc_resource,
730 .dev = {
731 .dma_mask = &vpfe_capture_dma_mask,
732 .coherent_dma_mask = DMA_BIT_MASK(32),
733 .platform_data = dm355_ccdc_setup_pinmux,
734 },
735};
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400736
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400737static struct platform_device vpfe_capture_dev = {
738 .name = CAPTURE_DRV_NAME,
739 .id = -1,
740 .num_resources = ARRAY_SIZE(vpfe_resources),
741 .resource = vpfe_resources,
742 .dev = {
743 .dma_mask = &vpfe_capture_dma_mask,
744 .coherent_dma_mask = DMA_BIT_MASK(32),
745 },
746};
747
748void dm355_set_vpfe_config(struct vpfe_config *cfg)
749{
750 vpfe_capture_dev.dev.platform_data = cfg;
751}
752
Kevin Hilman95a34772009-04-29 12:10:55 -0700753/*----------------------------------------------------------------------*/
754
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700755static struct map_desc dm355_io_desc[] = {
756 {
757 .virtual = IO_VIRT,
758 .pfn = __phys_to_pfn(IO_PHYS),
759 .length = IO_SIZE,
760 .type = MT_DEVICE
761 },
David Brownell0d04eb42009-04-30 17:35:48 -0700762 {
763 .virtual = SRAM_VIRT,
764 .pfn = __phys_to_pfn(0x00010000),
765 .length = SZ_32K,
766 /* MT_MEMORY_NONCACHED requires supersection alignment */
767 .type = MT_DEVICE,
768 },
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700769};
770
Mark A. Greerb9ab1272009-04-15 12:39:09 -0700771/* Contents of JTAG ID register used to identify exact cpu type */
772static struct davinci_id dm355_ids[] = {
773 {
774 .variant = 0x0,
775 .part_no = 0xb73b,
776 .manufacturer = 0x00f,
777 .cpu_id = DAVINCI_CPU_ID_DM355,
778 .name = "dm355",
779 },
780};
781
Mark A. Greerd81d1882009-04-15 12:39:33 -0700782static void __iomem *dm355_psc_bases[] = {
783 IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
784};
785
Mark A. Greerf64691b2009-04-15 12:40:11 -0700786/*
787 * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
788 * T0_TOP: Timer 0, top : clocksource for generic timekeeping
789 * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
790 * T1_TOP: Timer 1, top : <unused>
791 */
792struct davinci_timer_info dm355_timer_info = {
793 .timers = davinci_timer_instance,
794 .clockevent_id = T0_BOT,
795 .clocksource_id = T0_TOP,
796};
797
Mark A. Greer65e866a2009-03-18 12:36:08 -0500798static struct plat_serial8250_port dm355_serial_platform_data[] = {
799 {
800 .mapbase = DAVINCI_UART0_BASE,
801 .irq = IRQ_UARTINT0,
802 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
803 UPF_IOREMAP,
804 .iotype = UPIO_MEM,
805 .regshift = 2,
806 },
807 {
808 .mapbase = DAVINCI_UART1_BASE,
809 .irq = IRQ_UARTINT1,
810 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
811 UPF_IOREMAP,
812 .iotype = UPIO_MEM,
813 .regshift = 2,
814 },
815 {
816 .mapbase = DM355_UART2_BASE,
817 .irq = IRQ_DM355_UARTINT2,
818 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
819 UPF_IOREMAP,
820 .iotype = UPIO_MEM,
821 .regshift = 2,
822 },
823 {
824 .flags = 0
825 },
826};
827
828static struct platform_device dm355_serial_device = {
829 .name = "serial8250",
830 .id = PLAT8250_DEV_PLATFORM,
831 .dev = {
832 .platform_data = dm355_serial_platform_data,
833 },
834};
835
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700836static struct davinci_soc_info davinci_soc_info_dm355 = {
837 .io_desc = dm355_io_desc,
838 .io_desc_num = ARRAY_SIZE(dm355_io_desc),
Mark A. Greerb9ab1272009-04-15 12:39:09 -0700839 .jtag_id_base = IO_ADDRESS(0x01c40028),
840 .ids = dm355_ids,
841 .ids_num = ARRAY_SIZE(dm355_ids),
Mark A. Greer66e0c392009-04-15 12:39:23 -0700842 .cpu_clks = dm355_clks,
Mark A. Greerd81d1882009-04-15 12:39:33 -0700843 .psc_bases = dm355_psc_bases,
844 .psc_bases_num = ARRAY_SIZE(dm355_psc_bases),
Mark A. Greer0e585952009-04-15 12:39:48 -0700845 .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
846 .pinmux_pins = dm355_pins,
847 .pinmux_pins_num = ARRAY_SIZE(dm355_pins),
Mark A. Greer673dd362009-04-15 12:40:00 -0700848 .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
849 .intc_type = DAVINCI_INTC_TYPE_AINTC,
850 .intc_irq_prios = dm355_default_priorities,
851 .intc_irq_num = DAVINCI_N_AINTC_IRQ,
Mark A. Greerf64691b2009-04-15 12:40:11 -0700852 .timer_info = &dm355_timer_info,
Mark A. Greera9949552009-04-15 12:40:35 -0700853 .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
854 .gpio_num = 104,
855 .gpio_irq = IRQ_DM355_GPIOBNK0,
Mark A. Greer65e866a2009-03-18 12:36:08 -0500856 .serial_dev = &dm355_serial_device,
David Brownell0d04eb42009-04-30 17:35:48 -0700857 .sram_dma = 0x00010000,
858 .sram_len = SZ_32K,
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700859};
860
Chaithrika U S25acf552009-06-05 06:28:08 -0400861void __init dm355_init_asp1(u32 evt_enable, struct snd_platform_data *pdata)
862{
863 /* we don't use ASP1 IRQs, or we'd need to mux them ... */
864 if (evt_enable & ASP1_TX_EVT_EN)
865 davinci_cfg_reg(DM355_EVT8_ASP1_TX);
866
867 if (evt_enable & ASP1_RX_EVT_EN)
868 davinci_cfg_reg(DM355_EVT9_ASP1_RX);
869
870 dm355_asp1_device.dev.platform_data = pdata;
871 platform_device_register(&dm355_asp1_device);
872}
873
Kevin Hilman95a34772009-04-29 12:10:55 -0700874void __init dm355_init(void)
875{
Mark A. Greer79c3c0b2009-04-15 12:38:58 -0700876 davinci_common_init(&davinci_soc_info_dm355);
Kevin Hilman95a34772009-04-29 12:10:55 -0700877}
878
879static int __init dm355_init_devices(void)
880{
881 if (!cpu_is_davinci_dm355())
882 return 0;
883
Muralidharan Karicheri77c8b5f2010-01-13 20:27:08 -0300884 /* Add ccdc clock aliases */
885 clk_add_alias("master", dm355_ccdc_dev.name, "vpss_master", NULL);
886 clk_add_alias("slave", dm355_ccdc_dev.name, "vpss_master", NULL);
Kevin Hilman95a34772009-04-29 12:10:55 -0700887 davinci_cfg_reg(DM355_INT_EDMA_CC);
888 platform_device_register(&dm355_edma_device);
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400889 platform_device_register(&dm355_vpss_device);
Muralidharan Karicheri77c8b5f2010-01-13 20:27:08 -0300890 platform_device_register(&dm355_ccdc_dev);
Muralidharan Karicheri51e68e22009-09-16 12:02:50 -0400891 platform_device_register(&vpfe_capture_dev);
892
Kevin Hilman95a34772009-04-29 12:10:55 -0700893 return 0;
894}
895postcore_initcall(dm355_init_devices);