blob: 04a3cb72c5ab61bdac482a3c404c9c51a5a7a7b3 [file] [log] [blame]
Kevin Hilman7c6337e2007-04-30 19:37:19 +01001/*
2 * TI DaVinci Power and Sleep Controller (PSC)
3 *
4 * Copyright (C) 2006 Texas Instruments.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 *
20 */
21#include <linux/kernel.h>
Kevin Hilman7c6337e2007-04-30 19:37:19 +010022#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Kevin Hilman7c6337e2007-04-30 19:37:19 +010024
Kevin Hilmanc5b736d2009-03-20 17:29:01 -070025#include <mach/cputype.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/psc.h>
Kevin Hilman7c6337e2007-04-30 19:37:19 +010027
Vladimir Barinov83f53222007-07-10 13:10:04 +010028/* PSC register offsets */
29#define EPCPR 0x070
30#define PTCMD 0x120
31#define PTSTAT 0x128
32#define PDSTAT 0x200
33#define PDCTL1 0x304
34#define MDSTAT 0x800
35#define MDCTL 0xA00
Kevin Hilman7c6337e2007-04-30 19:37:19 +010036
Mark A. Greerfe277d92009-03-26 19:33:21 -070037#define MDSTAT_STATE_MASK 0x1f
Kevin Hilman7c6337e2007-04-30 19:37:19 +010038
Kevin Hilmanc5b736d2009-03-20 17:29:01 -070039/* Return nonzero iff the domain's clock is active */
Mark A. Greerd81d1882009-04-15 12:39:33 -070040int __init davinci_psc_is_clk_active(unsigned int ctlr, unsigned int id)
Kevin Hilman7c6337e2007-04-30 19:37:19 +010041{
Mark A. Greerd81d1882009-04-15 12:39:33 -070042 void __iomem *psc_base;
43 u32 mdstat;
44 struct davinci_soc_info *soc_info = &davinci_soc_info;
45
46 if (!soc_info->psc_bases || (ctlr >= soc_info->psc_bases_num)) {
47 pr_warning("PSC: Bad psc data: 0x%x[%d]\n",
48 (int)soc_info->psc_bases, ctlr);
49 return 0;
50 }
51
52 psc_base = soc_info->psc_bases[ctlr];
53 mdstat = __raw_readl(psc_base + MDSTAT + 4 * id);
Kevin Hilmanc5b736d2009-03-20 17:29:01 -070054
55 /* if clocked, state can be "Enable" or "SyncReset" */
56 return mdstat & BIT(12);
Kevin Hilman7c6337e2007-04-30 19:37:19 +010057}
58
59/* Enable or disable a PSC domain */
Mark A. Greerd81d1882009-04-15 12:39:33 -070060void davinci_psc_config(unsigned int domain, unsigned int ctlr,
61 unsigned int id, char enable)
Kevin Hilman7c6337e2007-04-30 19:37:19 +010062{
Mark A. Greerfe277d92009-03-26 19:33:21 -070063 u32 epcpr, ptcmd, ptstat, pdstat, pdctl1, mdstat, mdctl;
Mark A. Greerd81d1882009-04-15 12:39:33 -070064 void __iomem *psc_base;
65 struct davinci_soc_info *soc_info = &davinci_soc_info;
Mark A. Greerfe277d92009-03-26 19:33:21 -070066 u32 next_state = enable ? 0x3 : 0x2; /* 0x3 enables, 0x2 disables */
Kevin Hilman7c6337e2007-04-30 19:37:19 +010067
Mark A. Greerd81d1882009-04-15 12:39:33 -070068 if (!soc_info->psc_bases || (ctlr >= soc_info->psc_bases_num)) {
69 pr_warning("PSC: Bad psc data: 0x%x[%d]\n",
70 (int)soc_info->psc_bases, ctlr);
71 return;
72 }
73
74 psc_base = soc_info->psc_bases[ctlr];
75
Kevin Hilmanc5b736d2009-03-20 17:29:01 -070076 mdctl = __raw_readl(psc_base + MDCTL + 4 * id);
Mark A. Greerfe277d92009-03-26 19:33:21 -070077 mdctl &= ~MDSTAT_STATE_MASK;
78 mdctl |= next_state;
Kevin Hilmanc5b736d2009-03-20 17:29:01 -070079 __raw_writel(mdctl, psc_base + MDCTL + 4 * id);
Kevin Hilman7c6337e2007-04-30 19:37:19 +010080
Kevin Hilmanc5b736d2009-03-20 17:29:01 -070081 pdstat = __raw_readl(psc_base + PDSTAT);
Vladimir Barinov83f53222007-07-10 13:10:04 +010082 if ((pdstat & 0x00000001) == 0) {
Kevin Hilmanc5b736d2009-03-20 17:29:01 -070083 pdctl1 = __raw_readl(psc_base + PDCTL1);
Vladimir Barinov83f53222007-07-10 13:10:04 +010084 pdctl1 |= 0x1;
Kevin Hilmanc5b736d2009-03-20 17:29:01 -070085 __raw_writel(pdctl1, psc_base + PDCTL1);
Kevin Hilman7c6337e2007-04-30 19:37:19 +010086
Vladimir Barinov83f53222007-07-10 13:10:04 +010087 ptcmd = 1 << domain;
Kevin Hilmanc5b736d2009-03-20 17:29:01 -070088 __raw_writel(ptcmd, psc_base + PTCMD);
Vladimir Barinov83f53222007-07-10 13:10:04 +010089
90 do {
Kevin Hilmanc5b736d2009-03-20 17:29:01 -070091 epcpr = __raw_readl(psc_base + EPCPR);
Vladimir Barinov83f53222007-07-10 13:10:04 +010092 } while ((((epcpr >> domain) & 1) == 0));
93
Kevin Hilmanc5b736d2009-03-20 17:29:01 -070094 pdctl1 = __raw_readl(psc_base + PDCTL1);
Vladimir Barinov83f53222007-07-10 13:10:04 +010095 pdctl1 |= 0x100;
Kevin Hilmanc5b736d2009-03-20 17:29:01 -070096 __raw_writel(pdctl1, psc_base + PDCTL1);
Vladimir Barinov83f53222007-07-10 13:10:04 +010097
98 do {
Kevin Hilmanc5b736d2009-03-20 17:29:01 -070099 ptstat = __raw_readl(psc_base +
Vladimir Barinov83f53222007-07-10 13:10:04 +0100100 PTSTAT);
101 } while (!(((ptstat >> domain) & 1) == 0));
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100102 } else {
Vladimir Barinov83f53222007-07-10 13:10:04 +0100103 ptcmd = 1 << domain;
Kevin Hilmanc5b736d2009-03-20 17:29:01 -0700104 __raw_writel(ptcmd, psc_base + PTCMD);
Vladimir Barinov83f53222007-07-10 13:10:04 +0100105
106 do {
Kevin Hilmanc5b736d2009-03-20 17:29:01 -0700107 ptstat = __raw_readl(psc_base + PTSTAT);
Vladimir Barinov83f53222007-07-10 13:10:04 +0100108 } while (!(((ptstat >> domain) & 1) == 0));
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100109 }
110
Vladimir Barinov83f53222007-07-10 13:10:04 +0100111 do {
Kevin Hilmanc5b736d2009-03-20 17:29:01 -0700112 mdstat = __raw_readl(psc_base + MDSTAT + 4 * id);
Mark A. Greerfe277d92009-03-26 19:33:21 -0700113 } while (!((mdstat & MDSTAT_STATE_MASK) == next_state));
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100114}