blob: 1d0f9d8aff2e93583ba5ff0793f80d0f991f4786 [file] [log] [blame]
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +01001/*
2 * arch/arm/mach-ep93xx/clock.c
3 * Clock control for Cirrus EP93xx chips.
4 *
5 * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or (at
10 * your option) any later version.
11 */
12
13#include <linux/kernel.h>
14#include <linux/clk.h>
15#include <linux/err.h>
Lennert Buytenhek51dd2492007-02-04 22:45:33 +010016#include <linux/module.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010017#include <linux/string.h>
Russell Kingfced80c2008-09-06 12:10:45 +010018#include <linux/io.h>
Hartley Sweetenebd00c02009-10-08 23:44:41 +010019#include <linux/spinlock.h>
20
21#include <mach/hardware.h>
Russell Kingae696fd2008-11-30 17:11:49 +000022
23#include <asm/clkdev.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010024#include <asm/div64.h>
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010025
Hartley Sweetenff05c032009-05-07 18:41:47 +010026
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010027struct clk {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010028 struct clk *parent;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010029 unsigned long rate;
30 int users;
Hartley Sweetenff05c032009-05-07 18:41:47 +010031 int sw_locked;
Hartley Sweetenc3e3bad2009-07-06 17:40:53 +010032 void __iomem *enable_reg;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010033 u32 enable_mask;
Hartley Sweetenff05c032009-05-07 18:41:47 +010034
35 unsigned long (*get_rate)(struct clk *clk);
Hartley Sweeten701fac82009-06-30 23:06:43 +010036 int (*set_rate)(struct clk *clk, unsigned long rate);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010037};
38
Hartley Sweetenff05c032009-05-07 18:41:47 +010039
40static unsigned long get_uart_rate(struct clk *clk);
41
Hartley Sweeten701fac82009-06-30 23:06:43 +010042static int set_keytchclk_rate(struct clk *clk, unsigned long rate);
Ryan Mallonc6012182009-09-22 16:47:09 -070043static int set_div_rate(struct clk *clk, unsigned long rate);
Hartley Sweetenff05c032009-05-07 18:41:47 +010044
Hartley Sweetenebd00c02009-10-08 23:44:41 +010045
46static struct clk clk_xtali = {
47 .rate = EP93XX_EXT_CLK_RATE,
48};
Hartley Sweetenff05c032009-05-07 18:41:47 +010049static struct clk clk_uart1 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010050 .parent = &clk_xtali,
Hartley Sweetenff05c032009-05-07 18:41:47 +010051 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010052 .enable_reg = EP93XX_SYSCON_DEVCFG,
53 .enable_mask = EP93XX_SYSCON_DEVCFG_U1EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010054 .get_rate = get_uart_rate,
55};
56static struct clk clk_uart2 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010057 .parent = &clk_xtali,
Hartley Sweetenff05c032009-05-07 18:41:47 +010058 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010059 .enable_reg = EP93XX_SYSCON_DEVCFG,
60 .enable_mask = EP93XX_SYSCON_DEVCFG_U2EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010061 .get_rate = get_uart_rate,
62};
63static struct clk clk_uart3 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010064 .parent = &clk_xtali,
Hartley Sweetenff05c032009-05-07 18:41:47 +010065 .sw_locked = 1,
Hartley Sweeten02239f02009-07-08 02:00:49 +010066 .enable_reg = EP93XX_SYSCON_DEVCFG,
67 .enable_mask = EP93XX_SYSCON_DEVCFG_U3EN,
Hartley Sweetenff05c032009-05-07 18:41:47 +010068 .get_rate = get_uart_rate,
Russell Kinged519de2007-04-22 12:30:41 +010069};
Hartley Sweetenebd00c02009-10-08 23:44:41 +010070static struct clk clk_pll1 = {
71 .parent = &clk_xtali,
72};
73static struct clk clk_f = {
74 .parent = &clk_pll1,
75};
76static struct clk clk_h = {
77 .parent = &clk_pll1,
78};
79static struct clk clk_p = {
80 .parent = &clk_pll1,
81};
82static struct clk clk_pll2 = {
83 .parent = &clk_xtali,
84};
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010085static struct clk clk_usb_host = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010086 .parent = &clk_pll2,
Hartley Sweeten40702432009-05-28 20:07:03 +010087 .enable_reg = EP93XX_SYSCON_PWRCNT,
88 .enable_mask = EP93XX_SYSCON_PWRCNT_USH_EN,
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +010089};
Hartley Sweeten701fac82009-06-30 23:06:43 +010090static struct clk clk_keypad = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010091 .parent = &clk_xtali,
Hartley Sweeten701fac82009-06-30 23:06:43 +010092 .sw_locked = 1,
93 .enable_reg = EP93XX_SYSCON_KEYTCHCLKDIV,
94 .enable_mask = EP93XX_SYSCON_KEYTCHCLKDIV_KEN,
95 .set_rate = set_keytchclk_rate,
96};
Hartley Sweetenef123792009-07-29 22:41:06 +010097static struct clk clk_pwm = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +010098 .parent = &clk_xtali,
Hartley Sweetenef123792009-07-29 22:41:06 +010099 .rate = EP93XX_EXT_CLK_RATE,
100};
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100101
Ryan Mallonc6012182009-09-22 16:47:09 -0700102static struct clk clk_video = {
103 .sw_locked = 1,
104 .enable_reg = EP93XX_SYSCON_VIDCLKDIV,
105 .enable_mask = EP93XX_SYSCON_CLKDIV_ENABLE,
106 .set_rate = set_div_rate,
107};
108
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100109/* DMA Clocks */
110static struct clk clk_m2p0 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100111 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100112 .enable_reg = EP93XX_SYSCON_PWRCNT,
113 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P0,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100114};
115static struct clk clk_m2p1 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100116 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100117 .enable_reg = EP93XX_SYSCON_PWRCNT,
118 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P1,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100119};
120static struct clk clk_m2p2 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100121 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100122 .enable_reg = EP93XX_SYSCON_PWRCNT,
123 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P2,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100124};
125static struct clk clk_m2p3 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100126 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100127 .enable_reg = EP93XX_SYSCON_PWRCNT,
128 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P3,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100129};
130static struct clk clk_m2p4 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100131 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100132 .enable_reg = EP93XX_SYSCON_PWRCNT,
133 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P4,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100134};
135static struct clk clk_m2p5 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100136 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100137 .enable_reg = EP93XX_SYSCON_PWRCNT,
138 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P5,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100139};
140static struct clk clk_m2p6 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100141 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100142 .enable_reg = EP93XX_SYSCON_PWRCNT,
143 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P6,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100144};
145static struct clk clk_m2p7 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100146 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100147 .enable_reg = EP93XX_SYSCON_PWRCNT,
148 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P7,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100149};
150static struct clk clk_m2p8 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100151 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100152 .enable_reg = EP93XX_SYSCON_PWRCNT,
153 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P8,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100154};
155static struct clk clk_m2p9 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100156 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100157 .enable_reg = EP93XX_SYSCON_PWRCNT,
158 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P9,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100159};
160static struct clk clk_m2m0 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100161 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100162 .enable_reg = EP93XX_SYSCON_PWRCNT,
163 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M0,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100164};
165static struct clk clk_m2m1 = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100166 .parent = &clk_h,
Hartley Sweeten40702432009-05-28 20:07:03 +0100167 .enable_reg = EP93XX_SYSCON_PWRCNT,
168 .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M1,
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100169};
170
Russell Kingae696fd2008-11-30 17:11:49 +0000171#define INIT_CK(dev,con,ck) \
172 { .dev_id = dev, .con_id = con, .clk = ck }
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100173
Russell Kingae696fd2008-11-30 17:11:49 +0000174static struct clk_lookup clocks[] = {
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100175 INIT_CK(NULL, "xtali", &clk_xtali),
Hartley Sweeten701fac82009-06-30 23:06:43 +0100176 INIT_CK("apb:uart1", NULL, &clk_uart1),
177 INIT_CK("apb:uart2", NULL, &clk_uart2),
178 INIT_CK("apb:uart3", NULL, &clk_uart3),
179 INIT_CK(NULL, "pll1", &clk_pll1),
180 INIT_CK(NULL, "fclk", &clk_f),
181 INIT_CK(NULL, "hclk", &clk_h),
182 INIT_CK(NULL, "pclk", &clk_p),
183 INIT_CK(NULL, "pll2", &clk_pll2),
184 INIT_CK("ep93xx-ohci", NULL, &clk_usb_host),
185 INIT_CK("ep93xx-keypad", NULL, &clk_keypad),
Ryan Mallonc6012182009-09-22 16:47:09 -0700186 INIT_CK("ep93xx-fb", NULL, &clk_video),
Hartley Sweetenef123792009-07-29 22:41:06 +0100187 INIT_CK(NULL, "pwm_clk", &clk_pwm),
Hartley Sweeten701fac82009-06-30 23:06:43 +0100188 INIT_CK(NULL, "m2p0", &clk_m2p0),
189 INIT_CK(NULL, "m2p1", &clk_m2p1),
190 INIT_CK(NULL, "m2p2", &clk_m2p2),
191 INIT_CK(NULL, "m2p3", &clk_m2p3),
192 INIT_CK(NULL, "m2p4", &clk_m2p4),
193 INIT_CK(NULL, "m2p5", &clk_m2p5),
194 INIT_CK(NULL, "m2p6", &clk_m2p6),
195 INIT_CK(NULL, "m2p7", &clk_m2p7),
196 INIT_CK(NULL, "m2p8", &clk_m2p8),
197 INIT_CK(NULL, "m2p9", &clk_m2p9),
198 INIT_CK(NULL, "m2m0", &clk_m2m0),
199 INIT_CK(NULL, "m2m1", &clk_m2m1),
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100200};
201
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100202static DEFINE_SPINLOCK(clk_lock);
203
204static void __clk_enable(struct clk *clk)
205{
206 if (!clk->users++) {
207 if (clk->parent)
208 __clk_enable(clk->parent);
209
210 if (clk->enable_reg) {
211 u32 v;
212
213 v = __raw_readl(clk->enable_reg);
214 v |= clk->enable_mask;
215 if (clk->sw_locked)
216 ep93xx_syscon_swlocked_write(v, clk->enable_reg);
217 else
218 __raw_writel(v, clk->enable_reg);
219 }
220 }
221}
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100222
223int clk_enable(struct clk *clk)
224{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100225 unsigned long flags;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100226
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100227 if (!clk)
228 return -EINVAL;
229
230 spin_lock_irqsave(&clk_lock, flags);
231 __clk_enable(clk);
232 spin_unlock_irqrestore(&clk_lock, flags);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100233
234 return 0;
235}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100236EXPORT_SYMBOL(clk_enable);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100237
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100238static void __clk_disable(struct clk *clk)
239{
240 if (!--clk->users) {
241 if (clk->enable_reg) {
242 u32 v;
243
244 v = __raw_readl(clk->enable_reg);
245 v &= ~clk->enable_mask;
246 if (clk->sw_locked)
247 ep93xx_syscon_swlocked_write(v, clk->enable_reg);
248 else
249 __raw_writel(v, clk->enable_reg);
250 }
251
252 if (clk->parent)
253 __clk_disable(clk->parent);
254 }
255}
256
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100257void clk_disable(struct clk *clk)
258{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100259 unsigned long flags;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100260
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100261 if (!clk)
262 return;
263
264 spin_lock_irqsave(&clk_lock, flags);
265 __clk_disable(clk);
266 spin_unlock_irqrestore(&clk_lock, flags);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100267}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100268EXPORT_SYMBOL(clk_disable);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100269
Hartley Sweetenff05c032009-05-07 18:41:47 +0100270static unsigned long get_uart_rate(struct clk *clk)
271{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100272 unsigned long rate = clk_get_rate(clk->parent);
Hartley Sweetenff05c032009-05-07 18:41:47 +0100273 u32 value;
274
Matthias Kaehlckeca8cbc82009-06-11 19:57:34 +0100275 value = __raw_readl(EP93XX_SYSCON_PWRCNT);
276 if (value & EP93XX_SYSCON_PWRCNT_UARTBAUD)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100277 return rate;
Hartley Sweetenff05c032009-05-07 18:41:47 +0100278 else
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100279 return rate / 2;
Hartley Sweetenff05c032009-05-07 18:41:47 +0100280}
281
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100282unsigned long clk_get_rate(struct clk *clk)
283{
Hartley Sweetenff05c032009-05-07 18:41:47 +0100284 if (clk->get_rate)
285 return clk->get_rate(clk);
286
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100287 return clk->rate;
288}
Dmitry Baryshkov0c5d5b72008-07-10 14:44:23 +0100289EXPORT_SYMBOL(clk_get_rate);
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100290
Hartley Sweeten701fac82009-06-30 23:06:43 +0100291static int set_keytchclk_rate(struct clk *clk, unsigned long rate)
292{
293 u32 val;
294 u32 div_bit;
295
296 val = __raw_readl(clk->enable_reg);
297
298 /*
299 * The Key Matrix and ADC clocks are configured using the same
300 * System Controller register. The clock used will be either
301 * 1/4 or 1/16 the external clock rate depending on the
302 * EP93XX_SYSCON_KEYTCHCLKDIV_KDIV/EP93XX_SYSCON_KEYTCHCLKDIV_ADIV
303 * bit being set or cleared.
304 */
305 div_bit = clk->enable_mask >> 15;
306
307 if (rate == EP93XX_KEYTCHCLK_DIV4)
308 val |= div_bit;
309 else if (rate == EP93XX_KEYTCHCLK_DIV16)
310 val &= ~div_bit;
311 else
312 return -EINVAL;
313
314 ep93xx_syscon_swlocked_write(val, clk->enable_reg);
315 clk->rate = rate;
316 return 0;
317}
318
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100319static int calc_clk_div(struct clk *clk, unsigned long rate,
320 int *psel, int *esel, int *pdiv, int *div)
Ryan Mallonc6012182009-09-22 16:47:09 -0700321{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100322 struct clk *mclk;
323 unsigned long max_rate, actual_rate, mclk_rate, rate_err = -1;
Ryan Mallonc6012182009-09-22 16:47:09 -0700324 int i, found = 0, __div = 0, __pdiv = 0;
325
326 /* Don't exceed the maximum rate */
327 max_rate = max(max(clk_pll1.rate / 4, clk_pll2.rate / 4),
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100328 clk_xtali.rate / 4);
Ryan Mallonc6012182009-09-22 16:47:09 -0700329 rate = min(rate, max_rate);
330
331 /*
332 * Try the two pll's and the external clock
333 * Because the valid predividers are 2, 2.5 and 3, we multiply
334 * all the clocks by 2 to avoid floating point math.
335 *
336 * This is based on the algorithm in the ep93xx raster guide:
337 * http://be-a-maverick.com/en/pubs/appNote/AN269REV1.pdf
338 *
339 */
340 for (i = 0; i < 3; i++) {
341 if (i == 0)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100342 mclk = &clk_xtali;
Ryan Mallonc6012182009-09-22 16:47:09 -0700343 else if (i == 1)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100344 mclk = &clk_pll1;
345 else
346 mclk = &clk_pll2;
347 mclk_rate = mclk->rate * 2;
Ryan Mallonc6012182009-09-22 16:47:09 -0700348
349 /* Try each predivider value */
350 for (__pdiv = 4; __pdiv <= 6; __pdiv++) {
351 __div = mclk_rate / (rate * __pdiv);
352 if (__div < 2 || __div > 127)
353 continue;
354
355 actual_rate = mclk_rate / (__pdiv * __div);
356
357 if (!found || abs(actual_rate - rate) < rate_err) {
358 *pdiv = __pdiv - 3;
359 *div = __div;
360 *psel = (i == 2);
361 *esel = (i != 0);
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100362 clk->parent = mclk;
363 clk->rate = actual_rate;
Ryan Mallonc6012182009-09-22 16:47:09 -0700364 rate_err = abs(actual_rate - rate);
365 found = 1;
366 }
367 }
368 }
369
370 if (!found)
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100371 return -EINVAL;
Ryan Mallonc6012182009-09-22 16:47:09 -0700372
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100373 return 0;
Ryan Mallonc6012182009-09-22 16:47:09 -0700374}
375
376static int set_div_rate(struct clk *clk, unsigned long rate)
377{
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100378 int err, psel = 0, esel = 0, pdiv = 0, div = 0;
Ryan Mallonc6012182009-09-22 16:47:09 -0700379 u32 val;
380
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100381 err = calc_clk_div(clk, rate, &psel, &esel, &pdiv, &div);
382 if (err)
383 return err;
Ryan Mallonc6012182009-09-22 16:47:09 -0700384
385 /* Clear the esel, psel, pdiv and div bits */
386 val = __raw_readl(clk->enable_reg);
387 val &= ~0x7fff;
388
389 /* Set the new esel, psel, pdiv and div bits for the new clock rate */
390 val |= (esel ? EP93XX_SYSCON_CLKDIV_ESEL : 0) |
391 (psel ? EP93XX_SYSCON_CLKDIV_PSEL : 0) |
392 (pdiv << EP93XX_SYSCON_CLKDIV_PDIV_SHIFT) | div;
393 ep93xx_syscon_swlocked_write(val, clk->enable_reg);
394 return 0;
395}
396
Hartley Sweeten701fac82009-06-30 23:06:43 +0100397int clk_set_rate(struct clk *clk, unsigned long rate)
398{
399 if (clk->set_rate)
400 return clk->set_rate(clk, rate);
401
402 return -EINVAL;
403}
404EXPORT_SYMBOL(clk_set_rate);
405
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100406
407static char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
408static char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
409static char pclk_divisors[] = { 1, 2, 4, 8 };
410
411/*
412 * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
413 */
414static unsigned long calc_pll_rate(u32 config_word)
415{
416 unsigned long long rate;
417 int i;
418
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100419 rate = clk_xtali.rate;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100420 rate *= ((config_word >> 11) & 0x1f) + 1; /* X1FBD */
421 rate *= ((config_word >> 5) & 0x3f) + 1; /* X2FBD */
422 do_div(rate, (config_word & 0x1f) + 1); /* X2IPD */
423 for (i = 0; i < ((config_word >> 16) & 3); i++) /* PS */
424 rate >>= 1;
425
426 return (unsigned long)rate;
427}
428
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100429static void __init ep93xx_dma_clock_init(void)
430{
431 clk_m2p0.rate = clk_h.rate;
432 clk_m2p1.rate = clk_h.rate;
433 clk_m2p2.rate = clk_h.rate;
434 clk_m2p3.rate = clk_h.rate;
435 clk_m2p4.rate = clk_h.rate;
436 clk_m2p5.rate = clk_h.rate;
437 clk_m2p6.rate = clk_h.rate;
438 clk_m2p7.rate = clk_h.rate;
439 clk_m2p8.rate = clk_h.rate;
440 clk_m2p9.rate = clk_h.rate;
441 clk_m2m0.rate = clk_h.rate;
442 clk_m2m1.rate = clk_h.rate;
443}
444
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100445static int __init ep93xx_clock_init(void)
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100446{
447 u32 value;
Russell Kingae696fd2008-11-30 17:11:49 +0000448 int i;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100449
450 value = __raw_readl(EP93XX_SYSCON_CLOCK_SET1);
451 if (!(value & 0x00800000)) { /* PLL1 bypassed? */
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100452 clk_pll1.rate = clk_xtali.rate;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100453 } else {
454 clk_pll1.rate = calc_pll_rate(value);
455 }
456 clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
457 clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
458 clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
Ryan Mallon1c8daab2009-02-25 22:22:38 +0100459 ep93xx_dma_clock_init();
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100460
461 value = __raw_readl(EP93XX_SYSCON_CLOCK_SET2);
462 if (!(value & 0x00080000)) { /* PLL2 bypassed? */
Hartley Sweetenebd00c02009-10-08 23:44:41 +0100463 clk_pll2.rate = clk_xtali.rate;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100464 } else if (value & 0x00040000) { /* PLL2 enabled? */
465 clk_pll2.rate = calc_pll_rate(value);
466 } else {
467 clk_pll2.rate = 0;
468 }
469 clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
470
471 printk(KERN_INFO "ep93xx: PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
472 clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
473 printk(KERN_INFO "ep93xx: FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
474 clk_f.rate / 1000000, clk_h.rate / 1000000,
475 clk_p.rate / 1000000);
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100476
Russell Kingae696fd2008-11-30 17:11:49 +0000477 for (i = 0; i < ARRAY_SIZE(clocks); i++)
478 clkdev_add(&clocks[i]);
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100479 return 0;
Lennert Buytenhek1d81eed2006-06-24 10:33:02 +0100480}
Lennert Buytenhek51dd2492007-02-04 22:45:33 +0100481arch_initcall(ep93xx_clock_init);