blob: d55194a4c0934391cb096027969a08791e37cadf [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/mach-ep93xx/include/mach/ep93xx-regs.h
3 */
4
5#ifndef __ASM_ARCH_EP93XX_REGS_H
6#define __ASM_ARCH_EP93XX_REGS_H
7
8/*
Hartley Sweeten446b0972008-10-06 22:43:02 +01009 * EP93xx Physical Memory Map:
10 *
11 * The ASDO pin is sampled at system reset to select a synchronous or
12 * asynchronous boot configuration. When ASDO is "1" (i.e. pulled-up)
13 * the synchronous boot mode is selected. When ASDO is "0" (i.e
14 * pulled-down) the asynchronous boot mode is selected.
15 *
16 * In synchronous boot mode nSDCE3 is decoded starting at physical address
17 * 0x00000000 and nCS0 is decoded starting at 0xf0000000. For asynchronous
18 * boot mode they are swapped with nCS0 decoded at 0x00000000 ann nSDCE3
19 * decoded at 0xf0000000.
20 *
21 * There is known errata for the EP93xx dealing with External Memory
22 * Configurations. Please refer to "AN273: EP93xx Silicon Rev E Design
23 * Guidelines" for more information. This document can be found at:
24 *
25 * http://www.cirrus.com/en/pubs/appNote/AN273REV4.pdf
26 */
27
28#define EP93XX_CS0_PHYS_BASE_ASYNC 0x00000000 /* ASDO Pin = 0 */
29#define EP93XX_SDCE3_PHYS_BASE_SYNC 0x00000000 /* ASDO Pin = 1 */
30#define EP93XX_CS1_PHYS_BASE 0x10000000
31#define EP93XX_CS2_PHYS_BASE 0x20000000
32#define EP93XX_CS3_PHYS_BASE 0x30000000
33#define EP93XX_PCMCIA_PHYS_BASE 0x40000000
34#define EP93XX_CS6_PHYS_BASE 0x60000000
35#define EP93XX_CS7_PHYS_BASE 0x70000000
36#define EP93XX_SDCE0_PHYS_BASE 0xc0000000
37#define EP93XX_SDCE1_PHYS_BASE 0xd0000000
38#define EP93XX_SDCE2_PHYS_BASE 0xe0000000
39#define EP93XX_SDCE3_PHYS_BASE_ASYNC 0xf0000000 /* ASDO Pin = 0 */
40#define EP93XX_CS0_PHYS_BASE_SYNC 0xf0000000 /* ASDO Pin = 1 */
41
42/*
Russell Kinga09e64f2008-08-05 16:14:15 +010043 * EP93xx linux memory map:
44 *
45 * virt phys size
46 * fe800000 5M per-platform mappings
47 * fed00000 80800000 2M APB
48 * fef00000 80000000 1M AHB
49 */
50
51#define EP93XX_AHB_PHYS_BASE 0x80000000
52#define EP93XX_AHB_VIRT_BASE 0xfef00000
53#define EP93XX_AHB_SIZE 0x00100000
54
Hartley Sweeten591006f2009-09-25 17:54:31 +010055#define EP93XX_AHB_PHYS(x) (EP93XX_AHB_PHYS_BASE + (x))
Hartley Sweeten702b59e2009-06-26 21:36:36 +010056#define EP93XX_AHB_IOMEM(x) IOMEM(EP93XX_AHB_VIRT_BASE + (x))
57
Russell Kinga09e64f2008-08-05 16:14:15 +010058#define EP93XX_APB_PHYS_BASE 0x80800000
59#define EP93XX_APB_VIRT_BASE 0xfed00000
60#define EP93XX_APB_SIZE 0x00200000
61
Hartley Sweeten591006f2009-09-25 17:54:31 +010062#define EP93XX_APB_PHYS(x) (EP93XX_APB_PHYS_BASE + (x))
Hartley Sweeten702b59e2009-06-26 21:36:36 +010063#define EP93XX_APB_IOMEM(x) IOMEM(EP93XX_APB_VIRT_BASE + (x))
64
Russell Kinga09e64f2008-08-05 16:14:15 +010065
66/* AHB peripherals */
Hartley Sweeten702b59e2009-06-26 21:36:36 +010067#define EP93XX_DMA_BASE EP93XX_AHB_IOMEM(0x00000000)
Russell Kinga09e64f2008-08-05 16:14:15 +010068
Hartley Sweeten591006f2009-09-25 17:54:31 +010069#define EP93XX_ETHERNET_PHYS_BASE EP93XX_AHB_PHYS(0x00010000)
Hartley Sweeten702b59e2009-06-26 21:36:36 +010070#define EP93XX_ETHERNET_BASE EP93XX_AHB_IOMEM(0x00010000)
Russell Kinga09e64f2008-08-05 16:14:15 +010071
Hartley Sweeten591006f2009-09-25 17:54:31 +010072#define EP93XX_USB_PHYS_BASE EP93XX_AHB_PHYS(0x00020000)
Hartley Sweeten702b59e2009-06-26 21:36:36 +010073#define EP93XX_USB_BASE EP93XX_AHB_IOMEM(0x00020000)
Russell Kinga09e64f2008-08-05 16:14:15 +010074
Hartley Sweeten591006f2009-09-25 17:54:31 +010075#define EP93XX_RASTER_PHYS_BASE EP93XX_AHB_PHYS(0x00030000)
Hartley Sweeten702b59e2009-06-26 21:36:36 +010076#define EP93XX_RASTER_BASE EP93XX_AHB_IOMEM(0x00030000)
Russell Kinga09e64f2008-08-05 16:14:15 +010077
Hartley Sweeten702b59e2009-06-26 21:36:36 +010078#define EP93XX_GRAPHICS_ACCEL_BASE EP93XX_AHB_IOMEM(0x00040000)
Russell Kinga09e64f2008-08-05 16:14:15 +010079
Hartley Sweeten702b59e2009-06-26 21:36:36 +010080#define EP93XX_SDRAM_CONTROLLER_BASE EP93XX_AHB_IOMEM(0x00060000)
Russell Kinga09e64f2008-08-05 16:14:15 +010081
Hartley Sweeten702b59e2009-06-26 21:36:36 +010082#define EP93XX_PCMCIA_CONTROLLER_BASE EP93XX_AHB_IOMEM(0x00080000)
Russell Kinga09e64f2008-08-05 16:14:15 +010083
Hartley Sweeten702b59e2009-06-26 21:36:36 +010084#define EP93XX_BOOT_ROM_BASE EP93XX_AHB_IOMEM(0x00090000)
Russell Kinga09e64f2008-08-05 16:14:15 +010085
Hartley Sweeten702b59e2009-06-26 21:36:36 +010086#define EP93XX_IDE_BASE EP93XX_AHB_IOMEM(0x000a0000)
Russell Kinga09e64f2008-08-05 16:14:15 +010087
Hartley Sweeten702b59e2009-06-26 21:36:36 +010088#define EP93XX_VIC1_BASE EP93XX_AHB_IOMEM(0x000b0000)
Russell Kinga09e64f2008-08-05 16:14:15 +010089
Hartley Sweeten702b59e2009-06-26 21:36:36 +010090#define EP93XX_VIC2_BASE EP93XX_AHB_IOMEM(0x000c0000)
Russell Kinga09e64f2008-08-05 16:14:15 +010091
92
93/* APB peripherals */
Hartley Sweeten702b59e2009-06-26 21:36:36 +010094#define EP93XX_TIMER_BASE EP93XX_APB_IOMEM(0x00010000)
Russell Kinga09e64f2008-08-05 16:14:15 +010095#define EP93XX_TIMER_REG(x) (EP93XX_TIMER_BASE + (x))
96#define EP93XX_TIMER1_LOAD EP93XX_TIMER_REG(0x00)
97#define EP93XX_TIMER1_VALUE EP93XX_TIMER_REG(0x04)
98#define EP93XX_TIMER1_CONTROL EP93XX_TIMER_REG(0x08)
99#define EP93XX_TIMER1_CLEAR EP93XX_TIMER_REG(0x0c)
100#define EP93XX_TIMER2_LOAD EP93XX_TIMER_REG(0x20)
101#define EP93XX_TIMER2_VALUE EP93XX_TIMER_REG(0x24)
102#define EP93XX_TIMER2_CONTROL EP93XX_TIMER_REG(0x28)
103#define EP93XX_TIMER2_CLEAR EP93XX_TIMER_REG(0x2c)
104#define EP93XX_TIMER4_VALUE_LOW EP93XX_TIMER_REG(0x60)
105#define EP93XX_TIMER4_VALUE_HIGH EP93XX_TIMER_REG(0x64)
106#define EP93XX_TIMER3_LOAD EP93XX_TIMER_REG(0x80)
107#define EP93XX_TIMER3_VALUE EP93XX_TIMER_REG(0x84)
108#define EP93XX_TIMER3_CONTROL EP93XX_TIMER_REG(0x88)
109#define EP93XX_TIMER3_CLEAR EP93XX_TIMER_REG(0x8c)
110
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100111#define EP93XX_I2S_BASE EP93XX_APB_IOMEM(0x00020000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100112
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100113#define EP93XX_SECURITY_BASE EP93XX_APB_IOMEM(0x00030000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100114
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100115#define EP93XX_GPIO_BASE EP93XX_APB_IOMEM(0x00040000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100116#define EP93XX_GPIO_REG(x) (EP93XX_GPIO_BASE + (x))
Russell Kinga09e64f2008-08-05 16:14:15 +0100117#define EP93XX_GPIO_F_INT_STATUS EP93XX_GPIO_REG(0x5c)
Russell Kinga09e64f2008-08-05 16:14:15 +0100118#define EP93XX_GPIO_A_INT_STATUS EP93XX_GPIO_REG(0xa0)
Russell Kinga09e64f2008-08-05 16:14:15 +0100119#define EP93XX_GPIO_B_INT_STATUS EP93XX_GPIO_REG(0xbc)
Hartley Sweeten6531a992009-10-08 00:45:00 +0100120#define EP93XX_GPIO_EEDRIVE EP93XX_GPIO_REG(0xc8)
Russell Kinga09e64f2008-08-05 16:14:15 +0100121
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100122#define EP93XX_AAC_BASE EP93XX_APB_IOMEM(0x00080000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100123
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100124#define EP93XX_SPI_BASE EP93XX_APB_IOMEM(0x000a0000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100125
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100126#define EP93XX_IRDA_BASE EP93XX_APB_IOMEM(0x000b0000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100127
Hartley Sweeten591006f2009-09-25 17:54:31 +0100128#define EP93XX_UART1_PHYS_BASE EP93XX_APB_PHYS(0x000c0000)
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100129#define EP93XX_UART1_BASE EP93XX_APB_IOMEM(0x000c0000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100130
Hartley Sweeten591006f2009-09-25 17:54:31 +0100131#define EP93XX_UART2_PHYS_BASE EP93XX_APB_PHYS(0x000d0000)
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100132#define EP93XX_UART2_BASE EP93XX_APB_IOMEM(0x000d0000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100133
Hartley Sweeten591006f2009-09-25 17:54:31 +0100134#define EP93XX_UART3_PHYS_BASE EP93XX_APB_PHYS(0x000e0000)
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100135#define EP93XX_UART3_BASE EP93XX_APB_IOMEM(0x000e0000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100136
Hartley Sweeten12f56c62009-10-28 21:04:46 +0100137#define EP93XX_KEY_MATRIX_PHYS_BASE EP93XX_APB_PHYS(0x000f0000)
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100138#define EP93XX_KEY_MATRIX_BASE EP93XX_APB_IOMEM(0x000f0000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100139
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100140#define EP93XX_ADC_BASE EP93XX_APB_IOMEM(0x00100000)
141#define EP93XX_TOUCHSCREEN_BASE EP93XX_APB_IOMEM(0x00100000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100142
Hartley Sweeten591006f2009-09-25 17:54:31 +0100143#define EP93XX_PWM_PHYS_BASE EP93XX_APB_PHYS(0x00110000)
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100144#define EP93XX_PWM_BASE EP93XX_APB_IOMEM(0x00110000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100145
Hartley Sweeten591006f2009-09-25 17:54:31 +0100146#define EP93XX_RTC_PHYS_BASE EP93XX_APB_PHYS(0x00120000)
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100147#define EP93XX_RTC_BASE EP93XX_APB_IOMEM(0x00120000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100148
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100149#define EP93XX_SYSCON_BASE EP93XX_APB_IOMEM(0x00130000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100150#define EP93XX_SYSCON_REG(x) (EP93XX_SYSCON_BASE + (x))
151#define EP93XX_SYSCON_POWER_STATE EP93XX_SYSCON_REG(0x00)
Hartley Sweeten40702432009-05-28 20:07:03 +0100152#define EP93XX_SYSCON_PWRCNT EP93XX_SYSCON_REG(0x04)
153#define EP93XX_SYSCON_PWRCNT_FIR_EN (1<<31)
154#define EP93XX_SYSCON_PWRCNT_UARTBAUD (1<<29)
155#define EP93XX_SYSCON_PWRCNT_USH_EN (1<<28)
156#define EP93XX_SYSCON_PWRCNT_DMA_M2M1 (1<<27)
157#define EP93XX_SYSCON_PWRCNT_DMA_M2M0 (1<<26)
158#define EP93XX_SYSCON_PWRCNT_DMA_M2P8 (1<<25)
159#define EP93XX_SYSCON_PWRCNT_DMA_M2P9 (1<<24)
160#define EP93XX_SYSCON_PWRCNT_DMA_M2P6 (1<<23)
161#define EP93XX_SYSCON_PWRCNT_DMA_M2P7 (1<<22)
162#define EP93XX_SYSCON_PWRCNT_DMA_M2P4 (1<<21)
163#define EP93XX_SYSCON_PWRCNT_DMA_M2P5 (1<<20)
164#define EP93XX_SYSCON_PWRCNT_DMA_M2P2 (1<<19)
165#define EP93XX_SYSCON_PWRCNT_DMA_M2P3 (1<<18)
166#define EP93XX_SYSCON_PWRCNT_DMA_M2P0 (1<<17)
167#define EP93XX_SYSCON_PWRCNT_DMA_M2P1 (1<<16)
Russell Kinga09e64f2008-08-05 16:14:15 +0100168#define EP93XX_SYSCON_HALT EP93XX_SYSCON_REG(0x08)
169#define EP93XX_SYSCON_STANDBY EP93XX_SYSCON_REG(0x0c)
170#define EP93XX_SYSCON_CLOCK_SET1 EP93XX_SYSCON_REG(0x20)
171#define EP93XX_SYSCON_CLOCK_SET2 EP93XX_SYSCON_REG(0x24)
Hartley Sweeten02239f02009-07-08 02:00:49 +0100172#define EP93XX_SYSCON_DEVCFG EP93XX_SYSCON_REG(0x80)
173#define EP93XX_SYSCON_DEVCFG_SWRST (1<<31)
174#define EP93XX_SYSCON_DEVCFG_D1ONG (1<<30)
175#define EP93XX_SYSCON_DEVCFG_D0ONG (1<<29)
176#define EP93XX_SYSCON_DEVCFG_IONU2 (1<<28)
177#define EP93XX_SYSCON_DEVCFG_GONK (1<<27)
178#define EP93XX_SYSCON_DEVCFG_TONG (1<<26)
179#define EP93XX_SYSCON_DEVCFG_MONG (1<<25)
180#define EP93XX_SYSCON_DEVCFG_U3EN (1<<24)
181#define EP93XX_SYSCON_DEVCFG_CPENA (1<<23)
182#define EP93XX_SYSCON_DEVCFG_A2ONG (1<<22)
183#define EP93XX_SYSCON_DEVCFG_A1ONG (1<<21)
184#define EP93XX_SYSCON_DEVCFG_U2EN (1<<20)
185#define EP93XX_SYSCON_DEVCFG_EXVC (1<<19)
186#define EP93XX_SYSCON_DEVCFG_U1EN (1<<18)
187#define EP93XX_SYSCON_DEVCFG_TIN (1<<17)
188#define EP93XX_SYSCON_DEVCFG_HC3IN (1<<15)
189#define EP93XX_SYSCON_DEVCFG_HC3EN (1<<14)
190#define EP93XX_SYSCON_DEVCFG_HC1IN (1<<13)
191#define EP93XX_SYSCON_DEVCFG_HC1EN (1<<12)
192#define EP93XX_SYSCON_DEVCFG_HONIDE (1<<11)
193#define EP93XX_SYSCON_DEVCFG_GONIDE (1<<10)
194#define EP93XX_SYSCON_DEVCFG_PONG (1<<9)
195#define EP93XX_SYSCON_DEVCFG_EONIDE (1<<8)
196#define EP93XX_SYSCON_DEVCFG_I2SONSSP (1<<7)
197#define EP93XX_SYSCON_DEVCFG_I2SONAC97 (1<<6)
198#define EP93XX_SYSCON_DEVCFG_RASONP3 (1<<4)
199#define EP93XX_SYSCON_DEVCFG_RAS (1<<3)
200#define EP93XX_SYSCON_DEVCFG_ADCPD (1<<2)
201#define EP93XX_SYSCON_DEVCFG_KEYS (1<<1)
202#define EP93XX_SYSCON_DEVCFG_SHENA (1<<0)
Ryan Mallonc6012182009-09-22 16:47:09 -0700203#define EP93XX_SYSCON_VIDCLKDIV EP93XX_SYSCON_REG(0x84)
204#define EP93XX_SYSCON_CLKDIV_ENABLE (1<<15)
205#define EP93XX_SYSCON_CLKDIV_ESEL (1<<14)
206#define EP93XX_SYSCON_CLKDIV_PSEL (1<<13)
207#define EP93XX_SYSCON_CLKDIV_PDIV_SHIFT 8
Hartley Sweeten5d43f112009-07-16 22:46:31 +0100208#define EP93XX_SYSCON_KEYTCHCLKDIV EP93XX_SYSCON_REG(0x90)
209#define EP93XX_SYSCON_KEYTCHCLKDIV_TSEN (1<<31)
210#define EP93XX_SYSCON_KEYTCHCLKDIV_ADIV (1<<16)
211#define EP93XX_SYSCON_KEYTCHCLKDIV_KEN (1<<15)
212#define EP93XX_SYSCON_KEYTCHCLKDIV_KDIV (1<<0)
Hubert Feurstein14636002009-10-07 08:39:09 +0100213#define EP93XX_SYSCON_SYSCFG EP93XX_SYSCON_REG(0x9c)
214#define EP93XX_SYSCON_SYSCFG_REV_MASK (0xf0000000)
215#define EP93XX_SYSCON_SYSCFG_REV_SHIFT (28)
216#define EP93XX_SYSCON_SYSCFG_SBOOT (1<<8)
217#define EP93XX_SYSCON_SYSCFG_LCSN7 (1<<7)
218#define EP93XX_SYSCON_SYSCFG_LCSN6 (1<<6)
219#define EP93XX_SYSCON_SYSCFG_LASDO (1<<5)
220#define EP93XX_SYSCON_SYSCFG_LEEDA (1<<4)
221#define EP93XX_SYSCON_SYSCFG_LEECLK (1<<3)
222#define EP93XX_SYSCON_SYSCFG_LCSN2 (1<<1)
223#define EP93XX_SYSCON_SYSCFG_LCSN1 (1<<0)
Russell Kinga09e64f2008-08-05 16:14:15 +0100224#define EP93XX_SYSCON_SWLOCK EP93XX_SYSCON_REG(0xc0)
225
Hartley Sweeten702b59e2009-06-26 21:36:36 +0100226#define EP93XX_WATCHDOG_BASE EP93XX_APB_IOMEM(0x00140000)
Russell Kinga09e64f2008-08-05 16:14:15 +0100227
228
229#endif