blob: 6f3a4b7a3b8276e5c442e4bbfc8273c8e9745f54 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mm/flush.c
3 *
4 * Copyright (C) 1995-2002 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#include <linux/module.h>
11#include <linux/mm.h>
12#include <linux/pagemap.h>
13
14#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010015#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <asm/system.h>
Russell King8d802d22005-05-10 17:31:43 +010017#include <asm/tlbflush.h>
18
Russell King1b2e2b72006-08-21 17:06:38 +010019#include "mm.h"
20
Russell King8d802d22005-05-10 17:31:43 +010021#ifdef CONFIG_CPU_CACHE_VIPT
Russell Kingd7b6b352005-09-08 15:32:23 +010022
Catalin Marinas481467d2005-09-30 16:07:04 +010023#define ALIAS_FLUSH_START 0xffff4000
24
Catalin Marinas481467d2005-09-30 16:07:04 +010025static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr)
26{
27 unsigned long to = ALIAS_FLUSH_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT);
Catalin Marinas141fa402006-03-10 22:26:47 +000028 const int zero = 0;
Catalin Marinas481467d2005-09-30 16:07:04 +010029
Russell Kingad1ae2f2006-12-13 14:34:43 +000030 set_pte_ext(TOP_PTE(to), pfn_pte(pfn, PAGE_KERNEL), 0);
Catalin Marinas481467d2005-09-30 16:07:04 +010031 flush_tlb_kernel_page(to);
32
33 asm( "mcrr p15, 0, %1, %0, c14\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010034 " mcr p15, 0, %2, c7, c10, 4"
Catalin Marinas481467d2005-09-30 16:07:04 +010035 :
Catalin Marinas141fa402006-03-10 22:26:47 +000036 : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero)
Catalin Marinas481467d2005-09-30 16:07:04 +010037 : "cc");
38}
39
Russell Kingd7b6b352005-09-08 15:32:23 +010040void flush_cache_mm(struct mm_struct *mm)
41{
42 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000043 vivt_flush_cache_mm(mm);
Russell Kingd7b6b352005-09-08 15:32:23 +010044 return;
45 }
46
47 if (cache_is_vipt_aliasing()) {
48 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010049 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010050 :
51 : "r" (0)
52 : "cc");
53 }
54}
55
56void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
57{
58 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000059 vivt_flush_cache_range(vma, start, end);
Russell Kingd7b6b352005-09-08 15:32:23 +010060 return;
61 }
62
63 if (cache_is_vipt_aliasing()) {
64 asm( "mcr p15, 0, %0, c7, c14, 0\n"
Russell Kingdf71dfd2009-10-24 22:36:36 +010065 " mcr p15, 0, %0, c7, c10, 4"
Russell Kingd7b6b352005-09-08 15:32:23 +010066 :
67 : "r" (0)
68 : "cc");
69 }
Russell King9e959222009-10-25 13:35:13 +000070
Russell King6060e8d2009-10-25 14:12:27 +000071 if (vma->vm_flags & VM_EXEC)
Russell King9e959222009-10-25 13:35:13 +000072 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +010073}
74
75void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
76{
77 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000078 vivt_flush_cache_page(vma, user_addr, pfn);
Russell Kingd7b6b352005-09-08 15:32:23 +010079 return;
80 }
81
Russell King2df341e2009-10-24 22:58:40 +010082 if (cache_is_vipt_aliasing()) {
Russell Kingd7b6b352005-09-08 15:32:23 +010083 flush_pfn_alias(pfn, user_addr);
Russell King2df341e2009-10-24 22:58:40 +010084 __flush_icache_all();
85 }
Russell King9e959222009-10-25 13:35:13 +000086
87 if (vma->vm_flags & VM_EXEC && icache_is_vivt_asid_tagged())
88 __flush_icache_all();
Russell Kingd7b6b352005-09-08 15:32:23 +010089}
George G. Davisa188ad22006-09-02 18:43:20 +010090
91void flush_ptrace_access(struct vm_area_struct *vma, struct page *page,
92 unsigned long uaddr, void *kaddr,
93 unsigned long len, int write)
94{
95 if (cache_is_vivt()) {
Russell King2f0b1922009-10-25 10:40:02 +000096 vivt_flush_ptrace_access(vma, page, uaddr, kaddr, len, write);
George G. Davisa188ad22006-09-02 18:43:20 +010097 return;
98 }
99
100 if (cache_is_vipt_aliasing()) {
101 flush_pfn_alias(page_to_pfn(page), uaddr);
Russell King2df341e2009-10-24 22:58:40 +0100102 __flush_icache_all();
George G. Davisa188ad22006-09-02 18:43:20 +0100103 return;
104 }
105
106 /* VIPT non-aliasing cache */
Rusty Russell56f8ba82009-09-24 09:34:49 -0600107 if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm)) &&
George G. Davisa71ebdf2006-09-21 03:57:04 +0100108 vma->vm_flags & VM_EXEC) {
George G. Davisa188ad22006-09-02 18:43:20 +0100109 unsigned long addr = (unsigned long)kaddr;
110 /* only flushing the kernel mapping on non-aliasing VIPT */
111 __cpuc_coherent_kern_range(addr, addr + len);
112 }
113}
Russell King8d802d22005-05-10 17:31:43 +0100114#else
115#define flush_pfn_alias(pfn,vaddr) do { } while (0)
116#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
Russell King8830f042005-06-20 09:51:03 +0100118void __flush_dcache_page(struct address_space *mapping, struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119{
Russell Kingb7dc0b22009-10-25 11:25:50 +0000120 void *addr = page_address(page);
121
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 /*
123 * Writeback any data associated with the kernel mapping of this
124 * page. This ensures that data in the physical page is mutually
125 * coherent with the kernels mapping.
126 */
Nicolas Pitre13f96d82009-09-01 22:01:27 +0100127#ifdef CONFIG_HIGHMEM
128 /*
129 * kmap_atomic() doesn't set the page virtual address, and
130 * kunmap_atomic() takes care of cache flushing already.
131 */
Russell Kingb7dc0b22009-10-25 11:25:50 +0000132 if (addr)
Nicolas Pitre13f96d82009-09-01 22:01:27 +0100133#endif
Russell King2c9b9c82009-11-26 12:56:21 +0000134 __cpuc_flush_dcache_area(addr, PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
136 /*
Russell King8830f042005-06-20 09:51:03 +0100137 * If this is a page cache page, and we have an aliasing VIPT cache,
138 * we only need to do one flush - which would be at the relevant
Russell King8d802d22005-05-10 17:31:43 +0100139 * userspace colour, which is congruent with page->index.
140 */
Russell Kingf91fb052009-10-24 23:05:34 +0100141 if (mapping && cache_is_vipt_aliasing())
Russell King8830f042005-06-20 09:51:03 +0100142 flush_pfn_alias(page_to_pfn(page),
143 page->index << PAGE_CACHE_SHIFT);
144}
145
146static void __flush_dcache_aliases(struct address_space *mapping, struct page *page)
147{
148 struct mm_struct *mm = current->active_mm;
149 struct vm_area_struct *mpnt;
150 struct prio_tree_iter iter;
151 pgoff_t pgoff;
Russell King8d802d22005-05-10 17:31:43 +0100152
153 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 * There are possible user space mappings of this page:
155 * - VIVT cache: we need to also write back and invalidate all user
156 * data in the current VM view associated with this page.
157 * - aliasing VIPT: we only need to find one mapping of this page.
158 */
159 pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT);
160
161 flush_dcache_mmap_lock(mapping);
162 vma_prio_tree_foreach(mpnt, &iter, &mapping->i_mmap, pgoff, pgoff) {
163 unsigned long offset;
164
165 /*
166 * If this VMA is not in our MM, we can ignore it.
167 */
168 if (mpnt->vm_mm != mm)
169 continue;
170 if (!(mpnt->vm_flags & VM_MAYSHARE))
171 continue;
172 offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT;
173 flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 }
175 flush_dcache_mmap_unlock(mapping);
176}
177
178/*
179 * Ensure cache coherency between kernel mapping and userspace mapping
180 * of this page.
181 *
182 * We have three cases to consider:
183 * - VIPT non-aliasing cache: fully coherent so nothing required.
184 * - VIVT: fully aliasing, so we need to handle every alias in our
185 * current VM view.
186 * - VIPT aliasing: need to handle one alias in our current VM view.
187 *
188 * If we need to handle aliasing:
189 * If the page only exists in the page cache and there are no user
190 * space mappings, we can be lazy and remember that we may have dirty
191 * kernel cache lines for later. Otherwise, we assume we have
192 * aliasing mappings.
Russell Kingdf2f5e72005-11-30 16:02:54 +0000193 *
194 * Note that we disable the lazy flush for SMP.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 */
196void flush_dcache_page(struct page *page)
197{
Russell King421fe932009-10-25 10:23:04 +0000198 struct address_space *mapping;
199
200 /*
201 * The zero page is never written to, so never has any dirty
202 * cache lines, and therefore never needs to be flushed.
203 */
204 if (page == ZERO_PAGE(0))
205 return;
206
207 mapping = page_mapping(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Russell Kingdf2f5e72005-11-30 16:02:54 +0000209#ifndef CONFIG_SMP
Nicolas Pitred73cd422008-09-15 16:44:55 -0400210 if (!PageHighMem(page) && mapping && !mapping_mapped(mapping))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 set_bit(PG_dcache_dirty, &page->flags);
Russell Kingdf2f5e72005-11-30 16:02:54 +0000212 else
213#endif
214 {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 __flush_dcache_page(mapping, page);
Russell King8830f042005-06-20 09:51:03 +0100216 if (mapping && cache_is_vivt())
217 __flush_dcache_aliases(mapping, page);
Catalin Marinas826cbda2008-06-13 10:28:36 +0100218 else if (mapping)
219 __flush_icache_all();
Russell King8830f042005-06-20 09:51:03 +0100220 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221}
222EXPORT_SYMBOL(flush_dcache_page);
Russell King6020dff2006-12-30 23:17:40 +0000223
224/*
225 * Flush an anonymous page so that users of get_user_pages()
226 * can safely access the data. The expected sequence is:
227 *
228 * get_user_pages()
229 * -> flush_anon_page
230 * memcpy() to/from page
231 * if written to page, flush_dcache_page()
232 */
233void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr)
234{
235 unsigned long pfn;
236
237 /* VIPT non-aliasing caches need do nothing */
238 if (cache_is_vipt_nonaliasing())
239 return;
240
241 /*
242 * Write back and invalidate userspace mapping.
243 */
244 pfn = page_to_pfn(page);
245 if (cache_is_vivt()) {
246 flush_cache_page(vma, vmaddr, pfn);
247 } else {
248 /*
249 * For aliasing VIPT, we can flush an alias of the
250 * userspace address only.
251 */
252 flush_pfn_alias(pfn, vmaddr);
Russell King2df341e2009-10-24 22:58:40 +0100253 __flush_icache_all();
Russell King6020dff2006-12-30 23:17:40 +0000254 }
255
256 /*
257 * Invalidate kernel mapping. No data should be contained
258 * in this mapping of the page. FIXME: this is overkill
259 * since we actually ask for a write-back and invalidate.
260 */
Russell King2c9b9c82009-11-26 12:56:21 +0000261 __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE);
Russell King6020dff2006-12-30 23:17:40 +0000262}