Changhwan Youn | c8bef14 | 2010-07-27 17:52:39 +0900 | [diff] [blame] | 1 | /* linux/arch/arm/mach-s5pv310/include/mach/regs-clock.h |
| 2 | * |
| 3 | * Copyright (c) 2010 Samsung Electronics Co., Ltd. |
| 4 | * http://www.samsung.com/ |
| 5 | * |
| 6 | * S5PV310 - Clock register definitions |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | #ifndef __ASM_ARCH_REGS_CLOCK_H |
| 14 | #define __ASM_ARCH_REGS_CLOCK_H __FILE__ |
| 15 | |
| 16 | #include <mach/map.h> |
| 17 | |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 18 | #define S5P_CLKREG(x) (S5P_VA_CMU + (x)) |
Changhwan Youn | c8bef14 | 2010-07-27 17:52:39 +0900 | [diff] [blame] | 19 | |
| 20 | #define S5P_INFORM0 S5P_CLKREG(0x800) |
| 21 | |
Sunyoung Kang | 7af36b9 | 2010-09-18 10:59:31 +0900 | [diff] [blame] | 22 | #define S5P_CLKDIV_LEFTBUS S5P_CLKREG(0x04500) |
| 23 | #define S5P_CLKDIV_STAT_LEFTBUS S5P_CLKREG(0x04600) |
| 24 | |
| 25 | #define S5P_CLKDIV_RIGHTBUS S5P_CLKREG(0x08500) |
| 26 | #define S5P_CLKDIV_STAT_RIGHTBUS S5P_CLKREG(0x08600) |
| 27 | |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 28 | #define S5P_EPLL_CON0 S5P_CLKREG(0x0C110) |
| 29 | #define S5P_EPLL_CON1 S5P_CLKREG(0x0C114) |
| 30 | #define S5P_VPLL_CON0 S5P_CLKREG(0x0C120) |
| 31 | #define S5P_VPLL_CON1 S5P_CLKREG(0x0C124) |
Changhwan Youn | c8bef14 | 2010-07-27 17:52:39 +0900 | [diff] [blame] | 32 | |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 33 | #define S5P_CLKSRC_TOP0 S5P_CLKREG(0x0C210) |
| 34 | #define S5P_CLKSRC_TOP1 S5P_CLKREG(0x0C214) |
Kukjin Kim | e33ed87 | 2010-08-18 21:59:01 +0900 | [diff] [blame] | 35 | #define S5P_CLKSRC_CAM S5P_CLKREG(0x0C220) |
| 36 | #define S5P_CLKSRC_IMAGE S5P_CLKREG(0x0C230) |
| 37 | #define S5P_CLKSRC_LCD0 S5P_CLKREG(0x0C234) |
| 38 | #define S5P_CLKSRC_LCD1 S5P_CLKREG(0x0C238) |
| 39 | #define S5P_CLKSRC_FSYS S5P_CLKREG(0x0C240) |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 40 | #define S5P_CLKSRC_PERIL0 S5P_CLKREG(0x0C250) |
Kukjin Kim | e33ed87 | 2010-08-18 21:59:01 +0900 | [diff] [blame] | 41 | #define S5P_CLKSRC_PERIL1 S5P_CLKREG(0x0C254) |
Changhwan Youn | c8bef14 | 2010-07-27 17:52:39 +0900 | [diff] [blame] | 42 | |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 43 | #define S5P_CLKDIV_TOP S5P_CLKREG(0x0C510) |
Kukjin Kim | e33ed87 | 2010-08-18 21:59:01 +0900 | [diff] [blame] | 44 | #define S5P_CLKDIV_CAM S5P_CLKREG(0x0C520) |
| 45 | #define S5P_CLKDIV_IMAGE S5P_CLKREG(0x0C530) |
| 46 | #define S5P_CLKDIV_LCD0 S5P_CLKREG(0x0C534) |
| 47 | #define S5P_CLKDIV_LCD1 S5P_CLKREG(0x0C538) |
| 48 | #define S5P_CLKDIV_FSYS0 S5P_CLKREG(0x0C540) |
| 49 | #define S5P_CLKDIV_FSYS1 S5P_CLKREG(0x0C544) |
| 50 | #define S5P_CLKDIV_FSYS2 S5P_CLKREG(0x0C548) |
| 51 | #define S5P_CLKDIV_FSYS3 S5P_CLKREG(0x0C54C) |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 52 | #define S5P_CLKDIV_PERIL0 S5P_CLKREG(0x0C550) |
| 53 | #define S5P_CLKDIV_PERIL1 S5P_CLKREG(0x0C554) |
| 54 | #define S5P_CLKDIV_PERIL2 S5P_CLKREG(0x0C558) |
| 55 | #define S5P_CLKDIV_PERIL3 S5P_CLKREG(0x0C55C) |
| 56 | #define S5P_CLKDIV_PERIL4 S5P_CLKREG(0x0C560) |
| 57 | #define S5P_CLKDIV_PERIL5 S5P_CLKREG(0x0C564) |
Changhwan Youn | c8bef14 | 2010-07-27 17:52:39 +0900 | [diff] [blame] | 58 | |
Kukjin Kim | e33ed87 | 2010-08-18 21:59:01 +0900 | [diff] [blame] | 59 | #define S5P_CLKSRC_MASK_TOP S5P_CLKREG(0x0C310) |
| 60 | #define S5P_CLKSRC_MASK_CAM S5P_CLKREG(0x0C320) |
| 61 | #define S5P_CLKSRC_MASK_LCD0 S5P_CLKREG(0x0C334) |
| 62 | #define S5P_CLKSRC_MASK_LCD1 S5P_CLKREG(0x0C338) |
| 63 | #define S5P_CLKSRC_MASK_FSYS S5P_CLKREG(0x0C340) |
Jongpill Lee | 3297c2e | 2010-08-27 17:53:26 +0900 | [diff] [blame] | 64 | #define S5P_CLKSRC_MASK_PERIL0 S5P_CLKREG(0x0C350) |
Kukjin Kim | e33ed87 | 2010-08-18 21:59:01 +0900 | [diff] [blame] | 65 | #define S5P_CLKSRC_MASK_PERIL1 S5P_CLKREG(0x0C354) |
Jongpill Lee | 3297c2e | 2010-08-27 17:53:26 +0900 | [diff] [blame] | 66 | |
Sunyoung Kang | 7af36b9 | 2010-09-18 10:59:31 +0900 | [diff] [blame] | 67 | #define S5P_CLKDIV_STAT_TOP S5P_CLKREG(0x0C610) |
| 68 | |
Kukjin Kim | e33ed87 | 2010-08-18 21:59:01 +0900 | [diff] [blame] | 69 | #define S5P_CLKGATE_IP_CAM S5P_CLKREG(0x0C920) |
| 70 | #define S5P_CLKGATE_IP_IMAGE S5P_CLKREG(0x0C930) |
| 71 | #define S5P_CLKGATE_IP_LCD0 S5P_CLKREG(0x0C934) |
| 72 | #define S5P_CLKGATE_IP_LCD1 S5P_CLKREG(0x0C938) |
| 73 | #define S5P_CLKGATE_IP_FSYS S5P_CLKREG(0x0C940) |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 74 | #define S5P_CLKGATE_IP_PERIL S5P_CLKREG(0x0C950) |
Jongpill Lee | 82260bf | 2010-08-18 22:49:24 +0900 | [diff] [blame] | 75 | #define S5P_CLKGATE_IP_PERIR S5P_CLKREG(0x0C960) |
Changhwan Youn | c8bef14 | 2010-07-27 17:52:39 +0900 | [diff] [blame] | 76 | |
Sunyoung Kang | 7af36b9 | 2010-09-18 10:59:31 +0900 | [diff] [blame] | 77 | #define S5P_CLKSRC_DMC S5P_CLKREG(0x10200) |
| 78 | #define S5P_CLKDIV_DMC0 S5P_CLKREG(0x10500) |
| 79 | #define S5P_CLKDIV_STAT_DMC0 S5P_CLKREG(0x10600) |
Changhwan Youn | c8bef14 | 2010-07-27 17:52:39 +0900 | [diff] [blame] | 80 | |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 81 | #define S5P_APLL_LOCK S5P_CLKREG(0x14000) |
| 82 | #define S5P_MPLL_LOCK S5P_CLKREG(0x14004) |
| 83 | #define S5P_APLL_CON0 S5P_CLKREG(0x14100) |
| 84 | #define S5P_APLL_CON1 S5P_CLKREG(0x14104) |
| 85 | #define S5P_MPLL_CON0 S5P_CLKREG(0x14108) |
| 86 | #define S5P_MPLL_CON1 S5P_CLKREG(0x1410C) |
Changhwan Youn | c8bef14 | 2010-07-27 17:52:39 +0900 | [diff] [blame] | 87 | |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 88 | #define S5P_CLKSRC_CPU S5P_CLKREG(0x14200) |
| 89 | #define S5P_CLKMUX_STATCPU S5P_CLKREG(0x14400) |
Changhwan Youn | c8bef14 | 2010-07-27 17:52:39 +0900 | [diff] [blame] | 90 | |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 91 | #define S5P_CLKDIV_CPU S5P_CLKREG(0x14500) |
Sangwook Ju | 09dc781 | 2010-12-22 07:26:40 +0900 | [diff] [blame] | 92 | #define S5P_CLKDIV_CPU1 S5P_CLKREG(0x14504) |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 93 | #define S5P_CLKDIV_STATCPU S5P_CLKREG(0x14600) |
Sangwook Ju | 09dc781 | 2010-12-22 07:26:40 +0900 | [diff] [blame] | 94 | #define S5P_CLKDIV_STATCPU1 S5P_CLKREG(0x14604) |
Changhwan Youn | c8bef14 | 2010-07-27 17:52:39 +0900 | [diff] [blame] | 95 | |
Kukjin Kim | c598c47 | 2010-08-18 21:45:49 +0900 | [diff] [blame] | 96 | #define S5P_CLKGATE_SCLKCPU S5P_CLKREG(0x14800) |
Changhwan Youn | c8bef14 | 2010-07-27 17:52:39 +0900 | [diff] [blame] | 97 | |
Sunyoung Kang | 7af36b9 | 2010-09-18 10:59:31 +0900 | [diff] [blame] | 98 | /* APLL_LOCK */ |
| 99 | #define S5P_APLL_LOCKTIME (0x1C20) /* 300us */ |
| 100 | |
| 101 | /* APLL_CON0 */ |
| 102 | #define S5P_APLLCON0_ENABLE_SHIFT (31) |
| 103 | #define S5P_APLLCON0_LOCKED_SHIFT (29) |
| 104 | #define S5P_APLL_VAL_1000 ((250 << 16) | (6 << 8) | 1) |
Sangwook Ju | 09dc781 | 2010-12-22 07:26:40 +0900 | [diff] [blame] | 105 | #define S5P_APLL_VAL_800 ((200 << 16) | (6 << 8) | 1) |
Sunyoung Kang | 7af36b9 | 2010-09-18 10:59:31 +0900 | [diff] [blame] | 106 | |
| 107 | /* CLK_SRC_CPU */ |
| 108 | #define S5P_CLKSRC_CPU_MUXCORE_SHIFT (16) |
| 109 | #define S5P_CLKMUX_STATCPU_MUXCORE_MASK (0x7 << S5P_CLKSRC_CPU_MUXCORE_SHIFT) |
| 110 | |
| 111 | /* CLKDIV_CPU0 */ |
| 112 | #define S5P_CLKDIV_CPU0_CORE_SHIFT (0) |
| 113 | #define S5P_CLKDIV_CPU0_CORE_MASK (0x7 << S5P_CLKDIV_CPU0_CORE_SHIFT) |
| 114 | #define S5P_CLKDIV_CPU0_COREM0_SHIFT (4) |
| 115 | #define S5P_CLKDIV_CPU0_COREM0_MASK (0x7 << S5P_CLKDIV_CPU0_COREM0_SHIFT) |
| 116 | #define S5P_CLKDIV_CPU0_COREM1_SHIFT (8) |
| 117 | #define S5P_CLKDIV_CPU0_COREM1_MASK (0x7 << S5P_CLKDIV_CPU0_COREM1_SHIFT) |
| 118 | #define S5P_CLKDIV_CPU0_PERIPH_SHIFT (12) |
| 119 | #define S5P_CLKDIV_CPU0_PERIPH_MASK (0x7 << S5P_CLKDIV_CPU0_PERIPH_SHIFT) |
| 120 | #define S5P_CLKDIV_CPU0_ATB_SHIFT (16) |
| 121 | #define S5P_CLKDIV_CPU0_ATB_MASK (0x7 << S5P_CLKDIV_CPU0_ATB_SHIFT) |
| 122 | #define S5P_CLKDIV_CPU0_PCLKDBG_SHIFT (20) |
| 123 | #define S5P_CLKDIV_CPU0_PCLKDBG_MASK (0x7 << S5P_CLKDIV_CPU0_PCLKDBG_SHIFT) |
| 124 | #define S5P_CLKDIV_CPU0_APLL_SHIFT (24) |
| 125 | #define S5P_CLKDIV_CPU0_APLL_MASK (0x7 << S5P_CLKDIV_CPU0_APLL_SHIFT) |
| 126 | |
| 127 | /* CLKDIV_DMC0 */ |
| 128 | #define S5P_CLKDIV_DMC0_ACP_SHIFT (0) |
| 129 | #define S5P_CLKDIV_DMC0_ACP_MASK (0x7 << S5P_CLKDIV_DMC0_ACP_SHIFT) |
| 130 | #define S5P_CLKDIV_DMC0_ACPPCLK_SHIFT (4) |
| 131 | #define S5P_CLKDIV_DMC0_ACPPCLK_MASK (0x7 << S5P_CLKDIV_DMC0_ACPPCLK_SHIFT) |
| 132 | #define S5P_CLKDIV_DMC0_DPHY_SHIFT (8) |
| 133 | #define S5P_CLKDIV_DMC0_DPHY_MASK (0x7 << S5P_CLKDIV_DMC0_DPHY_SHIFT) |
| 134 | #define S5P_CLKDIV_DMC0_DMC_SHIFT (12) |
| 135 | #define S5P_CLKDIV_DMC0_DMC_MASK (0x7 << S5P_CLKDIV_DMC0_DMC_SHIFT) |
| 136 | #define S5P_CLKDIV_DMC0_DMCD_SHIFT (16) |
| 137 | #define S5P_CLKDIV_DMC0_DMCD_MASK (0x7 << S5P_CLKDIV_DMC0_DMCD_SHIFT) |
| 138 | #define S5P_CLKDIV_DMC0_DMCP_SHIFT (20) |
| 139 | #define S5P_CLKDIV_DMC0_DMCP_MASK (0x7 << S5P_CLKDIV_DMC0_DMCP_SHIFT) |
| 140 | #define S5P_CLKDIV_DMC0_COPY2_SHIFT (24) |
| 141 | #define S5P_CLKDIV_DMC0_COPY2_MASK (0x7 << S5P_CLKDIV_DMC0_COPY2_SHIFT) |
| 142 | #define S5P_CLKDIV_DMC0_CORETI_SHIFT (28) |
| 143 | #define S5P_CLKDIV_DMC0_CORETI_MASK (0x7 << S5P_CLKDIV_DMC0_CORETI_SHIFT) |
| 144 | |
| 145 | /* CLKDIV_TOP */ |
| 146 | #define S5P_CLKDIV_TOP_ACLK200_SHIFT (0) |
| 147 | #define S5P_CLKDIV_TOP_ACLK200_MASK (0x7 << S5P_CLKDIV_TOP_ACLK200_SHIFT) |
| 148 | #define S5P_CLKDIV_TOP_ACLK100_SHIFT (4) |
| 149 | #define S5P_CLKDIV_TOP_ACLK100_MASK (0xf << S5P_CLKDIV_TOP_ACLK100_SHIFT) |
| 150 | #define S5P_CLKDIV_TOP_ACLK160_SHIFT (8) |
| 151 | #define S5P_CLKDIV_TOP_ACLK160_MASK (0x7 << S5P_CLKDIV_TOP_ACLK160_SHIFT) |
| 152 | #define S5P_CLKDIV_TOP_ACLK133_SHIFT (12) |
| 153 | #define S5P_CLKDIV_TOP_ACLK133_MASK (0x7 << S5P_CLKDIV_TOP_ACLK133_SHIFT) |
| 154 | #define S5P_CLKDIV_TOP_ONENAND_SHIFT (16) |
| 155 | #define S5P_CLKDIV_TOP_ONENAND_MASK (0x7 << S5P_CLKDIV_TOP_ONENAND_SHIFT) |
| 156 | |
| 157 | /* CLKDIV_LEFTBUS / CLKDIV_RIGHTBUS*/ |
| 158 | #define S5P_CLKDIV_BUS_GDLR_SHIFT (0) |
| 159 | #define S5P_CLKDIV_BUS_GDLR_MASK (0x7 << S5P_CLKDIV_BUS_GDLR_SHIFT) |
| 160 | #define S5P_CLKDIV_BUS_GPLR_SHIFT (4) |
| 161 | #define S5P_CLKDIV_BUS_GPLR_MASK (0x7 << S5P_CLKDIV_BUS_GPLR_SHIFT) |
| 162 | |
Seungwhan Youn | d4b34c6 | 2010-10-14 10:39:08 +0900 | [diff] [blame] | 163 | /* Compatibility defines */ |
| 164 | |
| 165 | #define S5P_EPLL_CON S5P_EPLL_CON0 |
| 166 | |
Changhwan Youn | c8bef14 | 2010-07-27 17:52:39 +0900 | [diff] [blame] | 167 | #endif /* __ASM_ARCH_REGS_CLOCK_H */ |