blob: 1588a323c5d0d8a418152c1ca72a2ceca11c8126 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Bartlomiej Zolnierkiewiczf7b0d2d2007-08-20 22:42:56 +02002 * linux/drivers/ide/pci/cs5530.c Version 0.74 Jul 28 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2000 Andre Hedrick <andre@linux-ide.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright (C) 2000 Mark Lord <mlord@pobox.com>
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +02006 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
7 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * May be copied or modified under the terms of the GNU General Public License
9 *
10 * Development of this chipset driver was funded
11 * by the nice folks at National Semiconductor.
12 *
13 * Documentation:
14 * CS5530 documentation available from National Semiconductor.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/module.h>
18#include <linux/types.h>
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/timer.h>
22#include <linux/mm.h>
23#include <linux/ioport.h>
24#include <linux/blkdev.h>
25#include <linux/hdreg.h>
26#include <linux/interrupt.h>
27#include <linux/pci.h>
28#include <linux/init.h>
29#include <linux/ide.h>
30#include <asm/io.h>
31#include <asm/irq.h>
32
33/**
34 * cs5530_xfer_set_mode - set a new transfer mode at the drive
35 * @drive: drive to tune
36 * @mode: new mode
37 *
38 * Logging wrapper to the IDE driver speed configuration. This can
39 * probably go away now.
40 */
41
42static int cs5530_set_xfer_mode (ide_drive_t *drive, u8 mode)
43{
44 printk(KERN_DEBUG "%s: cs5530_set_xfer_mode(%s)\n",
45 drive->name, ide_xfer_verbose(mode));
46 return (ide_config_drive_speed(drive, mode));
47}
48
49/*
50 * Here are the standard PIO mode 0-4 timings for each "format".
51 * Format-0 uses fast data reg timings, with slower command reg timings.
52 * Format-1 uses fast timings for all registers, but won't work with all drives.
53 */
54static unsigned int cs5530_pio_timings[2][5] = {
55 {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
56 {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
57};
58
59/*
60 * After chip reset, the PIO timings are set to 0x0000e132, which is not valid.
61 */
62#define CS5530_BAD_PIO(timings) (((timings)&~0x80000000)==0x0000e132)
63#define CS5530_BASEREG(hwif) (((hwif)->dma_base & ~0xf) + ((hwif)->channel ? 0x30 : 0x20))
64
Bartlomiej Zolnierkiewicz3c3f5d22007-05-16 00:51:44 +020065static void cs5530_tunepio(ide_drive_t *drive, u8 pio)
66{
67 unsigned long basereg = CS5530_BASEREG(drive->hwif);
68 unsigned int format = (inl(basereg + 4) >> 31) & 1;
69
70 outl(cs5530_pio_timings[format][pio], basereg + ((drive->dn & 1)<<3));
71}
72
Linus Torvalds1da177e2005-04-16 15:20:36 -070073/**
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +020074 * cs5530_set_pio_mode - set PIO mode
75 * @drive: drive
76 * @pio: PIO mode number
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 *
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +020078 * Handles setting of PIO mode for both the chipset and drive.
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 *
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +020080 * The init_hwif_cs5530() routine guarantees that all drives
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 * will have valid default PIO timings set up before we get here.
82 */
83
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +020084static void cs5530_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085{
Bartlomiej Zolnierkiewicz3c3f5d22007-05-16 00:51:44 +020086 if (cs5530_set_xfer_mode(drive, XFER_PIO_0 + pio) == 0)
87 cs5530_tunepio(drive, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088}
89
90/**
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +020091 * cs5530_udma_filter - UDMA filter
92 * @drive: drive
93 *
94 * cs5530_udma_filter() does UDMA mask filtering for the given drive
95 * taking into the consideration capabilities of the mate device.
96 *
97 * The CS5530 specifies that two drives sharing a cable cannot mix
98 * UDMA/MDMA. It has to be one or the other, for the pair, though
99 * different timings can still be chosen for each drive. We could
100 * set the appropriate timing bits on the fly, but that might be
101 * a bit confusing. So, for now we statically handle this requirement
102 * by looking at our mate drive to see what it is capable of, before
103 * choosing a mode for our own drive.
104 *
105 * Note: This relies on the fact we never fail from UDMA to MWDMA2
106 * but instead drop to PIO.
107 */
108
109static u8 cs5530_udma_filter(ide_drive_t *drive)
110{
111 ide_hwif_t *hwif = drive->hwif;
112 ide_drive_t *mate = &hwif->drives[(drive->dn & 1) ^ 1];
113 struct hd_driveid *mateid = mate->id;
114 u8 mask = hwif->ultra_mask;
115
116 if (mate->present == 0)
117 goto out;
118
119 if ((mateid->capability & 1) && __ide_dma_bad_drive(mate) == 0) {
120 if ((mateid->field_valid & 4) && (mateid->dma_ultra & 7))
121 goto out;
122 if ((mateid->field_valid & 2) && (mateid->dma_mword & 7))
123 mask = 0;
124 }
125out:
126 return mask;
127}
128
129/**
130 * cs5530_config_dma - set DMA/UDMA mode
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 * @drive: drive to tune
132 *
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +0200133 * cs5530_config_dma() handles setting of DMA/UDMA mode
134 * for both the chipset and drive.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 */
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +0200136
137static int cs5530_config_dma(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138{
Bartlomiej Zolnierkiewicz4728d542007-05-16 00:51:46 +0200139 if (ide_tune_dma(drive))
140 return 0;
Bartlomiej Zolnierkiewicz3c3f5d22007-05-16 00:51:44 +0200141
142 return 1;
143}
144
Bartlomiej Zolnierkiewiczf212ff22007-10-11 23:53:59 +0200145static int cs5530_tune_chipset(ide_drive_t *drive, const u8 mode)
Bartlomiej Zolnierkiewicz3c3f5d22007-05-16 00:51:44 +0200146{
147 unsigned long basereg;
148 unsigned int reg, timings = 0;
149
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 /*
151 * Tell the drive to switch to the new mode; abort on failure.
152 */
Bartlomiej Zolnierkiewicz3c3f5d22007-05-16 00:51:44 +0200153 if (cs5530_set_xfer_mode(drive, mode))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 return 1; /* failure */
155
156 /*
157 * Now tune the chipset to match the drive:
158 */
159 switch (mode) {
160 case XFER_UDMA_0: timings = 0x00921250; break;
161 case XFER_UDMA_1: timings = 0x00911140; break;
162 case XFER_UDMA_2: timings = 0x00911030; break;
163 case XFER_MW_DMA_0: timings = 0x00077771; break;
164 case XFER_MW_DMA_1: timings = 0x00012121; break;
165 case XFER_MW_DMA_2: timings = 0x00002020; break;
Bartlomiej Zolnierkiewicz3c3f5d22007-05-16 00:51:44 +0200166 case XFER_PIO_4:
167 case XFER_PIO_3:
168 case XFER_PIO_2:
169 case XFER_PIO_1:
170 case XFER_PIO_0:
171 cs5530_tunepio(drive, mode - XFER_PIO_0);
172 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 default:
Bartlomiej Zolnierkiewicz15b85482007-02-17 02:40:23 +0100174 BUG();
175 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 }
Bartlomiej Zolnierkiewicz3c3f5d22007-05-16 00:51:44 +0200177 basereg = CS5530_BASEREG(drive->hwif);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100178 reg = inl(basereg + 4); /* get drive0 config register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 timings |= reg & 0x80000000; /* preserve PIO format bit */
Bartlomiej Zolnierkiewicz3c3f5d22007-05-16 00:51:44 +0200180 if ((drive-> dn & 1) == 0) { /* are we configuring drive0? */
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100181 outl(timings, basereg + 4); /* write drive0 config register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 } else {
183 if (timings & 0x00100000)
184 reg |= 0x00100000; /* enable UDMA timings for both drives */
185 else
186 reg &= ~0x00100000; /* disable UDMA timings for both drives */
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100187 outl(reg, basereg + 4); /* write drive0 config register */
188 outl(timings, basereg + 12); /* write drive1 config register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100191 return 0; /* success */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192}
193
194/**
195 * init_chipset_5530 - set up 5530 bridge
196 * @dev: PCI device
197 * @name: device name
198 *
199 * Initialize the cs5530 bridge for reliable IDE DMA operation.
200 */
201
Herbert Xu88de8e92005-07-03 16:23:08 +0200202static unsigned int __devinit init_chipset_cs5530 (struct pci_dev *dev, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203{
204 struct pci_dev *master_0 = NULL, *cs5530_0 = NULL;
205 unsigned long flags;
206
Bartlomiej Zolnierkiewiczf7b0d2d2007-08-20 22:42:56 +0200207 if (pci_resource_start(dev, 4) == 0)
208 return -EFAULT;
209
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 dev = NULL;
Alan Cox652aa162006-10-03 01:14:35 -0700211 while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 switch (dev->device) {
213 case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
Alan Cox652aa162006-10-03 01:14:35 -0700214 master_0 = pci_dev_get(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 break;
216 case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
Alan Cox652aa162006-10-03 01:14:35 -0700217 cs5530_0 = pci_dev_get(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 break;
219 }
220 }
221 if (!master_0) {
222 printk(KERN_ERR "%s: unable to locate PCI MASTER function\n", name);
Alan Cox652aa162006-10-03 01:14:35 -0700223 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 }
225 if (!cs5530_0) {
226 printk(KERN_ERR "%s: unable to locate CS5530 LEGACY function\n", name);
Alan Cox652aa162006-10-03 01:14:35 -0700227 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 }
229
230 spin_lock_irqsave(&ide_lock, flags);
231 /* all CPUs (there should only be one CPU with this chipset) */
232
233 /*
234 * Enable BusMaster and MemoryWriteAndInvalidate for the cs5530:
235 * --> OR 0x14 into 16-bit PCI COMMAND reg of function 0 of the cs5530
236 */
237
238 pci_set_master(cs5530_0);
Randy Dunlap694625c2007-07-09 11:55:54 -0700239 pci_try_set_mwi(cs5530_0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
241 /*
242 * Set PCI CacheLineSize to 16-bytes:
243 * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
244 */
245
246 pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
247
248 /*
249 * Disable trapping of UDMA register accesses (Win98 hack):
250 * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
251 */
252
253 pci_write_config_word(cs5530_0, 0xd0, 0x5006);
254
255 /*
256 * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
257 * The other settings are what is necessary to get the register
258 * into a sane state for IDE DMA operation.
259 */
260
261 pci_write_config_byte(master_0, 0x40, 0x1e);
262
263 /*
264 * Set max PCI burst size (16-bytes seems to work best):
265 * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
266 * all others: clear bit-1 at 0x41, and do:
267 * 128bytes: OR 0x00 at 0x41
268 * 256bytes: OR 0x04 at 0x41
269 * 512bytes: OR 0x08 at 0x41
270 * 1024bytes: OR 0x0c at 0x41
271 */
272
273 pci_write_config_byte(master_0, 0x41, 0x14);
274
275 /*
276 * These settings are necessary to get the chip
277 * into a sane state for IDE DMA operation.
278 */
279
280 pci_write_config_byte(master_0, 0x42, 0x00);
281 pci_write_config_byte(master_0, 0x43, 0xc1);
282
283 spin_unlock_irqrestore(&ide_lock, flags);
284
Alan Cox652aa162006-10-03 01:14:35 -0700285out:
286 pci_dev_put(master_0);
287 pci_dev_put(cs5530_0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 return 0;
289}
290
291/**
292 * init_hwif_cs5530 - initialise an IDE channel
293 * @hwif: IDE to initialize
294 *
295 * This gets invoked by the IDE driver once for each channel. It
296 * performs channel-specific pre-initialization before drive probing.
297 */
298
Herbert Xu88de8e92005-07-03 16:23:08 +0200299static void __devinit init_hwif_cs5530 (ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300{
301 unsigned long basereg;
302 u32 d0_timings;
303 hwif->autodma = 0;
304
305 if (hwif->mate)
306 hwif->serialized = hwif->mate->serialized = 1;
307
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200308 hwif->set_pio_mode = &cs5530_set_pio_mode;
Bartlomiej Zolnierkiewicz3c3f5d22007-05-16 00:51:44 +0200309 hwif->speedproc = &cs5530_tune_chipset;
310
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 basereg = CS5530_BASEREG(hwif);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100312 d0_timings = inl(basereg + 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 if (CS5530_BAD_PIO(d0_timings)) {
314 /* PIO timings not initialized? */
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100315 outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 if (!hwif->drives[0].autotune)
317 hwif->drives[0].autotune = 1;
318 /* needs autotuning later */
319 }
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100320 if (CS5530_BAD_PIO(inl(basereg + 8))) {
321 /* PIO timings not initialized? */
322 outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 if (!hwif->drives[1].autotune)
324 hwif->drives[1].autotune = 1;
325 /* needs autotuning later */
326 }
327
Bartlomiej Zolnierkiewiczf7b0d2d2007-08-20 22:42:56 +0200328 if (hwif->dma_base == 0)
329 return;
330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 hwif->atapi_dma = 1;
332 hwif->ultra_mask = 0x07;
333 hwif->mwdma_mask = 0x07;
334
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +0200335 hwif->udma_filter = cs5530_udma_filter;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 hwif->ide_dma_check = &cs5530_config_dma;
337 if (!noautodma)
338 hwif->autodma = 1;
339 hwif->drives[0].autodma = hwif->autodma;
340 hwif->drives[1].autodma = hwif->autodma;
341}
342
343static ide_pci_device_t cs5530_chipset __devinitdata = {
344 .name = "CS5530",
345 .init_chipset = init_chipset_cs5530,
346 .init_hwif = init_hwif_cs5530,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 .autodma = AUTODMA,
348 .bootable = ON_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200349 .pio_mask = ATA_PIO4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350};
351
352static int __devinit cs5530_init_one(struct pci_dev *dev, const struct pci_device_id *id)
353{
354 return ide_setup_pci_device(dev, &cs5530_chipset);
355}
356
357static struct pci_device_id cs5530_pci_tbl[] = {
358 { PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
359 { 0, },
360};
361MODULE_DEVICE_TABLE(pci, cs5530_pci_tbl);
362
363static struct pci_driver driver = {
364 .name = "CS5530 IDE",
365 .id_table = cs5530_pci_tbl,
366 .probe = cs5530_init_one,
367};
368
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100369static int __init cs5530_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370{
371 return ide_pci_register_driver(&driver);
372}
373
374module_init(cs5530_ide_init);
375
376MODULE_AUTHOR("Mark Lord");
377MODULE_DESCRIPTION("PCI driver module for Cyrix/NS 5530 IDE");
378MODULE_LICENSE("GPL");