blob: 6b18ba9d2d856fabc31e86dc9d6ebbb300aac63d [file] [log] [blame]
David Gibsonf88df142007-04-30 16:30:56 +10001#ifndef _ASM_POWERPC_PGTABLE_4K_H
2#define _ASM_POWERPC_PGTABLE_4K_H
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11003/*
4 * Entries per page directory level. The PTE level must use a 64b record
5 * for each page table entry. The PMD and PGD level use a 32b record for
6 * each entry by assuming that each entry is page aligned.
7 */
8#define PTE_INDEX_SIZE 9
9#define PMD_INDEX_SIZE 7
10#define PUD_INDEX_SIZE 7
11#define PGD_INDEX_SIZE 9
12
Stephen Rothwellee7a76d2007-09-18 17:22:59 +100013#ifndef __ASSEMBLY__
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110014#define PTE_TABLE_SIZE (sizeof(pte_t) << PTE_INDEX_SIZE)
15#define PMD_TABLE_SIZE (sizeof(pmd_t) << PMD_INDEX_SIZE)
16#define PUD_TABLE_SIZE (sizeof(pud_t) << PUD_INDEX_SIZE)
17#define PGD_TABLE_SIZE (sizeof(pgd_t) << PGD_INDEX_SIZE)
Stephen Rothwellee7a76d2007-09-18 17:22:59 +100018#endif /* __ASSEMBLY__ */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110019
20#define PTRS_PER_PTE (1 << PTE_INDEX_SIZE)
21#define PTRS_PER_PMD (1 << PMD_INDEX_SIZE)
22#define PTRS_PER_PUD (1 << PMD_INDEX_SIZE)
23#define PTRS_PER_PGD (1 << PGD_INDEX_SIZE)
24
25/* PMD_SHIFT determines what a second-level page table entry can map */
26#define PMD_SHIFT (PAGE_SHIFT + PTE_INDEX_SIZE)
27#define PMD_SIZE (1UL << PMD_SHIFT)
28#define PMD_MASK (~(PMD_SIZE-1))
29
David Gibson7d24f0b2005-11-07 00:57:52 -080030/* With 4k base page size, hugepage PTEs go at the PMD level */
31#define MIN_HUGEPTE_SHIFT PMD_SHIFT
32
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110033/* PUD_SHIFT determines what a third-level page table entry can map */
34#define PUD_SHIFT (PMD_SHIFT + PMD_INDEX_SIZE)
35#define PUD_SIZE (1UL << PUD_SHIFT)
36#define PUD_MASK (~(PUD_SIZE-1))
37
38/* PGDIR_SHIFT determines what a fourth-level page table entry can map */
39#define PGDIR_SHIFT (PUD_SHIFT + PUD_INDEX_SIZE)
40#define PGDIR_SIZE (1UL << PGDIR_SHIFT)
41#define PGDIR_MASK (~(PGDIR_SIZE-1))
42
43/* PTE bits */
Benjamin Herrenschmidt41743a42008-06-11 15:37:10 +100044#define _PAGE_HASHPTE 0x0400 /* software: pte has an associated HPTE */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110045#define _PAGE_SECONDARY 0x8000 /* software: HPTE is in secondary group */
46#define _PAGE_GROUP_IX 0x7000 /* software: HPTE index within group */
47#define _PAGE_F_SECOND _PAGE_SECONDARY
48#define _PAGE_F_GIX _PAGE_GROUP_IX
Nick Piggin83ac6a12008-07-27 20:28:03 -070049#define _PAGE_SPECIAL 0x10000 /* software: special page */
50#define __HAVE_ARCH_PTE_SPECIAL
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110051
52/* PTE flags to conserve for HPTE identification */
53#define _PAGE_HPTEFLAGS (_PAGE_BUSY | _PAGE_HASHPTE | \
54 _PAGE_SECONDARY | _PAGE_GROUP_IX)
55
Benjamin Herrenschmidta1f242f2008-07-23 21:27:08 -070056/* There is no 4K PFN hack on 4K pages */
57#define _PAGE_4K_PFN 0
58
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110059/* PAGE_MASK gives the right answer below, but only by accident */
60/* It should be preserving the high 48 bits and then specifically */
61/* preserving _PAGE_SECONDARY | _PAGE_GROUP_IX */
62#define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_ACCESSED | _PAGE_DIRTY | \
63 _PAGE_HPTEFLAGS)
64
65/* Bits to mask out from a PMD to get to the PTE page */
66#define PMD_MASKED_BITS 0
67/* Bits to mask out from a PUD to get to the PMD page */
68#define PUD_MASKED_BITS 0
69/* Bits to mask out from a PGD to get to the PUD page */
70#define PGD_MASKED_BITS 0
71
72/* shift to put page number into pte */
73#define PTE_RPN_SHIFT (17)
74
David Gibson20f4eb32006-02-20 14:05:56 +110075#ifdef STRICT_MM_TYPECHECKS
76#define __real_pte(e,p) ((real_pte_t){(e)})
77#define __rpte_to_pte(r) ((r).pte)
78#else
79#define __real_pte(e,p) (e)
80#define __rpte_to_pte(r) (__pte(r))
81#endif
82#define __rpte_to_hidx(r,index) (pte_val(__rpte_to_pte(r)) >> 12)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110083
84#define pte_iterate_hashed_subpages(rpte, psize, va, index, shift) \
85 do { \
86 index = 0; \
87 shift = mmu_psize_defs[psize].shift; \
88
89#define pte_iterate_hashed_end() } while(0)
90
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +100091#ifdef CONFIG_PPC_HAS_HASH_64K
92#define pte_pagesize_index(mm, addr, pte) get_slice_psize(mm, addr)
93#else
94#define pte_pagesize_index(mm, addr, pte) MMU_PAGE_4K
95#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +100096
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110097/*
98 * 4-level page tables related bits
99 */
100
101#define pgd_none(pgd) (!pgd_val(pgd))
102#define pgd_bad(pgd) (pgd_val(pgd) == 0)
103#define pgd_present(pgd) (pgd_val(pgd) != 0)
104#define pgd_clear(pgdp) (pgd_val(*(pgdp)) = 0)
Dave McCracken46a82b22006-09-25 23:31:48 -0700105#define pgd_page_vaddr(pgd) (pgd_val(pgd) & ~PGD_MASKED_BITS)
106#define pgd_page(pgd) virt_to_page(pgd_page_vaddr(pgd))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100107
108#define pud_offset(pgdp, addr) \
Dave McCracken46a82b22006-09-25 23:31:48 -0700109 (((pud_t *) pgd_page_vaddr(*(pgdp))) + \
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100110 (((addr) >> PUD_SHIFT) & (PTRS_PER_PUD - 1)))
111
112#define pud_ERROR(e) \
David Gibson141aa592006-03-03 16:24:06 +1100113 printk("%s:%d: bad pud %08lx.\n", __FILE__, __LINE__, pud_val(e))
Paul Mackerras721151d2007-04-03 21:24:02 +1000114
115#define remap_4k_pfn(vma, addr, pfn, prot) \
116 remap_pfn_range((vma), (addr), (pfn), PAGE_SIZE, (prot))
David Gibsonf88df142007-04-30 16:30:56 +1000117#endif /* _ASM_POWERPC_PGTABLE_4K_H */