blob: 88d8f5c0ecb5e2e8bb5bc05f5aff97790ddd667a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Low-Level PCI Support for PC -- Routing of Interrupts
3 *
4 * (c) 1999--2000 Martin Mares <mj@ucw.cz>
5 */
6
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/types.h>
8#include <linux/kernel.h>
9#include <linux/pci.h>
10#include <linux/init.h>
11#include <linux/slab.h>
12#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/dmi.h>
14#include <asm/io.h>
15#include <asm/smp.h>
16#include <asm/io_apic.h>
Nick Pigginb33fa1f2005-10-01 02:34:42 +100017#include <linux/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/acpi.h>
19
20#include "pci.h"
21
22#define PIRQ_SIGNATURE (('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24))
23#define PIRQ_VERSION 0x0100
24
25static int broken_hp_bios_irq9;
26static int acer_tm360_irqrouting;
27
28static struct irq_routing_table *pirq_table;
29
30static int pirq_enable_irq(struct pci_dev *dev);
31
32/*
33 * Never use: 0, 1, 2 (timer, keyboard, and cascade)
34 * Avoid using: 13, 14 and 15 (FP error and IDE).
35 * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse)
36 */
37unsigned int pcibios_irq_mask = 0xfff8;
38
39static int pirq_penalty[16] = {
40 1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000,
41 0, 0, 0, 0, 1000, 100000, 100000, 100000
42};
43
44struct irq_router {
45 char *name;
46 u16 vendor, device;
47 int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq);
48 int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq, int new);
49};
50
51struct irq_router_handler {
52 u16 vendor;
53 int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device);
54};
55
56int (*pcibios_enable_irq)(struct pci_dev *dev) = NULL;
David Shaohua Li87bec662005-07-27 23:02:00 -040057void (*pcibios_disable_irq)(struct pci_dev *dev) = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
59/*
jayalk@intworks.biz120bb422005-03-21 20:20:42 -080060 * Check passed address for the PCI IRQ Routing Table signature
61 * and perform checksum verification.
62 */
63
64static inline struct irq_routing_table * pirq_check_routing_table(u8 *addr)
65{
66 struct irq_routing_table *rt;
67 int i;
68 u8 sum;
69
70 rt = (struct irq_routing_table *) addr;
71 if (rt->signature != PIRQ_SIGNATURE ||
72 rt->version != PIRQ_VERSION ||
73 rt->size % 16 ||
74 rt->size < sizeof(struct irq_routing_table))
75 return NULL;
76 sum = 0;
77 for (i=0; i < rt->size; i++)
78 sum += addr[i];
79 if (!sum) {
Daniel Marjamäki81745512005-12-01 18:01:28 +010080 DBG(KERN_DEBUG "PCI: Interrupt Routing Table found at 0x%p\n", rt);
jayalk@intworks.biz120bb422005-03-21 20:20:42 -080081 return rt;
82 }
83 return NULL;
84}
85
86
87
88/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 * Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table.
90 */
91
92static struct irq_routing_table * __init pirq_find_routing_table(void)
93{
94 u8 *addr;
95 struct irq_routing_table *rt;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
jayalk@intworks.biz120bb422005-03-21 20:20:42 -080097 if (pirq_table_addr) {
98 rt = pirq_check_routing_table((u8 *) __va(pirq_table_addr));
99 if (rt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 return rt;
jayalk@intworks.biz120bb422005-03-21 20:20:42 -0800101 printk(KERN_WARNING "PCI: PIRQ table NOT found at pirqaddr\n");
102 }
103 for(addr = (u8 *) __va(0xf0000); addr < (u8 *) __va(0x100000); addr += 16) {
104 rt = pirq_check_routing_table(addr);
105 if (rt)
106 return rt;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 }
108 return NULL;
109}
110
111/*
112 * If we have a IRQ routing table, use it to search for peer host
113 * bridges. It's a gross hack, but since there are no other known
114 * ways how to get a list of buses, we have to go this way.
115 */
116
117static void __init pirq_peer_trick(void)
118{
119 struct irq_routing_table *rt = pirq_table;
120 u8 busmap[256];
121 int i;
122 struct irq_info *e;
123
124 memset(busmap, 0, sizeof(busmap));
125 for(i=0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) {
126 e = &rt->slots[i];
127#ifdef DEBUG
128 {
129 int j;
Daniel Marjamäki81745512005-12-01 18:01:28 +0100130 DBG(KERN_DEBUG "%02x:%02x slot=%02x", e->bus, e->devfn/8, e->slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 for(j=0; j<4; j++)
132 DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap);
133 DBG("\n");
134 }
135#endif
136 busmap[e->bus] = 1;
137 }
138 for(i = 1; i < 256; i++) {
139 if (!busmap[i] || pci_find_bus(0, i))
140 continue;
Muli Ben-Yehuda73c59af2007-08-10 13:01:19 -0700141 if (pci_scan_bus_with_sysdata(i))
142 printk(KERN_INFO "PCI: Discovered primary peer "
143 "bus %02x [IRQ]\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 }
145 pcibios_last_bus = -1;
146}
147
148/*
149 * Code for querying and setting of IRQ routes on various interrupt routers.
150 */
151
152void eisa_set_level_irq(unsigned int irq)
153{
154 unsigned char mask = 1 << (irq & 7);
155 unsigned int port = 0x4d0 + (irq >> 3);
156 unsigned char val;
157 static u16 eisa_irq_mask;
158
159 if (irq >= 16 || (1 << irq) & eisa_irq_mask)
160 return;
161
162 eisa_irq_mask |= (1 << irq);
Daniel Marjamäki81745512005-12-01 18:01:28 +0100163 printk(KERN_DEBUG "PCI: setting IRQ %u as level-triggered\n", irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 val = inb(port);
165 if (!(val & mask)) {
Daniel Marjamäki81745512005-12-01 18:01:28 +0100166 DBG(KERN_DEBUG " -> edge");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 outb(val | mask, port);
168 }
169}
170
171/*
Simon Arlott27b46d72007-10-20 01:13:56 +0200172 * Common IRQ routing practice: nibbles in config space,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 * offset by some magic constant.
174 */
175static unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr)
176{
177 u8 x;
178 unsigned reg = offset + (nr >> 1);
179
180 pci_read_config_byte(router, reg, &x);
181 return (nr & 1) ? (x >> 4) : (x & 0xf);
182}
183
184static void write_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr, unsigned int val)
185{
186 u8 x;
187 unsigned reg = offset + (nr >> 1);
188
189 pci_read_config_byte(router, reg, &x);
190 x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val);
191 pci_write_config_byte(router, reg, x);
192}
193
194/*
195 * ALI pirq entries are damn ugly, and completely undocumented.
196 * This has been figured out from pirq tables, and it's not a pretty
197 * picture.
198 */
199static int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
200{
Andreas Mohra0de1f02006-06-23 02:04:28 -0700201 static const unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
203 return irqmap[read_config_nybble(router, 0x48, pirq-1)];
204}
205
206static int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
207{
Andreas Mohra0de1f02006-06-23 02:04:28 -0700208 static const unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 unsigned int val = irqmap[irq];
210
211 if (val) {
212 write_config_nybble(router, 0x48, pirq-1, val);
213 return 1;
214 }
215 return 0;
216}
217
218/*
219 * The Intel PIIX4 pirq rules are fairly simple: "pirq" is
220 * just a pointer to the config space.
221 */
222static int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
223{
224 u8 x;
225
226 pci_read_config_byte(router, pirq, &x);
227 return (x < 16) ? x : 0;
228}
229
230static int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
231{
232 pci_write_config_byte(router, pirq, irq);
233 return 1;
234}
235
236/*
237 * The VIA pirq rules are nibble-based, like ALI,
238 * but without the ugly irq number munging.
239 * However, PIRQD is in the upper instead of lower 4 bits.
240 */
241static int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
242{
243 return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq);
244}
245
246static int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
247{
248 write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq);
249 return 1;
250}
251
252/*
Aleksey Gorelov80bb82a2005-06-23 00:08:29 -0700253 * The VIA pirq rules are nibble-based, like ALI,
254 * but without the ugly irq number munging.
255 * However, for 82C586, nibble map is different .
256 */
257static int pirq_via586_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
258{
Daniel Ritzf3ac8432006-11-14 02:03:25 -0800259 static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
Aleksey Gorelov80bb82a2005-06-23 00:08:29 -0700260 return read_config_nybble(router, 0x55, pirqmap[pirq-1]);
261}
262
263static int pirq_via586_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
264{
Daniel Ritzf3ac8432006-11-14 02:03:25 -0800265 static const unsigned int pirqmap[5] = { 3, 2, 5, 1, 1 };
Aleksey Gorelov80bb82a2005-06-23 00:08:29 -0700266 write_config_nybble(router, 0x55, pirqmap[pirq-1], irq);
267 return 1;
268}
269
270/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 * ITE 8330G pirq rules are nibble-based
272 * FIXME: pirqmap may be { 1, 0, 3, 2 },
273 * 2+3 are both mapped to irq 9 on my system
274 */
275static int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
276{
Andreas Mohra0de1f02006-06-23 02:04:28 -0700277 static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 return read_config_nybble(router,0x43, pirqmap[pirq-1]);
279}
280
281static int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
282{
Andreas Mohra0de1f02006-06-23 02:04:28 -0700283 static const unsigned char pirqmap[4] = { 1, 0, 2, 3 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 write_config_nybble(router, 0x43, pirqmap[pirq-1], irq);
285 return 1;
286}
287
288/*
289 * OPTI: high four bits are nibble pointer..
290 * I wonder what the low bits do?
291 */
292static int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
293{
294 return read_config_nybble(router, 0xb8, pirq >> 4);
295}
296
297static int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
298{
299 write_config_nybble(router, 0xb8, pirq >> 4, irq);
300 return 1;
301}
302
303/*
304 * Cyrix: nibble offset 0x5C
305 * 0x5C bits 7:4 is INTB bits 3:0 is INTA
306 * 0x5D bits 7:4 is INTD bits 3:0 is INTC
307 */
308static int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
309{
310 return read_config_nybble(router, 0x5C, (pirq-1)^1);
311}
312
313static int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
314{
315 write_config_nybble(router, 0x5C, (pirq-1)^1, irq);
316 return 1;
317}
318
319/*
320 * PIRQ routing for SiS 85C503 router used in several SiS chipsets.
321 * We have to deal with the following issues here:
322 * - vendors have different ideas about the meaning of link values
323 * - some onboard devices (integrated in the chipset) have special
324 * links and are thus routed differently (i.e. not via PCI INTA-INTD)
325 * - different revision of the router have a different layout for
326 * the routing registers, particularly for the onchip devices
327 *
328 * For all routing registers the common thing is we have one byte
329 * per routeable link which is defined as:
330 * bit 7 IRQ mapping enabled (0) or disabled (1)
331 * bits [6:4] reserved (sometimes used for onchip devices)
332 * bits [3:0] IRQ to map to
333 * allowed: 3-7, 9-12, 14-15
334 * reserved: 0, 1, 2, 8, 13
335 *
336 * The config-space registers located at 0x41/0x42/0x43/0x44 are
337 * always used to route the normal PCI INT A/B/C/D respectively.
338 * Apparently there are systems implementing PCI routing table using
339 * link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D.
340 * We try our best to handle both link mappings.
341 *
342 * Currently (2003-05-21) it appears most SiS chipsets follow the
343 * definition of routing registers from the SiS-5595 southbridge.
344 * According to the SiS 5595 datasheets the revision id's of the
345 * router (ISA-bridge) should be 0x01 or 0xb0.
346 *
347 * Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1.
348 * Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets.
349 * They seem to work with the current routing code. However there is
350 * some concern because of the two USB-OHCI HCs (original SiS 5595
351 * had only one). YMMV.
352 *
353 * Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1:
354 *
355 * 0x61: IDEIRQ:
356 * bits [6:5] must be written 01
357 * bit 4 channel-select primary (0), secondary (1)
358 *
359 * 0x62: USBIRQ:
360 * bit 6 OHCI function disabled (0), enabled (1)
361 *
362 * 0x6a: ACPI/SCI IRQ: bits 4-6 reserved
363 *
364 * 0x7e: Data Acq. Module IRQ - bits 4-6 reserved
365 *
366 * We support USBIRQ (in addition to INTA-INTD) and keep the
367 * IDE, ACPI and DAQ routing untouched as set by the BIOS.
368 *
369 * Currently the only reported exception is the new SiS 65x chipset
370 * which includes the SiS 69x southbridge. Here we have the 85C503
371 * router revision 0x04 and there are changes in the register layout
372 * mostly related to the different USB HCs with USB 2.0 support.
373 *
374 * Onchip routing for router rev-id 0x04 (try-and-error observation)
375 *
376 * 0x60/0x61/0x62/0x63: 1xEHCI and 3xOHCI (companion) USB-HCs
377 * bit 6-4 are probably unused, not like 5595
378 */
379
380#define PIRQ_SIS_IRQ_MASK 0x0f
381#define PIRQ_SIS_IRQ_DISABLE 0x80
382#define PIRQ_SIS_USB_ENABLE 0x40
383
384static int pirq_sis_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
385{
386 u8 x;
387 int reg;
388
389 reg = pirq;
390 if (reg >= 0x01 && reg <= 0x04)
391 reg += 0x40;
392 pci_read_config_byte(router, reg, &x);
393 return (x & PIRQ_SIS_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS_IRQ_MASK);
394}
395
396static int pirq_sis_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
397{
398 u8 x;
399 int reg;
400
401 reg = pirq;
402 if (reg >= 0x01 && reg <= 0x04)
403 reg += 0x40;
404 pci_read_config_byte(router, reg, &x);
405 x &= ~(PIRQ_SIS_IRQ_MASK | PIRQ_SIS_IRQ_DISABLE);
406 x |= irq ? irq: PIRQ_SIS_IRQ_DISABLE;
407 pci_write_config_byte(router, reg, x);
408 return 1;
409}
410
411
412/*
413 * VLSI: nibble offset 0x74 - educated guess due to routing table and
414 * config space of VLSI 82C534 PCI-bridge/router (1004:0102)
415 * Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard
416 * devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6
417 * for the busbridge to the docking station.
418 */
419
420static int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
421{
422 if (pirq > 8) {
423 printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
424 return 0;
425 }
426 return read_config_nybble(router, 0x74, pirq-1);
427}
428
429static int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
430{
431 if (pirq > 8) {
432 printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
433 return 0;
434 }
435 write_config_nybble(router, 0x74, pirq-1, irq);
436 return 1;
437}
438
439/*
440 * ServerWorks: PCI interrupts mapped to system IRQ lines through Index
441 * and Redirect I/O registers (0x0c00 and 0x0c01). The Index register
442 * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a. The Redirect
443 * register is a straight binary coding of desired PIC IRQ (low nibble).
444 *
445 * The 'link' value in the PIRQ table is already in the correct format
446 * for the Index register. There are some special index values:
447 * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1,
448 * and 0x03 for SMBus.
449 */
450static int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
451{
452 outb_p(pirq, 0xc00);
453 return inb(0xc01) & 0xf;
454}
455
456static int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
457{
458 outb_p(pirq, 0xc00);
459 outb_p(irq, 0xc01);
460 return 1;
461}
462
463/* Support for AMD756 PCI IRQ Routing
464 * Jhon H. Caicedo <jhcaiced@osso.org.co>
465 * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced)
466 * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced)
467 * The AMD756 pirq rules are nibble-based
468 * offset 0x56 0-3 PIRQA 4-7 PIRQB
469 * offset 0x57 0-3 PIRQC 4-7 PIRQD
470 */
471static int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
472{
473 u8 irq;
474 irq = 0;
475 if (pirq <= 4)
476 {
477 irq = read_config_nybble(router, 0x56, pirq - 1);
478 }
479 printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d get irq : %2d\n",
480 dev->vendor, dev->device, pirq, irq);
481 return irq;
482}
483
484static int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
485{
486 printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d SET irq : %2d\n",
487 dev->vendor, dev->device, pirq, irq);
488 if (pirq <= 4)
489 {
490 write_config_nybble(router, 0x56, pirq - 1, irq);
491 }
492 return 1;
493}
494
Thomas Backlundb205f6b2007-08-10 14:42:15 -0700495/*
496 * PicoPower PT86C523
497 */
498static int pirq_pico_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
499{
500 outb(0x10 + ((pirq - 1) >> 1), 0x24);
501 return ((pirq - 1) & 1) ? (inb(0x26) >> 4) : (inb(0x26) & 0xf);
502}
503
504static int pirq_pico_set(struct pci_dev *router, struct pci_dev *dev, int pirq,
505 int irq)
506{
507 unsigned int x;
508 outb(0x10 + ((pirq - 1) >> 1), 0x24);
509 x = inb(0x26);
510 x = ((pirq - 1) & 1) ? ((x & 0x0f) | (irq << 4)) : ((x & 0xf0) | (irq));
511 outb(x, 0x26);
512 return 1;
513}
514
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515#ifdef CONFIG_PCI_BIOS
516
517static int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
518{
519 struct pci_dev *bridge;
520 int pin = pci_get_interrupt_pin(dev, &bridge);
521 return pcibios_set_irq_routing(bridge, pin, irq);
522}
523
524#endif
525
526static __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
527{
Andreas Mohra0de1f02006-06-23 02:04:28 -0700528 static struct pci_device_id __initdata pirq_440gx[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) },
530 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) },
531 { },
532 };
533
534 /* 440GX has a proprietary PIRQ router -- don't use it */
535 if (pci_dev_present(pirq_440gx))
536 return 0;
537
538 switch(device)
539 {
540 case PCI_DEVICE_ID_INTEL_82371FB_0:
541 case PCI_DEVICE_ID_INTEL_82371SB_0:
542 case PCI_DEVICE_ID_INTEL_82371AB_0:
543 case PCI_DEVICE_ID_INTEL_82371MX:
544 case PCI_DEVICE_ID_INTEL_82443MX_0:
545 case PCI_DEVICE_ID_INTEL_82801AA_0:
546 case PCI_DEVICE_ID_INTEL_82801AB_0:
547 case PCI_DEVICE_ID_INTEL_82801BA_0:
548 case PCI_DEVICE_ID_INTEL_82801BA_10:
549 case PCI_DEVICE_ID_INTEL_82801CA_0:
550 case PCI_DEVICE_ID_INTEL_82801CA_12:
551 case PCI_DEVICE_ID_INTEL_82801DB_0:
552 case PCI_DEVICE_ID_INTEL_82801E_0:
553 case PCI_DEVICE_ID_INTEL_82801EB_0:
554 case PCI_DEVICE_ID_INTEL_ESB_1:
555 case PCI_DEVICE_ID_INTEL_ICH6_0:
556 case PCI_DEVICE_ID_INTEL_ICH6_1:
557 case PCI_DEVICE_ID_INTEL_ICH7_0:
558 case PCI_DEVICE_ID_INTEL_ICH7_1:
Jason Gaston4d24a432005-05-01 08:58:50 -0700559 case PCI_DEVICE_ID_INTEL_ICH7_30:
560 case PCI_DEVICE_ID_INTEL_ICH7_31:
Jason Gastone285f802005-04-16 15:24:41 -0700561 case PCI_DEVICE_ID_INTEL_ESB2_0:
Jason Gastonb6ebb262006-01-09 10:53:45 -0800562 case PCI_DEVICE_ID_INTEL_ICH8_0:
563 case PCI_DEVICE_ID_INTEL_ICH8_1:
564 case PCI_DEVICE_ID_INTEL_ICH8_2:
565 case PCI_DEVICE_ID_INTEL_ICH8_3:
566 case PCI_DEVICE_ID_INTEL_ICH8_4:
Jason Gaston3b59d522006-11-22 15:15:08 -0800567 case PCI_DEVICE_ID_INTEL_ICH9_0:
568 case PCI_DEVICE_ID_INTEL_ICH9_1:
569 case PCI_DEVICE_ID_INTEL_ICH9_2:
570 case PCI_DEVICE_ID_INTEL_ICH9_3:
571 case PCI_DEVICE_ID_INTEL_ICH9_4:
572 case PCI_DEVICE_ID_INTEL_ICH9_5:
Jason Gaston99fa9842007-08-30 17:50:56 -0700573 case PCI_DEVICE_ID_INTEL_TOLAPAI_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 r->name = "PIIX/ICH";
575 r->get = pirq_piix_get;
576 r->set = pirq_piix_set;
577 return 1;
578 }
579 return 0;
580}
581
aleksey_gorelov@phoenix.com750deaa2005-10-30 14:59:36 -0800582static __init int via_router_probe(struct irq_router *r,
583 struct pci_dev *router, u16 device)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584{
585 /* FIXME: We should move some of the quirk fixup stuff here */
Giancarlo Formicucciaac122592005-07-28 01:07:33 -0700586
aleksey_gorelov@phoenix.com750deaa2005-10-30 14:59:36 -0800587 /*
Simon Arlott27b46d72007-10-20 01:13:56 +0200588 * workarounds for some buggy BIOSes
aleksey_gorelov@phoenix.com750deaa2005-10-30 14:59:36 -0800589 */
590 if (device == PCI_DEVICE_ID_VIA_82C586_0) {
591 switch(router->device) {
592 case PCI_DEVICE_ID_VIA_82C686:
593 /*
594 * Asus k7m bios wrongly reports 82C686A
595 * as 586-compatible
596 */
597 device = PCI_DEVICE_ID_VIA_82C686;
598 break;
599 case PCI_DEVICE_ID_VIA_8235:
600 /**
601 * Asus a7v-x bios wrongly reports 8235
602 * as 586-compatible
603 */
604 device = PCI_DEVICE_ID_VIA_8235;
605 break;
606 }
Giancarlo Formicucciaac122592005-07-28 01:07:33 -0700607 }
608
aleksey_gorelov@phoenix.com750deaa2005-10-30 14:59:36 -0800609 switch(device) {
610 case PCI_DEVICE_ID_VIA_82C586_0:
611 r->name = "VIA";
612 r->get = pirq_via586_get;
613 r->set = pirq_via586_set;
614 return 1;
615 case PCI_DEVICE_ID_VIA_82C596:
616 case PCI_DEVICE_ID_VIA_82C686:
617 case PCI_DEVICE_ID_VIA_8231:
Grzegorz Janoszka40d8b892006-03-21 11:57:19 +0100618 case PCI_DEVICE_ID_VIA_8233A:
aleksey_gorelov@phoenix.com750deaa2005-10-30 14:59:36 -0800619 case PCI_DEVICE_ID_VIA_8235:
Grzegorz Janoszka40d8b892006-03-21 11:57:19 +0100620 case PCI_DEVICE_ID_VIA_8237:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 /* FIXME: add new ones for 8233/5 */
aleksey_gorelov@phoenix.com750deaa2005-10-30 14:59:36 -0800622 r->name = "VIA";
623 r->get = pirq_via_get;
624 r->set = pirq_via_set;
625 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 }
627 return 0;
628}
629
630static __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
631{
632 switch(device)
633 {
634 case PCI_DEVICE_ID_VLSI_82C534:
635 r->name = "VLSI 82C534";
636 r->get = pirq_vlsi_get;
637 r->set = pirq_vlsi_set;
638 return 1;
639 }
640 return 0;
641}
642
643
644static __init int serverworks_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
645{
646 switch(device)
647 {
648 case PCI_DEVICE_ID_SERVERWORKS_OSB4:
649 case PCI_DEVICE_ID_SERVERWORKS_CSB5:
650 r->name = "ServerWorks";
651 r->get = pirq_serverworks_get;
652 r->set = pirq_serverworks_set;
653 return 1;
654 }
655 return 0;
656}
657
658static __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
659{
660 if (device != PCI_DEVICE_ID_SI_503)
661 return 0;
662
663 r->name = "SIS";
664 r->get = pirq_sis_get;
665 r->set = pirq_sis_set;
666 return 1;
667}
668
669static __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
670{
671 switch(device)
672 {
673 case PCI_DEVICE_ID_CYRIX_5520:
674 r->name = "NatSemi";
675 r->get = pirq_cyrix_get;
676 r->set = pirq_cyrix_set;
677 return 1;
678 }
679 return 0;
680}
681
682static __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
683{
684 switch(device)
685 {
686 case PCI_DEVICE_ID_OPTI_82C700:
687 r->name = "OPTI";
688 r->get = pirq_opti_get;
689 r->set = pirq_opti_set;
690 return 1;
691 }
692 return 0;
693}
694
695static __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
696{
697 switch(device)
698 {
699 case PCI_DEVICE_ID_ITE_IT8330G_0:
700 r->name = "ITE";
701 r->get = pirq_ite_get;
702 r->set = pirq_ite_set;
703 return 1;
704 }
705 return 0;
706}
707
708static __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
709{
710 switch(device)
711 {
712 case PCI_DEVICE_ID_AL_M1533:
713 case PCI_DEVICE_ID_AL_M1563:
Daniel Marjamäki81745512005-12-01 18:01:28 +0100714 printk(KERN_DEBUG "PCI: Using ALI IRQ Router\n");
715 r->name = "ALI";
716 r->get = pirq_ali_get;
717 r->set = pirq_ali_set;
718 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 }
720 return 0;
721}
722
723static __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
724{
725 switch(device)
726 {
727 case PCI_DEVICE_ID_AMD_VIPER_740B:
728 r->name = "AMD756";
729 break;
730 case PCI_DEVICE_ID_AMD_VIPER_7413:
731 r->name = "AMD766";
732 break;
733 case PCI_DEVICE_ID_AMD_VIPER_7443:
734 r->name = "AMD768";
735 break;
736 default:
737 return 0;
738 }
739 r->get = pirq_amd756_get;
740 r->set = pirq_amd756_set;
741 return 1;
742}
743
Thomas Backlundb205f6b2007-08-10 14:42:15 -0700744static __init int pico_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
745{
746 switch (device) {
747 case PCI_DEVICE_ID_PICOPOWER_PT86C523:
748 r->name = "PicoPower PT86C523";
749 r->get = pirq_pico_get;
750 r->set = pirq_pico_set;
751 return 1;
752
753 case PCI_DEVICE_ID_PICOPOWER_PT86C523BBP:
754 r->name = "PicoPower PT86C523 rev. BB+";
755 r->get = pirq_pico_get;
756 r->set = pirq_pico_set;
757 return 1;
758 }
759 return 0;
760}
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762static __initdata struct irq_router_handler pirq_routers[] = {
763 { PCI_VENDOR_ID_INTEL, intel_router_probe },
764 { PCI_VENDOR_ID_AL, ali_router_probe },
765 { PCI_VENDOR_ID_ITE, ite_router_probe },
766 { PCI_VENDOR_ID_VIA, via_router_probe },
767 { PCI_VENDOR_ID_OPTI, opti_router_probe },
768 { PCI_VENDOR_ID_SI, sis_router_probe },
769 { PCI_VENDOR_ID_CYRIX, cyrix_router_probe },
770 { PCI_VENDOR_ID_VLSI, vlsi_router_probe },
771 { PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe },
772 { PCI_VENDOR_ID_AMD, amd_router_probe },
Thomas Backlundb205f6b2007-08-10 14:42:15 -0700773 { PCI_VENDOR_ID_PICOPOWER, pico_router_probe },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 /* Someone with docs needs to add the ATI Radeon IGP */
775 { 0, NULL }
776};
777static struct irq_router pirq_router;
778static struct pci_dev *pirq_router_dev;
779
780
781/*
782 * FIXME: should we have an option to say "generic for
783 * chipset" ?
784 */
785
786static void __init pirq_find_router(struct irq_router *r)
787{
788 struct irq_routing_table *rt = pirq_table;
789 struct irq_router_handler *h;
790
791#ifdef CONFIG_PCI_BIOS
792 if (!rt->signature) {
793 printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n");
794 r->set = pirq_bios_set;
795 r->name = "BIOS";
796 return;
797 }
798#endif
799
800 /* Default unless a driver reloads it */
801 r->name = "default";
802 r->get = NULL;
803 r->set = NULL;
804
Daniel Marjamäki81745512005-12-01 18:01:28 +0100805 DBG(KERN_DEBUG "PCI: Attempting to find IRQ router for %04x:%04x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 rt->rtr_vendor, rt->rtr_device);
807
Alan Cox7cd8b682006-12-07 02:14:03 +0100808 pirq_router_dev = pci_get_bus_and_slot(rt->rtr_bus, rt->rtr_devfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 if (!pirq_router_dev) {
Daniel Marjamäki81745512005-12-01 18:01:28 +0100810 DBG(KERN_DEBUG "PCI: Interrupt router not found at "
811 "%02x:%02x\n", rt->rtr_bus, rt->rtr_devfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 return;
813 }
814
815 for( h = pirq_routers; h->vendor; h++) {
816 /* First look for a router match */
817 if (rt->rtr_vendor == h->vendor && h->probe(r, pirq_router_dev, rt->rtr_device))
818 break;
819 /* Fall back to a device match */
820 if (pirq_router_dev->vendor == h->vendor && h->probe(r, pirq_router_dev, pirq_router_dev->device))
821 break;
822 }
823 printk(KERN_INFO "PCI: Using IRQ router %s [%04x/%04x] at %s\n",
824 pirq_router.name,
825 pirq_router_dev->vendor,
826 pirq_router_dev->device,
827 pci_name(pirq_router_dev));
Alan Cox7cd8b682006-12-07 02:14:03 +0100828
829 /* The device remains referenced for the kernel lifetime */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830}
831
832static struct irq_info *pirq_get_info(struct pci_dev *dev)
833{
834 struct irq_routing_table *rt = pirq_table;
835 int entries = (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info);
836 struct irq_info *info;
837
838 for (info = rt->slots; entries--; info++)
839 if (info->bus == dev->bus->number && PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn))
840 return info;
841 return NULL;
842}
843
844static int pcibios_lookup_irq(struct pci_dev *dev, int assign)
845{
846 u8 pin;
847 struct irq_info *info;
848 int i, pirq, newirq;
849 int irq = 0;
850 u32 mask;
851 struct irq_router *r = &pirq_router;
852 struct pci_dev *dev2 = NULL;
853 char *msg = NULL;
854
855 /* Find IRQ pin */
856 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
857 if (!pin) {
Daniel Marjamäki81745512005-12-01 18:01:28 +0100858 DBG(KERN_DEBUG " -> no interrupt pin\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 return 0;
860 }
861 pin = pin - 1;
862
863 /* Find IRQ routing entry */
864
865 if (!pirq_table)
866 return 0;
867
Daniel Marjamäki81745512005-12-01 18:01:28 +0100868 DBG(KERN_DEBUG "IRQ for %s[%c]", pci_name(dev), 'A' + pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 info = pirq_get_info(dev);
870 if (!info) {
Daniel Marjamäki81745512005-12-01 18:01:28 +0100871 DBG(" -> not found in routing table\n" KERN_DEBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872 return 0;
873 }
874 pirq = info->irq[pin].link;
875 mask = info->irq[pin].bitmap;
876 if (!pirq) {
Daniel Marjamäki81745512005-12-01 18:01:28 +0100877 DBG(" -> not routed\n" KERN_DEBUG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 return 0;
879 }
880 DBG(" -> PIRQ %02x, mask %04x, excl %04x", pirq, mask, pirq_table->exclusive_irqs);
881 mask &= pcibios_irq_mask;
882
883 /* Work around broken HP Pavilion Notebooks which assign USB to
884 IRQ 9 even though it is actually wired to IRQ 11 */
885
886 if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) {
887 dev->irq = 11;
888 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11);
889 r->set(pirq_router_dev, dev, pirq, 11);
890 }
891
892 /* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */
893 if (acer_tm360_irqrouting && dev->irq == 11 && dev->vendor == PCI_VENDOR_ID_O2) {
894 pirq = 0x68;
895 mask = 0x400;
896 dev->irq = r->get(pirq_router_dev, dev, pirq);
897 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
898 }
899
900 /*
901 * Find the best IRQ to assign: use the one
902 * reported by the device if possible.
903 */
904 newirq = dev->irq;
Linus Torvalds7ed40912006-01-06 08:43:16 -0800905 if (newirq && !((1 << newirq) & mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 if ( pci_probe & PCI_USE_PIRQ_MASK) newirq = 0;
Daniel Marjamäki81745512005-12-01 18:01:28 +0100907 else printk("\n" KERN_WARNING
908 "PCI: IRQ %i for device %s doesn't match PIRQ mask "
909 "- try pci=usepirqmask\n" KERN_DEBUG, newirq,
910 pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 }
912 if (!newirq && assign) {
913 for (i = 0; i < 16; i++) {
914 if (!(mask & (1 << i)))
915 continue;
Thomas Gleixner4879d772006-07-01 19:29:16 -0700916 if (pirq_penalty[i] < pirq_penalty[newirq] && can_request_irq(i, IRQF_SHARED))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 newirq = i;
918 }
919 }
920 DBG(" -> newirq=%d", newirq);
921
922 /* Check if it is hardcoded */
923 if ((pirq & 0xf0) == 0xf0) {
924 irq = pirq & 0xf;
925 DBG(" -> hardcoded IRQ %d\n", irq);
926 msg = "Hardcoded";
927 } else if ( r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \
928 ((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask)) ) {
929 DBG(" -> got IRQ %d\n", irq);
930 msg = "Found";
Linus Torvaldsafa024c2006-06-23 02:04:21 -0700931 eisa_set_level_irq(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 } else if (newirq && r->set && (dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) {
933 DBG(" -> assigning IRQ %d", newirq);
934 if (r->set(pirq_router_dev, dev, pirq, newirq)) {
935 eisa_set_level_irq(newirq);
936 DBG(" ... OK\n");
937 msg = "Assigned";
938 irq = newirq;
939 }
940 }
941
942 if (!irq) {
943 DBG(" ... failed\n");
944 if (newirq && mask == (1 << newirq)) {
945 msg = "Guessed";
946 irq = newirq;
947 } else
948 return 0;
949 }
950 printk(KERN_INFO "PCI: %s IRQ %d for device %s\n", msg, irq, pci_name(dev));
951
952 /* Update IRQ for all devices with the same pirq value */
953 while ((dev2 = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev2)) != NULL) {
954 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin);
955 if (!pin)
956 continue;
957 pin--;
958 info = pirq_get_info(dev2);
959 if (!info)
960 continue;
961 if (info->irq[pin].link == pirq) {
962 /* We refuse to override the dev->irq information. Give a warning! */
963 if ( dev2->irq && dev2->irq != irq && \
964 (!(pci_probe & PCI_USE_PIRQ_MASK) || \
965 ((1 << dev2->irq) & mask)) ) {
966#ifndef CONFIG_PCI_MSI
967 printk(KERN_INFO "IRQ routing conflict for %s, have irq %d, want irq %d\n",
968 pci_name(dev2), dev2->irq, irq);
969#endif
970 continue;
971 }
972 dev2->irq = irq;
973 pirq_penalty[irq]++;
974 if (dev != dev2)
975 printk(KERN_INFO "PCI: Sharing IRQ %d with %s\n", irq, pci_name(dev2));
976 }
977 }
978 return 1;
979}
980
981static void __init pcibios_fixup_irqs(void)
982{
983 struct pci_dev *dev = NULL;
984 u8 pin;
985
Daniel Marjamäki81745512005-12-01 18:01:28 +0100986 DBG(KERN_DEBUG "PCI: IRQ fixup\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
988 /*
989 * If the BIOS has set an out of range IRQ number, just ignore it.
990 * Also keep track of which IRQ's are already in use.
991 */
992 if (dev->irq >= 16) {
Daniel Marjamäki81745512005-12-01 18:01:28 +0100993 DBG(KERN_DEBUG "%s: ignoring bogus IRQ %d\n", pci_name(dev), dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 dev->irq = 0;
995 }
996 /* If the IRQ is already assigned to a PCI device, ignore its ISA use penalty */
997 if (pirq_penalty[dev->irq] >= 100 && pirq_penalty[dev->irq] < 100000)
998 pirq_penalty[dev->irq] = 0;
999 pirq_penalty[dev->irq]++;
1000 }
1001
1002 dev = NULL;
1003 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
1004 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1005#ifdef CONFIG_X86_IO_APIC
1006 /*
1007 * Recalculate IRQ numbers if we use the I/O APIC.
1008 */
1009 if (io_apic_assign_pci_irqs)
1010 {
1011 int irq;
1012
1013 if (pin) {
1014 pin--; /* interrupt pins are numbered starting from 1 */
1015 irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
1016 /*
1017 * Busses behind bridges are typically not listed in the MP-table.
1018 * In this case we have to look up the IRQ based on the parent bus,
1019 * parent slot, and pin number. The SMP code detects such bridged
1020 * busses itself so we should get into this branch reliably.
1021 */
1022 if (irq < 0 && dev->bus->parent) { /* go back to the bridge */
1023 struct pci_dev * bridge = dev->bus->self;
1024
1025 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
1026 irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
1027 PCI_SLOT(bridge->devfn), pin);
1028 if (irq >= 0)
1029 printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
1030 pci_name(bridge), 'A' + pin, irq);
1031 }
1032 if (irq >= 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
1034 pci_name(dev), 'A' + pin, irq);
1035 dev->irq = irq;
1036 }
1037 }
1038 }
1039#endif
1040 /*
1041 * Still no IRQ? Try to lookup one...
1042 */
1043 if (pin && !dev->irq)
1044 pcibios_lookup_irq(dev, 0);
1045 }
1046}
1047
1048/*
1049 * Work around broken HP Pavilion Notebooks which assign USB to
1050 * IRQ 9 even though it is actually wired to IRQ 11
1051 */
Jeff Garzik18552562007-10-03 15:15:40 -04001052static int __init fix_broken_hp_bios_irq9(const struct dmi_system_id *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053{
1054 if (!broken_hp_bios_irq9) {
1055 broken_hp_bios_irq9 = 1;
1056 printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
1057 }
1058 return 0;
1059}
1060
1061/*
1062 * Work around broken Acer TravelMate 360 Notebooks which assign
1063 * Cardbus to IRQ 11 even though it is actually wired to IRQ 10
1064 */
Jeff Garzik18552562007-10-03 15:15:40 -04001065static int __init fix_acer_tm360_irqrouting(const struct dmi_system_id *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066{
1067 if (!acer_tm360_irqrouting) {
1068 acer_tm360_irqrouting = 1;
1069 printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
1070 }
1071 return 0;
1072}
1073
1074static struct dmi_system_id __initdata pciirq_dmi_table[] = {
1075 {
1076 .callback = fix_broken_hp_bios_irq9,
1077 .ident = "HP Pavilion N5400 Series Laptop",
1078 .matches = {
1079 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1080 DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"),
1081 DMI_MATCH(DMI_PRODUCT_VERSION, "HP Pavilion Notebook Model GE"),
1082 DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
1083 },
1084 },
1085 {
1086 .callback = fix_acer_tm360_irqrouting,
1087 .ident = "Acer TravelMate 36x Laptop",
1088 .matches = {
1089 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1090 DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"),
1091 },
1092 },
1093 { }
1094};
1095
1096static int __init pcibios_irq_init(void)
1097{
Daniel Marjamäki81745512005-12-01 18:01:28 +01001098 DBG(KERN_DEBUG "PCI: IRQ init\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099
1100 if (pcibios_enable_irq || raw_pci_ops == NULL)
1101 return 0;
1102
1103 dmi_check_system(pciirq_dmi_table);
1104
1105 pirq_table = pirq_find_routing_table();
1106
1107#ifdef CONFIG_PCI_BIOS
1108 if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN))
1109 pirq_table = pcibios_get_irq_routing_table();
1110#endif
1111 if (pirq_table) {
1112 pirq_peer_trick();
1113 pirq_find_router(&pirq_router);
1114 if (pirq_table->exclusive_irqs) {
1115 int i;
1116 for (i=0; i<16; i++)
1117 if (!(pirq_table->exclusive_irqs & (1 << i)))
1118 pirq_penalty[i] += 100;
1119 }
1120 /* If we're using the I/O APIC, avoid using the PCI IRQ routing table */
1121 if (io_apic_assign_pci_irqs)
1122 pirq_table = NULL;
1123 }
1124
1125 pcibios_enable_irq = pirq_enable_irq;
1126
1127 pcibios_fixup_irqs();
1128 return 0;
1129}
1130
1131subsys_initcall(pcibios_irq_init);
1132
1133
David Shaohua Lic9c3e452005-04-01 00:07:31 -05001134static void pirq_penalize_isa_irq(int irq, int active)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135{
1136 /*
1137 * If any ISAPnP device reports an IRQ in its list of possible
1138 * IRQ's, we try to avoid assigning it to PCI devices.
1139 */
David Shaohua Lic9c3e452005-04-01 00:07:31 -05001140 if (irq < 16) {
1141 if (active)
1142 pirq_penalty[irq] += 1000;
1143 else
1144 pirq_penalty[irq] += 100;
1145 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146}
1147
David Shaohua Lic9c3e452005-04-01 00:07:31 -05001148void pcibios_penalize_isa_irq(int irq, int active)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149{
Len Brown6153df72005-08-25 12:27:09 -04001150#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 if (!acpi_noirq)
David Shaohua Lic9c3e452005-04-01 00:07:31 -05001152 acpi_penalize_isa_irq(irq, active);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 else
1154#endif
David Shaohua Lic9c3e452005-04-01 00:07:31 -05001155 pirq_penalize_isa_irq(irq, active);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156}
1157
1158static int pirq_enable_irq(struct pci_dev *dev)
1159{
1160 u8 pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 struct pci_dev *temp_dev;
1162
1163 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1164 if (pin && !pcibios_lookup_irq(dev, 1) && !dev->irq) {
1165 char *msg = "";
1166
1167 pin--; /* interrupt pins are numbered starting from 1 */
1168
1169 if (io_apic_assign_pci_irqs) {
1170 int irq;
1171
1172 irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
1173 /*
1174 * Busses behind bridges are typically not listed in the MP-table.
1175 * In this case we have to look up the IRQ based on the parent bus,
1176 * parent slot, and pin number. The SMP code detects such bridged
1177 * busses itself so we should get into this branch reliably.
1178 */
1179 temp_dev = dev;
1180 while (irq < 0 && dev->bus->parent) { /* go back to the bridge */
1181 struct pci_dev * bridge = dev->bus->self;
1182
1183 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
1184 irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
1185 PCI_SLOT(bridge->devfn), pin);
1186 if (irq >= 0)
1187 printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
1188 pci_name(bridge), 'A' + pin, irq);
1189 dev = bridge;
1190 }
1191 dev = temp_dev;
1192 if (irq >= 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
1194 pci_name(dev), 'A' + pin, irq);
1195 dev->irq = irq;
1196 return 0;
1197 } else
1198 msg = " Probably buggy MP table.";
1199 } else if (pci_probe & PCI_BIOS_IRQ_SCAN)
1200 msg = "";
1201 else
1202 msg = " Please try using pci=biosirq.";
1203
1204 /* With IDE legacy devices the IRQ lookup failure is not a problem.. */
1205 if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE && !(dev->class & 0x5))
1206 return 0;
1207
1208 printk(KERN_WARNING "PCI: No IRQ known for interrupt pin %c of device %s.%s\n",
1209 'A' + pin, pci_name(dev), msg);
1210 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 return 0;
1212}