blob: fc393586cc70ac2cbec1370db52d90c42f1aa7ed [file] [log] [blame]
Len Brown26717172010-03-08 14:07:30 -05001/*
2 * intel_idle.c - native hardware idle loop for modern Intel processors
3 *
4 * Copyright (c) 2010, Intel Corporation.
5 * Len Brown <len.brown@intel.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 */
20
21/*
22 * intel_idle is a cpuidle driver that loads on specific Intel processors
23 * in lieu of the legacy ACPI processor_idle driver. The intent is to
24 * make Linux more efficient on these processors, as intel_idle knows
25 * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
26 */
27
28/*
29 * Design Assumptions
30 *
31 * All CPUs have same idle states as boot CPU
32 *
33 * Chipset BM_STS (bus master status) bit is a NOP
34 * for preventing entry into deep C-stats
35 */
36
37/*
38 * Known limitations
39 *
40 * The driver currently initializes for_each_online_cpu() upon modprobe.
41 * It it unaware of subsequent processors hot-added to the system.
42 * This means that if you boot with maxcpus=n and later online
43 * processors above n, those processors will use C1 only.
44 *
45 * ACPI has a .suspend hack to turn off deep c-statees during suspend
46 * to avoid complications with the lapic timer workaround.
47 * Have not seen issues with suspend, but may need same workaround here.
48 *
49 * There is currently no kernel-based automatic probing/loading mechanism
50 * if the driver is built as a module.
51 */
52
53/* un-comment DEBUG to enable pr_debug() statements */
54#define DEBUG
55
56#include <linux/kernel.h>
57#include <linux/cpuidle.h>
58#include <linux/clockchips.h>
59#include <linux/hrtimer.h> /* ktime_get_real() */
60#include <trace/events/power.h>
61#include <linux/sched.h>
Shaohua Li2a2d31c2011-01-10 09:38:12 +080062#include <linux/notifier.h>
63#include <linux/cpu.h>
H. Peter Anvinbc83ccc2010-09-17 15:36:40 -070064#include <asm/mwait.h>
Len Brown26717172010-03-08 14:07:30 -050065
66#define INTEL_IDLE_VERSION "0.4"
67#define PREFIX "intel_idle: "
68
Len Brown26717172010-03-08 14:07:30 -050069static struct cpuidle_driver intel_idle_driver = {
70 .name = "intel_idle",
71 .owner = THIS_MODULE,
72};
73/* intel_idle.max_cstate=0 disables driver */
74static int max_cstate = MWAIT_MAX_NUM_CSTATES - 1;
Len Brown26717172010-03-08 14:07:30 -050075
Len Brownc4236282010-05-28 02:22:03 -040076static unsigned int mwait_substates;
Len Brown26717172010-03-08 14:07:30 -050077
Shaohua Li2a2d31c2011-01-10 09:38:12 +080078#define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
Len Brown26717172010-03-08 14:07:30 -050079/* Reliable LAPIC Timer States, bit 1 for C1 etc. */
Len Brownd13780d2010-07-07 00:12:03 -040080static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
Len Brown26717172010-03-08 14:07:30 -050081
Namhyung Kim3265eba2010-08-08 03:10:03 +090082static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
Len Brown26717172010-03-08 14:07:30 -050083static int intel_idle(struct cpuidle_device *dev, struct cpuidle_state *state);
84
85static struct cpuidle_state *cpuidle_state_table;
86
87/*
Len Brown956d0332011-01-12 02:51:20 -050088 * Set this flag for states where the HW flushes the TLB for us
89 * and so we don't need cross-calls to keep it consistent.
90 * If this flag is set, SW flushes the TLB, so even if the
91 * HW doesn't do the flushing, this flag is safe to use.
92 */
93#define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
94
95/*
Len Brown26717172010-03-08 14:07:30 -050096 * States are indexed by the cstate number,
97 * which is also the index into the MWAIT hint array.
98 * Thus C0 is a dummy.
99 */
100static struct cpuidle_state nehalem_cstates[MWAIT_MAX_NUM_CSTATES] = {
101 { /* MWAIT C0 */ },
102 { /* MWAIT C1 */
103 .name = "NHM-C1",
104 .desc = "MWAIT 0x00",
105 .driver_data = (void *) 0x00,
106 .flags = CPUIDLE_FLAG_TIME_VALID,
107 .exit_latency = 3,
Len Brown26717172010-03-08 14:07:30 -0500108 .target_residency = 6,
109 .enter = &intel_idle },
110 { /* MWAIT C2 */
111 .name = "NHM-C3",
112 .desc = "MWAIT 0x10",
113 .driver_data = (void *) 0x10,
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400114 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown26717172010-03-08 14:07:30 -0500115 .exit_latency = 20,
Len Brown26717172010-03-08 14:07:30 -0500116 .target_residency = 80,
117 .enter = &intel_idle },
118 { /* MWAIT C3 */
119 .name = "NHM-C6",
120 .desc = "MWAIT 0x20",
121 .driver_data = (void *) 0x20,
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400122 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown26717172010-03-08 14:07:30 -0500123 .exit_latency = 200,
Len Brown26717172010-03-08 14:07:30 -0500124 .target_residency = 800,
125 .enter = &intel_idle },
126};
127
Len Brownd13780d2010-07-07 00:12:03 -0400128static struct cpuidle_state snb_cstates[MWAIT_MAX_NUM_CSTATES] = {
129 { /* MWAIT C0 */ },
130 { /* MWAIT C1 */
131 .name = "SNB-C1",
132 .desc = "MWAIT 0x00",
133 .driver_data = (void *) 0x00,
134 .flags = CPUIDLE_FLAG_TIME_VALID,
135 .exit_latency = 1,
Len Brownddbd5502010-12-13 18:28:22 -0500136 .target_residency = 1,
Len Brownd13780d2010-07-07 00:12:03 -0400137 .enter = &intel_idle },
138 { /* MWAIT C2 */
139 .name = "SNB-C3",
140 .desc = "MWAIT 0x10",
141 .driver_data = (void *) 0x10,
Len Brown00527cc2010-10-23 02:33:50 -0400142 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd13780d2010-07-07 00:12:03 -0400143 .exit_latency = 80,
Len Brownddbd5502010-12-13 18:28:22 -0500144 .target_residency = 211,
Len Brownd13780d2010-07-07 00:12:03 -0400145 .enter = &intel_idle },
146 { /* MWAIT C3 */
147 .name = "SNB-C6",
148 .desc = "MWAIT 0x20",
149 .driver_data = (void *) 0x20,
Len Brown00527cc2010-10-23 02:33:50 -0400150 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd13780d2010-07-07 00:12:03 -0400151 .exit_latency = 104,
Len Brownddbd5502010-12-13 18:28:22 -0500152 .target_residency = 345,
Len Brownd13780d2010-07-07 00:12:03 -0400153 .enter = &intel_idle },
154 { /* MWAIT C4 */
155 .name = "SNB-C7",
156 .desc = "MWAIT 0x30",
157 .driver_data = (void *) 0x30,
Len Brown00527cc2010-10-23 02:33:50 -0400158 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brownd13780d2010-07-07 00:12:03 -0400159 .exit_latency = 109,
Len Brownddbd5502010-12-13 18:28:22 -0500160 .target_residency = 345,
Len Brownd13780d2010-07-07 00:12:03 -0400161 .enter = &intel_idle },
162};
163
Len Brown26717172010-03-08 14:07:30 -0500164static struct cpuidle_state atom_cstates[MWAIT_MAX_NUM_CSTATES] = {
165 { /* MWAIT C0 */ },
166 { /* MWAIT C1 */
167 .name = "ATM-C1",
168 .desc = "MWAIT 0x00",
169 .driver_data = (void *) 0x00,
170 .flags = CPUIDLE_FLAG_TIME_VALID,
171 .exit_latency = 1,
Len Brown26717172010-03-08 14:07:30 -0500172 .target_residency = 4,
173 .enter = &intel_idle },
174 { /* MWAIT C2 */
175 .name = "ATM-C2",
176 .desc = "MWAIT 0x10",
177 .driver_data = (void *) 0x10,
178 .flags = CPUIDLE_FLAG_TIME_VALID,
179 .exit_latency = 20,
Len Brown26717172010-03-08 14:07:30 -0500180 .target_residency = 80,
181 .enter = &intel_idle },
182 { /* MWAIT C3 */ },
183 { /* MWAIT C4 */
184 .name = "ATM-C4",
185 .desc = "MWAIT 0x30",
186 .driver_data = (void *) 0x30,
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400187 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown26717172010-03-08 14:07:30 -0500188 .exit_latency = 100,
Len Brown26717172010-03-08 14:07:30 -0500189 .target_residency = 400,
190 .enter = &intel_idle },
191 { /* MWAIT C5 */ },
192 { /* MWAIT C6 */
193 .name = "ATM-C6",
Len Brown7fcca7d2010-10-05 13:43:14 -0400194 .desc = "MWAIT 0x52",
195 .driver_data = (void *) 0x52,
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400196 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
Len Brown7fcca7d2010-10-05 13:43:14 -0400197 .exit_latency = 140,
Len Brown7fcca7d2010-10-05 13:43:14 -0400198 .target_residency = 560,
199 .enter = &intel_idle },
Len Brown26717172010-03-08 14:07:30 -0500200};
201
Len Brown26717172010-03-08 14:07:30 -0500202/**
203 * intel_idle
204 * @dev: cpuidle_device
205 * @state: cpuidle state
206 *
207 */
208static int intel_idle(struct cpuidle_device *dev, struct cpuidle_state *state)
209{
210 unsigned long ecx = 1; /* break on interrupt flag */
211 unsigned long eax = (unsigned long)cpuidle_get_statedata(state);
212 unsigned int cstate;
213 ktime_t kt_before, kt_after;
214 s64 usec_delta;
215 int cpu = smp_processor_id();
216
217 cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
218
Len Brown26717172010-03-08 14:07:30 -0500219 local_irq_disable();
220
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400221 /*
Len Brownc8381cc2010-10-15 20:43:06 -0400222 * leave_mm() to avoid costly and often unnecessary wakeups
223 * for flushing the user TLB's associated with the active mm.
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400224 */
Len Brownc8381cc2010-10-15 20:43:06 -0400225 if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
Suresh Siddha6110a1f2010-09-30 21:19:07 -0400226 leave_mm(cpu);
227
Len Brown26717172010-03-08 14:07:30 -0500228 if (!(lapic_timer_reliable_states & (1 << (cstate))))
229 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
230
231 kt_before = ktime_get_real();
232
233 stop_critical_timings();
234#ifndef MODULE
Linus Torvalds8d915302010-08-04 11:13:36 -0700235 trace_power_start(POWER_CSTATE, (eax >> 4) + 1, cpu);
Len Brown26717172010-03-08 14:07:30 -0500236#endif
237 if (!need_resched()) {
238
239 __monitor((void *)&current_thread_info()->flags, 0, 0);
240 smp_mb();
241 if (!need_resched())
242 __mwait(eax, ecx);
243 }
244
245 start_critical_timings();
246
247 kt_after = ktime_get_real();
248 usec_delta = ktime_to_us(ktime_sub(kt_after, kt_before));
249
250 local_irq_enable();
251
252 if (!(lapic_timer_reliable_states & (1 << (cstate))))
253 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
254
255 return usec_delta;
256}
257
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800258static void __setup_broadcast_timer(void *arg)
259{
260 unsigned long reason = (unsigned long)arg;
261 int cpu = smp_processor_id();
262
263 reason = reason ?
264 CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;
265
266 clockevents_notify(reason, &cpu);
267}
268
269static int __cpuinit setup_broadcast_cpuhp_notify(struct notifier_block *n,
270 unsigned long action, void *hcpu)
271{
272 int hotcpu = (unsigned long)hcpu;
273
274 switch (action & 0xf) {
275 case CPU_ONLINE:
276 smp_call_function_single(hotcpu, __setup_broadcast_timer,
277 (void *)true, 1);
278 break;
279 case CPU_DOWN_PREPARE:
280 smp_call_function_single(hotcpu, __setup_broadcast_timer,
281 (void *)false, 1);
282 break;
283 }
284 return NOTIFY_OK;
285}
286
287static struct notifier_block __cpuinitdata setup_broadcast_notifier = {
288 .notifier_call = setup_broadcast_cpuhp_notify,
289};
290
Len Brown26717172010-03-08 14:07:30 -0500291/*
292 * intel_idle_probe()
293 */
294static int intel_idle_probe(void)
295{
Len Brownc4236282010-05-28 02:22:03 -0400296 unsigned int eax, ebx, ecx;
Len Brown26717172010-03-08 14:07:30 -0500297
298 if (max_cstate == 0) {
299 pr_debug(PREFIX "disabled\n");
300 return -EPERM;
301 }
302
303 if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
304 return -ENODEV;
305
306 if (!boot_cpu_has(X86_FEATURE_MWAIT))
307 return -ENODEV;
308
309 if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
310 return -ENODEV;
311
Len Brownc4236282010-05-28 02:22:03 -0400312 cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
Len Brown26717172010-03-08 14:07:30 -0500313
314 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
315 !(ecx & CPUID5_ECX_INTERRUPT_BREAK))
316 return -ENODEV;
Len Brown26717172010-03-08 14:07:30 -0500317
Len Brownc4236282010-05-28 02:22:03 -0400318 pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
Len Brown26717172010-03-08 14:07:30 -0500319
Len Brown26717172010-03-08 14:07:30 -0500320
321 if (boot_cpu_data.x86 != 6) /* family 6 */
322 return -ENODEV;
323
324 switch (boot_cpu_data.x86_model) {
325
326 case 0x1A: /* Core i7, Xeon 5500 series */
327 case 0x1E: /* Core i7 and i5 Processor - Lynnfield Jasper Forest */
328 case 0x1F: /* Core i7 and i5 Processor - Nehalem */
329 case 0x2E: /* Nehalem-EX Xeon */
Len Brownec67a2b2010-07-26 23:40:19 -0400330 case 0x2F: /* Westmere-EX Xeon */
Len Brown26717172010-03-08 14:07:30 -0500331 case 0x25: /* Westmere */
332 case 0x2C: /* Westmere */
333 cpuidle_state_table = nehalem_cstates;
Len Brown26717172010-03-08 14:07:30 -0500334 break;
335
336 case 0x1C: /* 28 - Atom Processor */
Arjan van de Ven4725fd32010-07-21 23:42:25 -0400337 case 0x26: /* 38 - Lincroft Atom Processor */
Len Brown26717172010-03-08 14:07:30 -0500338 cpuidle_state_table = atom_cstates;
Len Brown26717172010-03-08 14:07:30 -0500339 break;
Len Brownd13780d2010-07-07 00:12:03 -0400340
341 case 0x2A: /* SNB */
342 case 0x2D: /* SNB Xeon */
343 cpuidle_state_table = snb_cstates;
Len Brownd13780d2010-07-07 00:12:03 -0400344 break;
Len Brown26717172010-03-08 14:07:30 -0500345
346 default:
347 pr_debug(PREFIX "does not run on family %d model %d\n",
348 boot_cpu_data.x86, boot_cpu_data.x86_model);
349 return -ENODEV;
350 }
351
Len Brown56b9aea2010-12-02 01:19:32 -0500352 if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800353 lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
354 else {
355 smp_call_function(__setup_broadcast_timer, (void *)true, 1);
356 register_cpu_notifier(&setup_broadcast_notifier);
357 }
Len Brown56b9aea2010-12-02 01:19:32 -0500358
Len Brown26717172010-03-08 14:07:30 -0500359 pr_debug(PREFIX "v" INTEL_IDLE_VERSION
360 " model 0x%X\n", boot_cpu_data.x86_model);
361
362 pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
363 lapic_timer_reliable_states);
364 return 0;
365}
366
367/*
368 * intel_idle_cpuidle_devices_uninit()
369 * unregister, free cpuidle_devices
370 */
371static void intel_idle_cpuidle_devices_uninit(void)
372{
373 int i;
374 struct cpuidle_device *dev;
375
376 for_each_online_cpu(i) {
377 dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
378 cpuidle_unregister_device(dev);
379 }
380
381 free_percpu(intel_idle_cpuidle_devices);
382 return;
383}
384/*
385 * intel_idle_cpuidle_devices_init()
386 * allocate, initialize, register cpuidle_devices
387 */
388static int intel_idle_cpuidle_devices_init(void)
389{
390 int i, cstate;
391 struct cpuidle_device *dev;
392
393 intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
394 if (intel_idle_cpuidle_devices == NULL)
395 return -ENOMEM;
396
397 for_each_online_cpu(i) {
398 dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
399
400 dev->state_count = 1;
401
402 for (cstate = 1; cstate < MWAIT_MAX_NUM_CSTATES; ++cstate) {
403 int num_substates;
404
405 if (cstate > max_cstate) {
406 printk(PREFIX "max_cstate %d reached\n",
407 max_cstate);
408 break;
409 }
410
411 /* does the state exist in CPUID.MWAIT? */
Len Brownc4236282010-05-28 02:22:03 -0400412 num_substates = (mwait_substates >> ((cstate) * 4))
Len Brown26717172010-03-08 14:07:30 -0500413 & MWAIT_SUBSTATE_MASK;
414 if (num_substates == 0)
415 continue;
416 /* is the state not enabled? */
417 if (cpuidle_state_table[cstate].enter == NULL) {
418 /* does the driver not know about the state? */
419 if (*cpuidle_state_table[cstate].name == '\0')
420 pr_debug(PREFIX "unaware of model 0x%x"
421 " MWAIT %d please"
422 " contact lenb@kernel.org",
423 boot_cpu_data.x86_model, cstate);
424 continue;
425 }
426
427 if ((cstate > 2) &&
428 !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
429 mark_tsc_unstable("TSC halts in idle"
430 " states deeper than C2");
431
432 dev->states[dev->state_count] = /* structure copy */
433 cpuidle_state_table[cstate];
434
435 dev->state_count += 1;
436 }
437
438 dev->cpu = i;
439 if (cpuidle_register_device(dev)) {
440 pr_debug(PREFIX "cpuidle_register_device %d failed!\n",
441 i);
442 intel_idle_cpuidle_devices_uninit();
443 return -EIO;
444 }
445 }
446
447 return 0;
448}
449
450
451static int __init intel_idle_init(void)
452{
453 int retval;
454
Thomas Renningerd1896042010-11-03 17:06:14 +0100455 /* Do not load intel_idle at all for now if idle= is passed */
456 if (boot_option_idle_override != IDLE_NO_OVERRIDE)
457 return -ENODEV;
458
Len Brown26717172010-03-08 14:07:30 -0500459 retval = intel_idle_probe();
460 if (retval)
461 return retval;
462
463 retval = cpuidle_register_driver(&intel_idle_driver);
464 if (retval) {
465 printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
466 cpuidle_get_driver()->name);
467 return retval;
468 }
469
470 retval = intel_idle_cpuidle_devices_init();
471 if (retval) {
472 cpuidle_unregister_driver(&intel_idle_driver);
473 return retval;
474 }
475
476 return 0;
477}
478
479static void __exit intel_idle_exit(void)
480{
481 intel_idle_cpuidle_devices_uninit();
482 cpuidle_unregister_driver(&intel_idle_driver);
483
Shaohua Li2a2d31c2011-01-10 09:38:12 +0800484 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE) {
485 smp_call_function(__setup_broadcast_timer, (void *)false, 1);
486 unregister_cpu_notifier(&setup_broadcast_notifier);
487 }
488
Len Brown26717172010-03-08 14:07:30 -0500489 return;
490}
491
492module_init(intel_idle_init);
493module_exit(intel_idle_exit);
494
Len Brown26717172010-03-08 14:07:30 -0500495module_param(max_cstate, int, 0444);
Len Brown26717172010-03-08 14:07:30 -0500496
497MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
498MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
499MODULE_LICENSE("GPL");