blob: 003713041ce6d8b116179cfb2603f24f82e1ea9b [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Avi Kivity221d0592010-05-23 18:37:00 +030012 * Copyright 2010 Red Hat, Inc. and/or its affilates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
23#ifndef __KERNEL__
24#include <stdio.h>
25#include <stdint.h>
26#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040027#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080028#else
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030030#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#define DPRINTF(x...) do {} while (0)
32#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080033#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030034#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080035
Avi Kivity3eeb3282010-01-21 15:31:48 +020036#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020037#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020038
Avi Kivity6aa8b732006-12-10 02:21:36 -080039/*
40 * Opcode effective-address decode tables.
41 * Note that we only emulate instructions that have at least one memory
42 * operand (excluding implicit stack references). We assume that stack
43 * references and instruction fetches will never occur in special memory
44 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
45 * not be handled.
46 */
47
48/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivityab85b122010-07-29 15:11:49 +030049#define ByteOp (1<<0) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080050/* Destination operand type. */
Avi Kivityab85b122010-07-29 15:11:49 +030051#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
52#define DstReg (2<<1) /* Register operand. */
53#define DstMem (3<<1) /* Memory operand. */
54#define DstAcc (4<<1) /* Destination Accumulator */
55#define DstDI (5<<1) /* Destination is in ES:(E)DI */
56#define DstMem64 (6<<1) /* 64bit memory operand */
57#define DstMask (7<<1)
Avi Kivity6aa8b732006-12-10 02:21:36 -080058/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020059#define SrcNone (0<<4) /* No source operand. */
60#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
61#define SrcReg (1<<4) /* Register operand. */
62#define SrcMem (2<<4) /* Memory operand. */
63#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
64#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
65#define SrcImm (5<<4) /* Immediate operand. */
66#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010067#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030068#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf202009-05-18 16:13:45 +030069#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020070#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030071#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
72#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080073#define SrcAcc (0xd<<4) /* Source Accumulator */
Gleb Natapov341de7e2009-04-12 13:36:41 +030074#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080075/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030076#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080077/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030078#define Mov (1<<9)
79#define BitOp (1<<10)
80#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020081#define String (1<<12) /* String instruction (rep capable) */
82#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020083#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
84#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030085/* Misc flags */
Avi Kivity5a506b12010-08-01 15:10:29 +030086#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
Avi Kivity7f9b4b72010-08-01 14:46:54 +030087#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
Avi Kivity047a4812010-07-26 14:37:47 +030088#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020089#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020090#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030091#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010092/* Source 2 operand type */
93#define Src2None (0<<29)
94#define Src2CL (1<<29)
95#define Src2ImmByte (2<<29)
96#define Src2One (3<<29)
97#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080098
Avi Kivityd0e53322010-07-29 15:11:54 +030099#define X2(x...) x, x
100#define X3(x...) X2(x), x
101#define X4(x...) X2(x), X2(x)
102#define X5(x...) X4(x), x
103#define X6(x...) X4(x), X2(x)
104#define X7(x...) X4(x), X3(x)
105#define X8(x...) X4(x), X4(x)
106#define X16(x...) X8(x), X8(x)
Avi Kivity83babbc2010-07-26 14:37:39 +0300107
Avi Kivityd65b1de2010-07-29 15:11:35 +0300108struct opcode {
109 u32 flags;
Avi Kivity120df892010-07-29 15:11:39 +0300110 union {
Avi Kivityef65c882010-07-29 15:11:51 +0300111 int (*execute)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300112 struct opcode *group;
113 struct group_dual *gdual;
114 } u;
115};
116
117struct group_dual {
118 struct opcode mod012[8];
119 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300120};
121
Avi Kivity6aa8b732006-12-10 02:21:36 -0800122/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200123#define EFLG_ID (1<<21)
124#define EFLG_VIP (1<<20)
125#define EFLG_VIF (1<<19)
126#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200127#define EFLG_VM (1<<17)
128#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200129#define EFLG_IOPL (3<<12)
130#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800131#define EFLG_OF (1<<11)
132#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200133#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200134#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800135#define EFLG_SF (1<<7)
136#define EFLG_ZF (1<<6)
137#define EFLG_AF (1<<4)
138#define EFLG_PF (1<<2)
139#define EFLG_CF (1<<0)
140
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300141#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
142#define EFLG_RESERVED_ONE_MASK 2
143
Avi Kivity6aa8b732006-12-10 02:21:36 -0800144/*
145 * Instruction emulation:
146 * Most instructions are emulated directly via a fragment of inline assembly
147 * code. This allows us to save/restore EFLAGS and thus very easily pick up
148 * any modified flags.
149 */
150
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800151#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800152#define _LO32 "k" /* force 32-bit operand */
153#define _STK "%%rsp" /* stack pointer */
154#elif defined(__i386__)
155#define _LO32 "" /* force 32-bit operand */
156#define _STK "%%esp" /* stack pointer */
157#endif
158
159/*
160 * These EFLAGS bits are restored from saved value during emulation, and
161 * any changes are written back to the saved value after emulation.
162 */
163#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
164
165/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200166#define _PRE_EFLAGS(_sav, _msk, _tmp) \
167 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
168 "movl %"_sav",%"_LO32 _tmp"; " \
169 "push %"_tmp"; " \
170 "push %"_tmp"; " \
171 "movl %"_msk",%"_LO32 _tmp"; " \
172 "andl %"_LO32 _tmp",("_STK"); " \
173 "pushf; " \
174 "notl %"_LO32 _tmp"; " \
175 "andl %"_LO32 _tmp",("_STK"); " \
176 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
177 "pop %"_tmp"; " \
178 "orl %"_LO32 _tmp",("_STK"); " \
179 "popf; " \
180 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800181
182/* After executing instruction: write-back necessary bits in EFLAGS. */
183#define _POST_EFLAGS(_sav, _msk, _tmp) \
184 /* _sav |= EFLAGS & _msk; */ \
185 "pushf; " \
186 "pop %"_tmp"; " \
187 "andl %"_msk",%"_LO32 _tmp"; " \
188 "orl %"_LO32 _tmp",%"_sav"; "
189
Avi Kivitydda96d82008-11-26 15:14:10 +0200190#ifdef CONFIG_X86_64
191#define ON64(x) x
192#else
193#define ON64(x)
194#endif
195
Avi Kivity6b7ad612008-11-26 15:30:45 +0200196#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
197 do { \
198 __asm__ __volatile__ ( \
199 _PRE_EFLAGS("0", "4", "2") \
200 _op _suffix " %"_x"3,%1; " \
201 _POST_EFLAGS("0", "4", "2") \
202 : "=m" (_eflags), "=m" ((_dst).val), \
203 "=&r" (_tmp) \
204 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200205 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200206
207
Avi Kivity6aa8b732006-12-10 02:21:36 -0800208/* Raw emulation: instruction has two explicit operands. */
209#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200210 do { \
211 unsigned long _tmp; \
212 \
213 switch ((_dst).bytes) { \
214 case 2: \
215 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
216 break; \
217 case 4: \
218 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
219 break; \
220 case 8: \
221 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
222 break; \
223 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800224 } while (0)
225
226#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
227 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200228 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400229 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800230 case 1: \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200231 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800232 break; \
233 default: \
234 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
235 _wx, _wy, _lx, _ly, _qx, _qy); \
236 break; \
237 } \
238 } while (0)
239
240/* Source operand is byte-sized and may be restricted to just %cl. */
241#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
242 __emulate_2op(_op, _src, _dst, _eflags, \
243 "b", "c", "b", "c", "b", "c", "b", "c")
244
245/* Source operand is byte, word, long or quad sized. */
246#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
247 __emulate_2op(_op, _src, _dst, _eflags, \
248 "b", "q", "w", "r", _LO32, "r", "", "r")
249
250/* Source operand is word, long or quad sized. */
251#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
252 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
253 "w", "r", _LO32, "r", "", "r")
254
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100255/* Instruction has three operands and one operand is stored in ECX register */
256#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
257 do { \
258 unsigned long _tmp; \
259 _type _clv = (_cl).val; \
260 _type _srcv = (_src).val; \
261 _type _dstv = (_dst).val; \
262 \
263 __asm__ __volatile__ ( \
264 _PRE_EFLAGS("0", "5", "2") \
265 _op _suffix " %4,%1 \n" \
266 _POST_EFLAGS("0", "5", "2") \
267 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
268 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
269 ); \
270 \
271 (_cl).val = (unsigned long) _clv; \
272 (_src).val = (unsigned long) _srcv; \
273 (_dst).val = (unsigned long) _dstv; \
274 } while (0)
275
276#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
277 do { \
278 switch ((_dst).bytes) { \
279 case 2: \
280 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
281 "w", unsigned short); \
282 break; \
283 case 4: \
284 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
285 "l", unsigned int); \
286 break; \
287 case 8: \
288 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
289 "q", unsigned long)); \
290 break; \
291 } \
292 } while (0)
293
Avi Kivitydda96d82008-11-26 15:14:10 +0200294#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800295 do { \
296 unsigned long _tmp; \
297 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200298 __asm__ __volatile__ ( \
299 _PRE_EFLAGS("0", "3", "2") \
300 _op _suffix " %1; " \
301 _POST_EFLAGS("0", "3", "2") \
302 : "=m" (_eflags), "+m" ((_dst).val), \
303 "=&r" (_tmp) \
304 : "i" (EFLAGS_MASK)); \
305 } while (0)
306
307/* Instruction has only one explicit operand (no source operand). */
308#define emulate_1op(_op, _dst, _eflags) \
309 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400310 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200311 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
312 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
313 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
314 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800315 } \
316 } while (0)
317
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +0300318#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
319 do { \
320 unsigned long _tmp; \
321 \
322 __asm__ __volatile__ ( \
323 _PRE_EFLAGS("0", "4", "1") \
324 _op _suffix " %5; " \
325 _POST_EFLAGS("0", "4", "1") \
326 : "=m" (_eflags), "=&r" (_tmp), \
327 "+a" (_rax), "+d" (_rdx) \
328 : "i" (EFLAGS_MASK), "m" ((_src).val), \
329 "a" (_rax), "d" (_rdx)); \
330 } while (0)
331
332/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
333#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
334 do { \
335 switch((_src).bytes) { \
336 case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
337 case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
338 case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
339 case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
340 } \
341 } while (0)
342
Avi Kivity6aa8b732006-12-10 02:21:36 -0800343/* Fetch next part of the instruction being emulated. */
344#define insn_fetch(_type, _size, _eip) \
345({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200346 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200347 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800348 goto done; \
349 (_eip) += (_size); \
350 (_type)_x; \
351})
352
Gleb Natapov414e6272010-04-28 19:15:26 +0300353#define insn_fetch_arr(_arr, _size, _eip) \
354({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
355 if (rc != X86EMUL_CONTINUE) \
356 goto done; \
357 (_eip) += (_size); \
358})
359
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800360static inline unsigned long ad_mask(struct decode_cache *c)
361{
362 return (1UL << (c->ad_bytes << 3)) - 1;
363}
364
Avi Kivity6aa8b732006-12-10 02:21:36 -0800365/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800366static inline unsigned long
367address_mask(struct decode_cache *c, unsigned long reg)
368{
369 if (c->ad_bytes == sizeof(unsigned long))
370 return reg;
371 else
372 return reg & ad_mask(c);
373}
374
375static inline unsigned long
376register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
377{
378 return base + address_mask(c, reg);
379}
380
Harvey Harrison7a9572752008-02-19 07:40:41 -0800381static inline void
382register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
383{
384 if (c->ad_bytes == sizeof(unsigned long))
385 *reg += inc;
386 else
387 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
388}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800389
Harvey Harrison7a9572752008-02-19 07:40:41 -0800390static inline void jmp_rel(struct decode_cache *c, int rel)
391{
392 register_address_increment(c, &c->eip, rel);
393}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300394
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300395static void set_seg_override(struct decode_cache *c, int seg)
396{
397 c->has_seg_override = true;
398 c->seg_override = seg;
399}
400
Gleb Natapov79168fd2010-04-28 19:15:30 +0300401static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
402 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300403{
404 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
405 return 0;
406
Gleb Natapov79168fd2010-04-28 19:15:30 +0300407 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300408}
409
410static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300411 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300412 struct decode_cache *c)
413{
414 if (!c->has_seg_override)
415 return 0;
416
Gleb Natapov79168fd2010-04-28 19:15:30 +0300417 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300418}
419
Gleb Natapov79168fd2010-04-28 19:15:30 +0300420static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
421 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300422{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300423 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300424}
425
Gleb Natapov79168fd2010-04-28 19:15:30 +0300426static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
427 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300428{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300429 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300430}
431
Gleb Natapov54b84862010-04-28 19:15:44 +0300432static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
433 u32 error, bool valid)
434{
435 ctxt->exception = vec;
436 ctxt->error_code = error;
437 ctxt->error_code_valid = valid;
438 ctxt->restart = false;
439}
440
441static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
442{
443 emulate_exception(ctxt, GP_VECTOR, err, true);
444}
445
446static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
447 int err)
448{
449 ctxt->cr2 = addr;
450 emulate_exception(ctxt, PF_VECTOR, err, true);
451}
452
453static void emulate_ud(struct x86_emulate_ctxt *ctxt)
454{
455 emulate_exception(ctxt, UD_VECTOR, 0, false);
456}
457
458static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
459{
460 emulate_exception(ctxt, TS_VECTOR, err, true);
461}
462
Avi Kivity62266862007-11-20 13:15:52 +0200463static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
464 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300465 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200466{
467 struct fetch_cache *fc = &ctxt->decode.fetch;
468 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300469 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200470
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300471 if (eip == fc->end) {
472 cur_size = fc->end - fc->start;
473 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
474 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
475 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900476 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200477 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300478 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200479 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300480 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900481 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200482}
483
484static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
485 struct x86_emulate_ops *ops,
486 unsigned long eip, void *dest, unsigned size)
487{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900488 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200489
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200490 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200491 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200492 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200493 while (size--) {
494 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900495 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200496 return rc;
497 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900498 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200499}
500
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000501/*
502 * Given the 'reg' portion of a ModRM byte, and a register block, return a
503 * pointer into the block that addresses the relevant register.
504 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
505 */
506static void *decode_register(u8 modrm_reg, unsigned long *regs,
507 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800508{
509 void *p;
510
511 p = &regs[modrm_reg];
512 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
513 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
514 return p;
515}
516
517static int read_descriptor(struct x86_emulate_ctxt *ctxt,
518 struct x86_emulate_ops *ops,
Avi Kivity1a6440a2010-08-01 12:35:10 +0300519 ulong addr,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800520 u16 *size, unsigned long *address, int op_bytes)
521{
522 int rc;
523
524 if (op_bytes == 2)
525 op_bytes = 3;
526 *address = 0;
Avi Kivity1a6440a2010-08-01 12:35:10 +0300527 rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900528 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800529 return rc;
Avi Kivity1a6440a2010-08-01 12:35:10 +0300530 rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800531 return rc;
532}
533
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300534static int test_cc(unsigned int condition, unsigned int flags)
535{
536 int rc = 0;
537
538 switch ((condition & 15) >> 1) {
539 case 0: /* o */
540 rc |= (flags & EFLG_OF);
541 break;
542 case 1: /* b/c/nae */
543 rc |= (flags & EFLG_CF);
544 break;
545 case 2: /* z/e */
546 rc |= (flags & EFLG_ZF);
547 break;
548 case 3: /* be/na */
549 rc |= (flags & (EFLG_CF|EFLG_ZF));
550 break;
551 case 4: /* s */
552 rc |= (flags & EFLG_SF);
553 break;
554 case 5: /* p/pe */
555 rc |= (flags & EFLG_PF);
556 break;
557 case 7: /* le/ng */
558 rc |= (flags & EFLG_ZF);
559 /* fall through */
560 case 6: /* l/nge */
561 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
562 break;
563 }
564
565 /* Odd condition identifiers (lsb == 1) have inverted sense. */
566 return (!!rc ^ (condition & 1));
567}
568
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300569static void fetch_register_operand(struct operand *op)
570{
571 switch (op->bytes) {
572 case 1:
573 op->val = *(u8 *)op->addr.reg;
574 break;
575 case 2:
576 op->val = *(u16 *)op->addr.reg;
577 break;
578 case 4:
579 op->val = *(u32 *)op->addr.reg;
580 break;
581 case 8:
582 op->val = *(u64 *)op->addr.reg;
583 break;
584 }
585}
586
Avi Kivity3c118e22007-10-31 10:27:04 +0200587static void decode_register_operand(struct operand *op,
588 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200589 int inhibit_bytereg)
590{
Avi Kivity33615aa2007-10-31 11:15:56 +0200591 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200592 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200593
594 if (!(c->d & ModRM))
595 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200596 op->type = OP_REG;
597 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity1a6440a2010-08-01 12:35:10 +0300598 op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200599 op->bytes = 1;
600 } else {
Avi Kivity1a6440a2010-08-01 12:35:10 +0300601 op->addr.reg = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200602 op->bytes = c->op_bytes;
Avi Kivity3c118e22007-10-31 10:27:04 +0200603 }
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300604 fetch_register_operand(op);
Avi Kivity3c118e22007-10-31 10:27:04 +0200605 op->orig_val = op->val;
606}
607
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200608static int decode_modrm(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300609 struct x86_emulate_ops *ops,
610 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200611{
612 struct decode_cache *c = &ctxt->decode;
613 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700614 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900615 int rc = X86EMUL_CONTINUE;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300616 ulong modrm_ea = 0;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200617
618 if (c->rex_prefix) {
619 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
620 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
621 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
622 }
623
624 c->modrm = insn_fetch(u8, 1, c->eip);
625 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
626 c->modrm_reg |= (c->modrm & 0x38) >> 3;
627 c->modrm_rm |= (c->modrm & 0x07);
Avi Kivity09ee57c2010-08-01 12:07:29 +0300628 c->modrm_seg = VCPU_SREG_DS;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200629
630 if (c->modrm_mod == 3) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300631 op->type = OP_REG;
632 op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
633 op->addr.reg = decode_register(c->modrm_rm,
Avi Kivity107d6d22008-05-05 14:58:26 +0300634 c->regs, c->d & ByteOp);
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300635 fetch_register_operand(op);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200636 return rc;
637 }
638
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300639 op->type = OP_MEM;
640
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200641 if (c->ad_bytes == 2) {
642 unsigned bx = c->regs[VCPU_REGS_RBX];
643 unsigned bp = c->regs[VCPU_REGS_RBP];
644 unsigned si = c->regs[VCPU_REGS_RSI];
645 unsigned di = c->regs[VCPU_REGS_RDI];
646
647 /* 16-bit ModR/M decode. */
648 switch (c->modrm_mod) {
649 case 0:
650 if (c->modrm_rm == 6)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300651 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200652 break;
653 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300654 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200655 break;
656 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300657 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200658 break;
659 }
660 switch (c->modrm_rm) {
661 case 0:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300662 modrm_ea += bx + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200663 break;
664 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300665 modrm_ea += bx + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200666 break;
667 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300668 modrm_ea += bp + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200669 break;
670 case 3:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300671 modrm_ea += bp + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200672 break;
673 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300674 modrm_ea += si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200675 break;
676 case 5:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300677 modrm_ea += di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200678 break;
679 case 6:
680 if (c->modrm_mod != 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300681 modrm_ea += bp;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200682 break;
683 case 7:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300684 modrm_ea += bx;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200685 break;
686 }
687 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
688 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity09ee57c2010-08-01 12:07:29 +0300689 c->modrm_seg = VCPU_SREG_SS;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300690 modrm_ea = (u16)modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200691 } else {
692 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700693 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200694 sib = insn_fetch(u8, 1, c->eip);
695 index_reg |= (sib >> 3) & 7;
696 base_reg |= sib & 7;
697 scale = sib >> 6;
698
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700699 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300700 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700701 else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300702 modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700703 if (index_reg != 4)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300704 modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700705 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
706 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700707 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700708 } else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300709 modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200710 switch (c->modrm_mod) {
711 case 0:
712 if (c->modrm_rm == 5)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300713 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200714 break;
715 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300716 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200717 break;
718 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300719 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200720 break;
721 }
722 }
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300723 op->addr.mem = modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200724done:
725 return rc;
726}
727
728static int decode_abs(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300729 struct x86_emulate_ops *ops,
730 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200731{
732 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900733 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200734
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300735 op->type = OP_MEM;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200736 switch (c->ad_bytes) {
737 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300738 op->addr.mem = insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200739 break;
740 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300741 op->addr.mem = insn_fetch(u32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200742 break;
743 case 8:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300744 op->addr.mem = insn_fetch(u64, 8, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200745 break;
746 }
747done:
748 return rc;
749}
750
Wei Yongjun35c843c2010-08-09 11:34:56 +0800751static void fetch_bit_operand(struct decode_cache *c)
752{
753 long sv, mask;
754
Wei Yongjun3885f182010-08-09 11:37:37 +0800755 if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
Wei Yongjun35c843c2010-08-09 11:34:56 +0800756 mask = ~(c->dst.bytes * 8 - 1);
757
758 if (c->src.bytes == 2)
759 sv = (s16)c->src.val & (s16)mask;
760 else if (c->src.bytes == 4)
761 sv = (s32)c->src.val & (s32)mask;
762
763 c->dst.addr.mem += (sv >> 3);
764 }
Wei Yongjunba7ff2b2010-08-09 11:39:14 +0800765
766 /* only subword offset */
767 c->src.val &= (c->dst.bytes << 3) - 1;
Wei Yongjun35c843c2010-08-09 11:34:56 +0800768}
769
Gleb Natapov9de41572010-04-28 19:15:22 +0300770static int read_emulated(struct x86_emulate_ctxt *ctxt,
771 struct x86_emulate_ops *ops,
772 unsigned long addr, void *dest, unsigned size)
773{
774 int rc;
775 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +0300776 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +0300777
778 while (size) {
779 int n = min(size, 8u);
780 size -= n;
781 if (mc->pos < mc->end)
782 goto read_cached;
783
Gleb Natapov8fe681e2010-04-28 19:15:37 +0300784 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
785 ctxt->vcpu);
786 if (rc == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +0300787 emulate_pf(ctxt, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +0300788 if (rc != X86EMUL_CONTINUE)
789 return rc;
790 mc->end += n;
791
792 read_cached:
793 memcpy(dest, mc->data + mc->pos, n);
794 mc->pos += n;
795 dest += n;
796 addr += n;
797 }
798 return X86EMUL_CONTINUE;
799}
800
Gleb Natapov7b262e92010-03-18 15:20:27 +0200801static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
802 struct x86_emulate_ops *ops,
803 unsigned int size, unsigned short port,
804 void *dest)
805{
806 struct read_cache *rc = &ctxt->decode.io_read;
807
808 if (rc->pos == rc->end) { /* refill pio read ahead */
809 struct decode_cache *c = &ctxt->decode;
810 unsigned int in_page, n;
811 unsigned int count = c->rep_prefix ?
812 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
813 in_page = (ctxt->eflags & EFLG_DF) ?
814 offset_in_page(c->regs[VCPU_REGS_RDI]) :
815 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
816 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
817 count);
818 if (n == 0)
819 n = 1;
820 rc->pos = rc->end = 0;
821 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
822 return 0;
823 rc->end = n * size;
824 }
825
826 memcpy(dest, rc->data + rc->pos, size);
827 rc->pos += size;
828 return 1;
829}
830
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200831static u32 desc_limit_scaled(struct desc_struct *desc)
832{
833 u32 limit = get_desc_limit(desc);
834
835 return desc->g ? (limit << 12) | 0xfff : limit;
836}
837
838static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
839 struct x86_emulate_ops *ops,
840 u16 selector, struct desc_ptr *dt)
841{
842 if (selector & 1 << 2) {
843 struct desc_struct desc;
844 memset (dt, 0, sizeof *dt);
845 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
846 return;
847
848 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
849 dt->address = get_desc_base(&desc);
850 } else
851 ops->get_gdt(dt, ctxt->vcpu);
852}
853
854/* allowed just for 8 bytes segments */
855static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
856 struct x86_emulate_ops *ops,
857 u16 selector, struct desc_struct *desc)
858{
859 struct desc_ptr dt;
860 u16 index = selector >> 3;
861 int ret;
862 u32 err;
863 ulong addr;
864
865 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
866
867 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +0300868 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200869 return X86EMUL_PROPAGATE_FAULT;
870 }
871 addr = dt.address + index * 8;
872 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
873 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +0300874 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200875
876 return ret;
877}
878
879/* allowed just for 8 bytes segments */
880static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
881 struct x86_emulate_ops *ops,
882 u16 selector, struct desc_struct *desc)
883{
884 struct desc_ptr dt;
885 u16 index = selector >> 3;
886 u32 err;
887 ulong addr;
888 int ret;
889
890 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
891
892 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +0300893 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200894 return X86EMUL_PROPAGATE_FAULT;
895 }
896
897 addr = dt.address + index * 8;
898 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
899 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +0300900 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +0200901
902 return ret;
903}
904
905static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
906 struct x86_emulate_ops *ops,
907 u16 selector, int seg)
908{
909 struct desc_struct seg_desc;
910 u8 dpl, rpl, cpl;
911 unsigned err_vec = GP_VECTOR;
912 u32 err_code = 0;
913 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
914 int ret;
915
916 memset(&seg_desc, 0, sizeof seg_desc);
917
918 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
919 || ctxt->mode == X86EMUL_MODE_REAL) {
920 /* set real mode segment descriptor */
921 set_desc_base(&seg_desc, selector << 4);
922 set_desc_limit(&seg_desc, 0xffff);
923 seg_desc.type = 3;
924 seg_desc.p = 1;
925 seg_desc.s = 1;
926 goto load;
927 }
928
929 /* NULL selector is not valid for TR, CS and SS */
930 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
931 && null_selector)
932 goto exception;
933
934 /* TR should be in GDT only */
935 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
936 goto exception;
937
938 if (null_selector) /* for NULL selector skip all following checks */
939 goto load;
940
941 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
942 if (ret != X86EMUL_CONTINUE)
943 return ret;
944
945 err_code = selector & 0xfffc;
946 err_vec = GP_VECTOR;
947
948 /* can't load system descriptor into segment selecor */
949 if (seg <= VCPU_SREG_GS && !seg_desc.s)
950 goto exception;
951
952 if (!seg_desc.p) {
953 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
954 goto exception;
955 }
956
957 rpl = selector & 3;
958 dpl = seg_desc.dpl;
959 cpl = ops->cpl(ctxt->vcpu);
960
961 switch (seg) {
962 case VCPU_SREG_SS:
963 /*
964 * segment is not a writable data segment or segment
965 * selector's RPL != CPL or segment selector's RPL != CPL
966 */
967 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
968 goto exception;
969 break;
970 case VCPU_SREG_CS:
971 if (!(seg_desc.type & 8))
972 goto exception;
973
974 if (seg_desc.type & 4) {
975 /* conforming */
976 if (dpl > cpl)
977 goto exception;
978 } else {
979 /* nonconforming */
980 if (rpl > cpl || dpl != cpl)
981 goto exception;
982 }
983 /* CS(RPL) <- CPL */
984 selector = (selector & 0xfffc) | cpl;
985 break;
986 case VCPU_SREG_TR:
987 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
988 goto exception;
989 break;
990 case VCPU_SREG_LDTR:
991 if (seg_desc.s || seg_desc.type != 2)
992 goto exception;
993 break;
994 default: /* DS, ES, FS, or GS */
995 /*
996 * segment is not a data or readable code segment or
997 * ((segment is a data or nonconforming code segment)
998 * and (both RPL and CPL > DPL))
999 */
1000 if ((seg_desc.type & 0xa) == 0x8 ||
1001 (((seg_desc.type & 0xc) != 0xc) &&
1002 (rpl > dpl && cpl > dpl)))
1003 goto exception;
1004 break;
1005 }
1006
1007 if (seg_desc.s) {
1008 /* mark segment as accessed */
1009 seg_desc.type |= 1;
1010 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1011 if (ret != X86EMUL_CONTINUE)
1012 return ret;
1013 }
1014load:
1015 ops->set_segment_selector(selector, seg, ctxt->vcpu);
1016 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
1017 return X86EMUL_CONTINUE;
1018exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001019 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001020 return X86EMUL_PROPAGATE_FAULT;
1021}
1022
Wei Yongjun31be40b2010-08-17 09:17:30 +08001023static void write_register_operand(struct operand *op)
1024{
1025 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1026 switch (op->bytes) {
1027 case 1:
1028 *(u8 *)op->addr.reg = (u8)op->val;
1029 break;
1030 case 2:
1031 *(u16 *)op->addr.reg = (u16)op->val;
1032 break;
1033 case 4:
1034 *op->addr.reg = (u32)op->val;
1035 break; /* 64b: zero-extend */
1036 case 8:
1037 *op->addr.reg = op->val;
1038 break;
1039 }
1040}
1041
Wei Yongjunc37eda12010-06-15 09:03:33 +08001042static inline int writeback(struct x86_emulate_ctxt *ctxt,
1043 struct x86_emulate_ops *ops)
1044{
1045 int rc;
1046 struct decode_cache *c = &ctxt->decode;
1047 u32 err;
1048
1049 switch (c->dst.type) {
1050 case OP_REG:
Wei Yongjun31be40b2010-08-17 09:17:30 +08001051 write_register_operand(&c->dst);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001052 break;
1053 case OP_MEM:
1054 if (c->lock_prefix)
1055 rc = ops->cmpxchg_emulated(
Avi Kivity1a6440a2010-08-01 12:35:10 +03001056 c->dst.addr.mem,
Wei Yongjunc37eda12010-06-15 09:03:33 +08001057 &c->dst.orig_val,
1058 &c->dst.val,
1059 c->dst.bytes,
1060 &err,
1061 ctxt->vcpu);
1062 else
1063 rc = ops->write_emulated(
Avi Kivity1a6440a2010-08-01 12:35:10 +03001064 c->dst.addr.mem,
Wei Yongjunc37eda12010-06-15 09:03:33 +08001065 &c->dst.val,
1066 c->dst.bytes,
1067 &err,
1068 ctxt->vcpu);
1069 if (rc == X86EMUL_PROPAGATE_FAULT)
Avi Kivity1a6440a2010-08-01 12:35:10 +03001070 emulate_pf(ctxt, c->dst.addr.mem, err);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001071 if (rc != X86EMUL_CONTINUE)
1072 return rc;
1073 break;
1074 case OP_NONE:
1075 /* no writeback */
1076 break;
1077 default:
1078 break;
1079 }
1080 return X86EMUL_CONTINUE;
1081}
1082
Gleb Natapov79168fd2010-04-28 19:15:30 +03001083static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1084 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001085{
1086 struct decode_cache *c = &ctxt->decode;
1087
1088 c->dst.type = OP_MEM;
1089 c->dst.bytes = c->op_bytes;
1090 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001091 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Avi Kivity1a6440a2010-08-01 12:35:10 +03001092 c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
1093 c->regs[VCPU_REGS_RSP]);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001094}
1095
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001096static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001097 struct x86_emulate_ops *ops,
1098 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001099{
1100 struct decode_cache *c = &ctxt->decode;
1101 int rc;
1102
Gleb Natapov79168fd2010-04-28 19:15:30 +03001103 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001104 c->regs[VCPU_REGS_RSP]),
1105 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001106 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001107 return rc;
1108
Avi Kivity350f69d2009-01-05 11:12:40 +02001109 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001110 return rc;
1111}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001112
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001113static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1114 struct x86_emulate_ops *ops,
1115 void *dest, int len)
1116{
1117 int rc;
1118 unsigned long val, change_mask;
1119 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001120 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001121
1122 rc = emulate_pop(ctxt, ops, &val, len);
1123 if (rc != X86EMUL_CONTINUE)
1124 return rc;
1125
1126 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1127 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1128
1129 switch(ctxt->mode) {
1130 case X86EMUL_MODE_PROT64:
1131 case X86EMUL_MODE_PROT32:
1132 case X86EMUL_MODE_PROT16:
1133 if (cpl == 0)
1134 change_mask |= EFLG_IOPL;
1135 if (cpl <= iopl)
1136 change_mask |= EFLG_IF;
1137 break;
1138 case X86EMUL_MODE_VM86:
1139 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001140 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001141 return X86EMUL_PROPAGATE_FAULT;
1142 }
1143 change_mask |= EFLG_IF;
1144 break;
1145 default: /* real mode */
1146 change_mask |= (EFLG_IOPL | EFLG_IF);
1147 break;
1148 }
1149
1150 *(unsigned long *)dest =
1151 (ctxt->eflags & ~change_mask) | (val & change_mask);
1152
1153 return rc;
1154}
1155
Gleb Natapov79168fd2010-04-28 19:15:30 +03001156static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1157 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001158{
1159 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001160
Gleb Natapov79168fd2010-04-28 19:15:30 +03001161 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001162
Gleb Natapov79168fd2010-04-28 19:15:30 +03001163 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001164}
1165
1166static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1167 struct x86_emulate_ops *ops, int seg)
1168{
1169 struct decode_cache *c = &ctxt->decode;
1170 unsigned long selector;
1171 int rc;
1172
1173 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001174 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001175 return rc;
1176
Gleb Natapov2e873022010-03-18 15:20:18 +02001177 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001178 return rc;
1179}
1180
Wei Yongjunc37eda12010-06-15 09:03:33 +08001181static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001182 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001183{
1184 struct decode_cache *c = &ctxt->decode;
1185 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001186 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001187 int reg = VCPU_REGS_RAX;
1188
1189 while (reg <= VCPU_REGS_RDI) {
1190 (reg == VCPU_REGS_RSP) ?
1191 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1192
Gleb Natapov79168fd2010-04-28 19:15:30 +03001193 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001194
1195 rc = writeback(ctxt, ops);
1196 if (rc != X86EMUL_CONTINUE)
1197 return rc;
1198
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001199 ++reg;
1200 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001201
1202 /* Disable writeback. */
1203 c->dst.type = OP_NONE;
1204
1205 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001206}
1207
1208static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1209 struct x86_emulate_ops *ops)
1210{
1211 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001212 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001213 int reg = VCPU_REGS_RDI;
1214
1215 while (reg >= VCPU_REGS_RAX) {
1216 if (reg == VCPU_REGS_RSP) {
1217 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1218 c->op_bytes);
1219 --reg;
1220 }
1221
1222 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001223 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001224 break;
1225 --reg;
1226 }
1227 return rc;
1228}
1229
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001230int emulate_int_real(struct x86_emulate_ctxt *ctxt,
1231 struct x86_emulate_ops *ops, int irq)
1232{
1233 struct decode_cache *c = &ctxt->decode;
1234 int rc = X86EMUL_CONTINUE;
1235 struct desc_ptr dt;
1236 gva_t cs_addr;
1237 gva_t eip_addr;
1238 u16 cs, eip;
1239 u32 err;
1240
1241 /* TODO: Add limit checks */
1242 c->src.val = ctxt->eflags;
1243 emulate_push(ctxt, ops);
1244
1245 ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1246
1247 c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1248 emulate_push(ctxt, ops);
1249
1250 c->src.val = c->eip;
1251 emulate_push(ctxt, ops);
1252
1253 ops->get_idt(&dt, ctxt->vcpu);
1254
1255 eip_addr = dt.address + (irq << 2);
1256 cs_addr = dt.address + (irq << 2) + 2;
1257
1258 rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
1259 if (rc != X86EMUL_CONTINUE)
1260 return rc;
1261
1262 rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
1263 if (rc != X86EMUL_CONTINUE)
1264 return rc;
1265
1266 rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
1267 if (rc != X86EMUL_CONTINUE)
1268 return rc;
1269
1270 c->eip = eip;
1271
1272 return rc;
1273}
1274
1275static int emulate_int(struct x86_emulate_ctxt *ctxt,
1276 struct x86_emulate_ops *ops, int irq)
1277{
1278 switch(ctxt->mode) {
1279 case X86EMUL_MODE_REAL:
1280 return emulate_int_real(ctxt, ops, irq);
1281 case X86EMUL_MODE_VM86:
1282 case X86EMUL_MODE_PROT16:
1283 case X86EMUL_MODE_PROT32:
1284 case X86EMUL_MODE_PROT64:
1285 default:
1286 /* Protected mode interrupts unimplemented yet */
1287 return X86EMUL_UNHANDLEABLE;
1288 }
1289}
1290
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001291static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
1292 struct x86_emulate_ops *ops)
1293{
1294 struct decode_cache *c = &ctxt->decode;
1295 int rc = X86EMUL_CONTINUE;
1296 unsigned long temp_eip = 0;
1297 unsigned long temp_eflags = 0;
1298 unsigned long cs = 0;
1299 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1300 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1301 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1302 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1303
1304 /* TODO: Add stack limit check */
1305
1306 rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1307
1308 if (rc != X86EMUL_CONTINUE)
1309 return rc;
1310
1311 if (temp_eip & ~0xffff) {
1312 emulate_gp(ctxt, 0);
1313 return X86EMUL_PROPAGATE_FAULT;
1314 }
1315
1316 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1317
1318 if (rc != X86EMUL_CONTINUE)
1319 return rc;
1320
1321 rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1322
1323 if (rc != X86EMUL_CONTINUE)
1324 return rc;
1325
1326 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1327
1328 if (rc != X86EMUL_CONTINUE)
1329 return rc;
1330
1331 c->eip = temp_eip;
1332
1333
1334 if (c->op_bytes == 4)
1335 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1336 else if (c->op_bytes == 2) {
1337 ctxt->eflags &= ~0xffff;
1338 ctxt->eflags |= temp_eflags;
1339 }
1340
1341 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1342 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1343
1344 return rc;
1345}
1346
1347static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
1348 struct x86_emulate_ops* ops)
1349{
1350 switch(ctxt->mode) {
1351 case X86EMUL_MODE_REAL:
1352 return emulate_iret_real(ctxt, ops);
1353 case X86EMUL_MODE_VM86:
1354 case X86EMUL_MODE_PROT16:
1355 case X86EMUL_MODE_PROT32:
1356 case X86EMUL_MODE_PROT64:
1357 default:
1358 /* iret from protected mode unimplemented yet */
1359 return X86EMUL_UNHANDLEABLE;
1360 }
1361}
1362
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001363static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1364 struct x86_emulate_ops *ops)
1365{
1366 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001367
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001368 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001369}
1370
Laurent Vivier05f086f2007-09-24 11:10:55 +02001371static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001372{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001373 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001374 switch (c->modrm_reg) {
1375 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001376 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001377 break;
1378 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001379 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001380 break;
1381 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001382 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001383 break;
1384 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001385 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001386 break;
1387 case 4: /* sal/shl */
1388 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001389 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001390 break;
1391 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001392 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001393 break;
1394 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001395 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001396 break;
1397 }
1398}
1399
1400static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001401 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001402{
1403 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001404 unsigned long *rax = &c->regs[VCPU_REGS_RAX];
1405 unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001406
1407 switch (c->modrm_reg) {
1408 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001409 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001410 break;
1411 case 2: /* not */
1412 c->dst.val = ~c->dst.val;
1413 break;
1414 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001415 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001416 break;
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001417 case 4: /* mul */
1418 emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
1419 break;
1420 case 5: /* imul */
1421 emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
1422 break;
1423 case 6: /* div */
1424 emulate_1op_rax_rdx("div", c->src, *rax, *rdx, ctxt->eflags);
1425 break;
1426 case 7: /* idiv */
1427 emulate_1op_rax_rdx("idiv", c->src, *rax, *rdx, ctxt->eflags);
1428 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001429 default:
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001430 return X86EMUL_UNHANDLEABLE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001431 }
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001432 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001433}
1434
1435static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001436 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001437{
1438 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001439
1440 switch (c->modrm_reg) {
1441 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001442 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001443 break;
1444 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001445 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001446 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001447 case 2: /* call near abs */ {
1448 long int old_eip;
1449 old_eip = c->eip;
1450 c->eip = c->src.val;
1451 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001452 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001453 break;
1454 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001455 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001456 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001457 break;
1458 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001459 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001460 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001461 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001462 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001463}
1464
1465static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001466 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001467{
1468 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001469 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001470
1471 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1472 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001473 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1474 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001475 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001476 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001477 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1478 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001479
Laurent Vivier05f086f2007-09-24 11:10:55 +02001480 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001481 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001482 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001483}
1484
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001485static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1486 struct x86_emulate_ops *ops)
1487{
1488 struct decode_cache *c = &ctxt->decode;
1489 int rc;
1490 unsigned long cs;
1491
1492 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001493 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001494 return rc;
1495 if (c->op_bytes == 4)
1496 c->eip = (u32)c->eip;
1497 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001498 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001499 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001500 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001501 return rc;
1502}
1503
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001504static inline void
1505setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001506 struct x86_emulate_ops *ops, struct desc_struct *cs,
1507 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001508{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001509 memset(cs, 0, sizeof(struct desc_struct));
1510 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1511 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001512
1513 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001514 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001515 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001516 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001517 cs->type = 0x0b; /* Read, Execute, Accessed */
1518 cs->s = 1;
1519 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001520 cs->p = 1;
1521 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001522
Gleb Natapov79168fd2010-04-28 19:15:30 +03001523 set_desc_base(ss, 0); /* flat segment */
1524 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001525 ss->g = 1; /* 4kb granularity */
1526 ss->s = 1;
1527 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001528 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001529 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001530 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001531}
1532
1533static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001534emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001535{
1536 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001537 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001538 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001539 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001540
1541 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001542 if (ctxt->mode == X86EMUL_MODE_REAL ||
1543 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001544 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001545 return X86EMUL_PROPAGATE_FAULT;
1546 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001547
Gleb Natapov79168fd2010-04-28 19:15:30 +03001548 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001549
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001550 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001551 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001552 cs_sel = (u16)(msr_data & 0xfffc);
1553 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001554
1555 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001556 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001557 cs.l = 1;
1558 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001559 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1560 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1561 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1562 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001563
1564 c->regs[VCPU_REGS_RCX] = c->eip;
1565 if (is_long_mode(ctxt->vcpu)) {
1566#ifdef CONFIG_X86_64
1567 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1568
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001569 ops->get_msr(ctxt->vcpu,
1570 ctxt->mode == X86EMUL_MODE_PROT64 ?
1571 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001572 c->eip = msr_data;
1573
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001574 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001575 ctxt->eflags &= ~(msr_data | EFLG_RF);
1576#endif
1577 } else {
1578 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001579 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001580 c->eip = (u32)msr_data;
1581
1582 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1583 }
1584
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001585 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001586}
1587
Andre Przywara8c604352009-06-18 12:56:01 +02001588static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001589emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001590{
1591 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001592 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02001593 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001594 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02001595
Gleb Natapova0044752010-02-10 14:21:31 +02001596 /* inject #GP if in real mode */
1597 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001598 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001599 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001600 }
1601
1602 /* XXX sysenter/sysexit have not been tested in 64bit mode.
1603 * Therefore, we inject an #UD.
1604 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001605 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001606 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001607 return X86EMUL_PROPAGATE_FAULT;
1608 }
Andre Przywara8c604352009-06-18 12:56:01 +02001609
Gleb Natapov79168fd2010-04-28 19:15:30 +03001610 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02001611
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001612 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001613 switch (ctxt->mode) {
1614 case X86EMUL_MODE_PROT32:
1615 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001616 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001617 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001618 }
1619 break;
1620 case X86EMUL_MODE_PROT64:
1621 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001622 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001623 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001624 }
1625 break;
1626 }
1627
1628 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001629 cs_sel = (u16)msr_data;
1630 cs_sel &= ~SELECTOR_RPL_MASK;
1631 ss_sel = cs_sel + 8;
1632 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02001633 if (ctxt->mode == X86EMUL_MODE_PROT64
1634 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001635 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02001636 cs.l = 1;
1637 }
1638
Gleb Natapov79168fd2010-04-28 19:15:30 +03001639 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1640 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1641 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1642 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02001643
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001644 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001645 c->eip = msr_data;
1646
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001647 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001648 c->regs[VCPU_REGS_RSP] = msr_data;
1649
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001650 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02001651}
1652
Andre Przywara4668f052009-06-18 12:56:02 +02001653static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001654emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02001655{
1656 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001657 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02001658 u64 msr_data;
1659 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001660 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02001661
Gleb Natapova0044752010-02-10 14:21:31 +02001662 /* inject #GP if in real mode or Virtual 8086 mode */
1663 if (ctxt->mode == X86EMUL_MODE_REAL ||
1664 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001665 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001666 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001667 }
1668
Gleb Natapov79168fd2010-04-28 19:15:30 +03001669 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02001670
1671 if ((c->rex_prefix & 0x8) != 0x0)
1672 usermode = X86EMUL_MODE_PROT64;
1673 else
1674 usermode = X86EMUL_MODE_PROT32;
1675
1676 cs.dpl = 3;
1677 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001678 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02001679 switch (usermode) {
1680 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001681 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02001682 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001683 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001684 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001685 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001686 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02001687 break;
1688 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001689 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02001690 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001691 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001692 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02001693 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001694 ss_sel = cs_sel + 8;
1695 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02001696 cs.l = 1;
1697 break;
1698 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001699 cs_sel |= SELECTOR_RPL_MASK;
1700 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02001701
Gleb Natapov79168fd2010-04-28 19:15:30 +03001702 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1703 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1704 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1705 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02001706
Gleb Natapovbdb475a2010-04-28 19:15:41 +03001707 c->eip = c->regs[VCPU_REGS_RDX];
1708 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02001709
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001710 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02001711}
1712
Gleb Natapov9c537242010-03-18 15:20:05 +02001713static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
1714 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001715{
1716 int iopl;
1717 if (ctxt->mode == X86EMUL_MODE_REAL)
1718 return false;
1719 if (ctxt->mode == X86EMUL_MODE_VM86)
1720 return true;
1721 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001722 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001723}
1724
1725static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
1726 struct x86_emulate_ops *ops,
1727 u16 port, u16 len)
1728{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001729 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001730 int r;
1731 u16 io_bitmap_ptr;
1732 u8 perm, bit_idx = port & 0x7;
1733 unsigned mask = (1 << len) - 1;
1734
Gleb Natapov79168fd2010-04-28 19:15:30 +03001735 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
1736 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001737 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001738 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001739 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001740 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
1741 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001742 if (r != X86EMUL_CONTINUE)
1743 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001744 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001745 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001746 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
1747 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001748 if (r != X86EMUL_CONTINUE)
1749 return false;
1750 if ((perm >> bit_idx) & mask)
1751 return false;
1752 return true;
1753}
1754
1755static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
1756 struct x86_emulate_ops *ops,
1757 u16 port, u16 len)
1758{
Gleb Natapov4fc40f02010-08-02 12:47:51 +03001759 if (ctxt->perm_ok)
1760 return true;
1761
Gleb Natapov9c537242010-03-18 15:20:05 +02001762 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001763 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
1764 return false;
Gleb Natapov4fc40f02010-08-02 12:47:51 +03001765
1766 ctxt->perm_ok = true;
1767
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001768 return true;
1769}
1770
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001771static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
1772 struct x86_emulate_ops *ops,
1773 struct tss_segment_16 *tss)
1774{
1775 struct decode_cache *c = &ctxt->decode;
1776
1777 tss->ip = c->eip;
1778 tss->flag = ctxt->eflags;
1779 tss->ax = c->regs[VCPU_REGS_RAX];
1780 tss->cx = c->regs[VCPU_REGS_RCX];
1781 tss->dx = c->regs[VCPU_REGS_RDX];
1782 tss->bx = c->regs[VCPU_REGS_RBX];
1783 tss->sp = c->regs[VCPU_REGS_RSP];
1784 tss->bp = c->regs[VCPU_REGS_RBP];
1785 tss->si = c->regs[VCPU_REGS_RSI];
1786 tss->di = c->regs[VCPU_REGS_RDI];
1787
1788 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
1789 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1790 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
1791 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
1792 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
1793}
1794
1795static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
1796 struct x86_emulate_ops *ops,
1797 struct tss_segment_16 *tss)
1798{
1799 struct decode_cache *c = &ctxt->decode;
1800 int ret;
1801
1802 c->eip = tss->ip;
1803 ctxt->eflags = tss->flag | 2;
1804 c->regs[VCPU_REGS_RAX] = tss->ax;
1805 c->regs[VCPU_REGS_RCX] = tss->cx;
1806 c->regs[VCPU_REGS_RDX] = tss->dx;
1807 c->regs[VCPU_REGS_RBX] = tss->bx;
1808 c->regs[VCPU_REGS_RSP] = tss->sp;
1809 c->regs[VCPU_REGS_RBP] = tss->bp;
1810 c->regs[VCPU_REGS_RSI] = tss->si;
1811 c->regs[VCPU_REGS_RDI] = tss->di;
1812
1813 /*
1814 * SDM says that segment selectors are loaded before segment
1815 * descriptors
1816 */
1817 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
1818 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
1819 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
1820 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
1821 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
1822
1823 /*
1824 * Now load segment descriptors. If fault happenes at this stage
1825 * it is handled in a context of new task
1826 */
1827 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
1828 if (ret != X86EMUL_CONTINUE)
1829 return ret;
1830 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
1831 if (ret != X86EMUL_CONTINUE)
1832 return ret;
1833 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
1834 if (ret != X86EMUL_CONTINUE)
1835 return ret;
1836 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
1837 if (ret != X86EMUL_CONTINUE)
1838 return ret;
1839 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
1840 if (ret != X86EMUL_CONTINUE)
1841 return ret;
1842
1843 return X86EMUL_CONTINUE;
1844}
1845
1846static int task_switch_16(struct x86_emulate_ctxt *ctxt,
1847 struct x86_emulate_ops *ops,
1848 u16 tss_selector, u16 old_tss_sel,
1849 ulong old_tss_base, struct desc_struct *new_desc)
1850{
1851 struct tss_segment_16 tss_seg;
1852 int ret;
1853 u32 err, new_tss_base = get_desc_base(new_desc);
1854
1855 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1856 &err);
1857 if (ret == X86EMUL_PROPAGATE_FAULT) {
1858 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001859 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001860 return ret;
1861 }
1862
1863 save_state_to_tss16(ctxt, ops, &tss_seg);
1864
1865 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1866 &err);
1867 if (ret == X86EMUL_PROPAGATE_FAULT) {
1868 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001869 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001870 return ret;
1871 }
1872
1873 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1874 &err);
1875 if (ret == X86EMUL_PROPAGATE_FAULT) {
1876 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001877 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001878 return ret;
1879 }
1880
1881 if (old_tss_sel != 0xffff) {
1882 tss_seg.prev_task_link = old_tss_sel;
1883
1884 ret = ops->write_std(new_tss_base,
1885 &tss_seg.prev_task_link,
1886 sizeof tss_seg.prev_task_link,
1887 ctxt->vcpu, &err);
1888 if (ret == X86EMUL_PROPAGATE_FAULT) {
1889 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03001890 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001891 return ret;
1892 }
1893 }
1894
1895 return load_state_from_tss16(ctxt, ops, &tss_seg);
1896}
1897
1898static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
1899 struct x86_emulate_ops *ops,
1900 struct tss_segment_32 *tss)
1901{
1902 struct decode_cache *c = &ctxt->decode;
1903
1904 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
1905 tss->eip = c->eip;
1906 tss->eflags = ctxt->eflags;
1907 tss->eax = c->regs[VCPU_REGS_RAX];
1908 tss->ecx = c->regs[VCPU_REGS_RCX];
1909 tss->edx = c->regs[VCPU_REGS_RDX];
1910 tss->ebx = c->regs[VCPU_REGS_RBX];
1911 tss->esp = c->regs[VCPU_REGS_RSP];
1912 tss->ebp = c->regs[VCPU_REGS_RBP];
1913 tss->esi = c->regs[VCPU_REGS_RSI];
1914 tss->edi = c->regs[VCPU_REGS_RDI];
1915
1916 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
1917 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
1918 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
1919 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
1920 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
1921 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
1922 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
1923}
1924
1925static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
1926 struct x86_emulate_ops *ops,
1927 struct tss_segment_32 *tss)
1928{
1929 struct decode_cache *c = &ctxt->decode;
1930 int ret;
1931
Gleb Natapov0f122442010-04-28 19:15:31 +03001932 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001933 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03001934 return X86EMUL_PROPAGATE_FAULT;
1935 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001936 c->eip = tss->eip;
1937 ctxt->eflags = tss->eflags | 2;
1938 c->regs[VCPU_REGS_RAX] = tss->eax;
1939 c->regs[VCPU_REGS_RCX] = tss->ecx;
1940 c->regs[VCPU_REGS_RDX] = tss->edx;
1941 c->regs[VCPU_REGS_RBX] = tss->ebx;
1942 c->regs[VCPU_REGS_RSP] = tss->esp;
1943 c->regs[VCPU_REGS_RBP] = tss->ebp;
1944 c->regs[VCPU_REGS_RSI] = tss->esi;
1945 c->regs[VCPU_REGS_RDI] = tss->edi;
1946
1947 /*
1948 * SDM says that segment selectors are loaded before segment
1949 * descriptors
1950 */
1951 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
1952 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
1953 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
1954 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
1955 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
1956 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
1957 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
1958
1959 /*
1960 * Now load segment descriptors. If fault happenes at this stage
1961 * it is handled in a context of new task
1962 */
1963 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
1964 if (ret != X86EMUL_CONTINUE)
1965 return ret;
1966 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
1967 if (ret != X86EMUL_CONTINUE)
1968 return ret;
1969 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
1970 if (ret != X86EMUL_CONTINUE)
1971 return ret;
1972 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
1973 if (ret != X86EMUL_CONTINUE)
1974 return ret;
1975 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
1976 if (ret != X86EMUL_CONTINUE)
1977 return ret;
1978 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
1979 if (ret != X86EMUL_CONTINUE)
1980 return ret;
1981 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
1982 if (ret != X86EMUL_CONTINUE)
1983 return ret;
1984
1985 return X86EMUL_CONTINUE;
1986}
1987
1988static int task_switch_32(struct x86_emulate_ctxt *ctxt,
1989 struct x86_emulate_ops *ops,
1990 u16 tss_selector, u16 old_tss_sel,
1991 ulong old_tss_base, struct desc_struct *new_desc)
1992{
1993 struct tss_segment_32 tss_seg;
1994 int ret;
1995 u32 err, new_tss_base = get_desc_base(new_desc);
1996
1997 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
1998 &err);
1999 if (ret == X86EMUL_PROPAGATE_FAULT) {
2000 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002001 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002002 return ret;
2003 }
2004
2005 save_state_to_tss32(ctxt, ops, &tss_seg);
2006
2007 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2008 &err);
2009 if (ret == X86EMUL_PROPAGATE_FAULT) {
2010 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002011 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002012 return ret;
2013 }
2014
2015 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2016 &err);
2017 if (ret == X86EMUL_PROPAGATE_FAULT) {
2018 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002019 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002020 return ret;
2021 }
2022
2023 if (old_tss_sel != 0xffff) {
2024 tss_seg.prev_task_link = old_tss_sel;
2025
2026 ret = ops->write_std(new_tss_base,
2027 &tss_seg.prev_task_link,
2028 sizeof tss_seg.prev_task_link,
2029 ctxt->vcpu, &err);
2030 if (ret == X86EMUL_PROPAGATE_FAULT) {
2031 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002032 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002033 return ret;
2034 }
2035 }
2036
2037 return load_state_from_tss32(ctxt, ops, &tss_seg);
2038}
2039
2040static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002041 struct x86_emulate_ops *ops,
2042 u16 tss_selector, int reason,
2043 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002044{
2045 struct desc_struct curr_tss_desc, next_tss_desc;
2046 int ret;
2047 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2048 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002049 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002050 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002051
2052 /* FIXME: old_tss_base == ~0 ? */
2053
2054 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2055 if (ret != X86EMUL_CONTINUE)
2056 return ret;
2057 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2058 if (ret != X86EMUL_CONTINUE)
2059 return ret;
2060
2061 /* FIXME: check that next_tss_desc is tss */
2062
2063 if (reason != TASK_SWITCH_IRET) {
2064 if ((tss_selector & 3) > next_tss_desc.dpl ||
2065 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002066 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002067 return X86EMUL_PROPAGATE_FAULT;
2068 }
2069 }
2070
Gleb Natapovceffb452010-03-18 15:20:19 +02002071 desc_limit = desc_limit_scaled(&next_tss_desc);
2072 if (!next_tss_desc.p ||
2073 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2074 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002075 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002076 return X86EMUL_PROPAGATE_FAULT;
2077 }
2078
2079 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2080 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2081 write_segment_descriptor(ctxt, ops, old_tss_sel,
2082 &curr_tss_desc);
2083 }
2084
2085 if (reason == TASK_SWITCH_IRET)
2086 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2087
2088 /* set back link to prev task only if NT bit is set in eflags
2089 note that old_tss_sel is not used afetr this point */
2090 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2091 old_tss_sel = 0xffff;
2092
2093 if (next_tss_desc.type & 8)
2094 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2095 old_tss_base, &next_tss_desc);
2096 else
2097 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2098 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002099 if (ret != X86EMUL_CONTINUE)
2100 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002101
2102 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2103 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2104
2105 if (reason != TASK_SWITCH_IRET) {
2106 next_tss_desc.type |= (1 << 1); /* set busy flag */
2107 write_segment_descriptor(ctxt, ops, tss_selector,
2108 &next_tss_desc);
2109 }
2110
2111 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2112 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2113 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2114
Jan Kiszkae269fb22010-04-14 15:51:09 +02002115 if (has_error_code) {
2116 struct decode_cache *c = &ctxt->decode;
2117
2118 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2119 c->lock_prefix = 0;
2120 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002121 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002122 }
2123
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002124 return ret;
2125}
2126
2127int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002128 u16 tss_selector, int reason,
2129 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002130{
Avi Kivity9aabc882010-07-29 15:11:50 +03002131 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002132 struct decode_cache *c = &ctxt->decode;
2133 int rc;
2134
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002135 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002136 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002137
Jan Kiszkae269fb22010-04-14 15:51:09 +02002138 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2139 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002140
2141 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002142 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002143 if (rc == X86EMUL_CONTINUE)
2144 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002145 }
2146
Gleb Natapov19d04432010-04-15 12:29:50 +03002147 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002148}
2149
Gleb Natapova682e352010-03-18 15:20:21 +02002150static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002151 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002152{
2153 struct decode_cache *c = &ctxt->decode;
2154 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2155
Gleb Natapovd9271122010-03-18 15:20:22 +02002156 register_address_increment(c, &c->regs[reg], df * op->bytes);
Avi Kivity1a6440a2010-08-01 12:35:10 +03002157 op->addr.mem = register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002158}
2159
Avi Kivity63540382010-07-29 15:11:55 +03002160static int em_push(struct x86_emulate_ctxt *ctxt)
2161{
2162 emulate_push(ctxt, ctxt->ops);
2163 return X86EMUL_CONTINUE;
2164}
2165
Avi Kivity73fba5f2010-07-29 15:11:53 +03002166#define D(_y) { .flags = (_y) }
2167#define N D(0)
2168#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
2169#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
2170#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
2171
2172static struct opcode group1[] = {
2173 X7(D(Lock)), N
2174};
2175
2176static struct opcode group1A[] = {
2177 D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
2178};
2179
2180static struct opcode group3[] = {
2181 D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
2182 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03002183 X4(D(SrcMem | ModRM)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002184};
2185
2186static struct opcode group4[] = {
2187 D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
2188 N, N, N, N, N, N,
2189};
2190
2191static struct opcode group5[] = {
2192 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
2193 D(SrcMem | ModRM | Stack), N,
2194 D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
2195 D(SrcMem | ModRM | Stack), N,
2196};
2197
2198static struct group_dual group7 = { {
2199 N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
2200 D(SrcNone | ModRM | DstMem | Mov), N,
Avi Kivity5a506b12010-08-01 15:10:29 +03002201 D(SrcMem16 | ModRM | Mov | Priv),
2202 D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002203}, {
2204 D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
2205 D(SrcNone | ModRM | DstMem | Mov), N,
2206 D(SrcMem16 | ModRM | Mov | Priv), N,
2207} };
2208
2209static struct opcode group8[] = {
2210 N, N, N, N,
2211 D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
2212 D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
2213};
2214
2215static struct group_dual group9 = { {
2216 N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
2217}, {
2218 N, N, N, N, N, N, N, N,
2219} };
2220
2221static struct opcode opcode_table[256] = {
2222 /* 0x00 - 0x07 */
2223 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2224 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2225 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2226 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2227 /* 0x08 - 0x0F */
2228 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2229 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2230 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2231 D(ImplicitOps | Stack | No64), N,
2232 /* 0x10 - 0x17 */
2233 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2234 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2235 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2236 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2237 /* 0x18 - 0x1F */
2238 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2239 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2240 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2241 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2242 /* 0x20 - 0x27 */
2243 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2244 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2245 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
2246 /* 0x28 - 0x2F */
2247 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2248 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2249 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
2250 /* 0x30 - 0x37 */
2251 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2252 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2253 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
2254 /* 0x38 - 0x3F */
2255 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
2256 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2257 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
2258 N, N,
2259 /* 0x40 - 0x4F */
2260 X16(D(DstReg)),
2261 /* 0x50 - 0x57 */
Avi Kivity63540382010-07-29 15:11:55 +03002262 X8(I(SrcReg | Stack, em_push)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002263 /* 0x58 - 0x5F */
2264 X8(D(DstReg | Stack)),
2265 /* 0x60 - 0x67 */
2266 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2267 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
2268 N, N, N, N,
2269 /* 0x68 - 0x6F */
Avi Kivity63540382010-07-29 15:11:55 +03002270 I(SrcImm | Mov | Stack, em_push), N,
2271 I(SrcImmByte | Mov | Stack, em_push), N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002272 D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
2273 D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
2274 /* 0x70 - 0x7F */
2275 X16(D(SrcImmByte)),
2276 /* 0x80 - 0x87 */
2277 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
2278 G(DstMem | SrcImm | ModRM | Group, group1),
2279 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
2280 G(DstMem | SrcImmByte | ModRM | Group, group1),
2281 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
2282 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2283 /* 0x88 - 0x8F */
2284 D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
2285 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
Avi Kivity342fc632010-08-01 15:13:22 +03002286 D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002287 D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
2288 /* 0x90 - 0x97 */
Avi Kivity3d9e77d2010-08-01 12:41:59 +03002289 X8(D(SrcAcc | DstReg)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002290 /* 0x98 - 0x9F */
2291 N, N, D(SrcImmFAddr | No64), N,
2292 D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
2293 /* 0xA0 - 0xA7 */
2294 D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
2295 D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
2296 D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
2297 D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
2298 /* 0xA8 - 0xAF */
Wei Yongjun06cb7042010-08-04 15:36:53 +08002299 D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm),
2300 D(ByteOp | SrcAcc | DstDI | Mov | String), D(SrcAcc | DstDI | Mov | String),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002301 D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
2302 D(ByteOp | DstDI | String), D(DstDI | String),
2303 /* 0xB0 - 0xB7 */
2304 X8(D(ByteOp | DstReg | SrcImm | Mov)),
2305 /* 0xB8 - 0xBF */
2306 X8(D(DstReg | SrcImm | Mov)),
2307 /* 0xC0 - 0xC7 */
2308 D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
2309 N, D(ImplicitOps | Stack), N, N,
2310 D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
2311 /* 0xC8 - 0xCF */
2312 N, N, N, D(ImplicitOps | Stack),
2313 D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
2314 /* 0xD0 - 0xD7 */
Wei Yongjunc034da82010-08-04 15:38:59 +08002315 D(ByteOp | DstMem | SrcOne | ModRM), D(DstMem | SrcOne | ModRM),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002316 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
2317 N, N, N, N,
2318 /* 0xD8 - 0xDF */
2319 N, N, N, N, N, N, N, N,
2320 /* 0xE0 - 0xE7 */
2321 N, N, N, N,
2322 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
2323 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
2324 /* 0xE8 - 0xEF */
2325 D(SrcImm | Stack), D(SrcImm | ImplicitOps),
2326 D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
2327 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
2328 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
2329 /* 0xF0 - 0xF7 */
2330 N, N, N, N,
2331 D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
2332 /* 0xF8 - 0xFF */
Mohammed Gamal8744aa92010-08-05 15:42:49 +03002333 D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002334 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
2335};
2336
2337static struct opcode twobyte_table[256] = {
2338 /* 0x00 - 0x0F */
2339 N, GD(0, &group7), N, N,
2340 N, D(ImplicitOps), D(ImplicitOps | Priv), N,
2341 D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
2342 N, D(ImplicitOps | ModRM), N, N,
2343 /* 0x10 - 0x1F */
2344 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
2345 /* 0x20 - 0x2F */
Avi Kivityb27f3852010-08-01 14:25:22 +03002346 D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
2347 D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002348 N, N, N, N,
2349 N, N, N, N, N, N, N, N,
2350 /* 0x30 - 0x3F */
2351 D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
2352 D(ImplicitOps), D(ImplicitOps | Priv), N, N,
2353 N, N, N, N, N, N, N, N,
2354 /* 0x40 - 0x4F */
2355 X16(D(DstReg | SrcMem | ModRM | Mov)),
2356 /* 0x50 - 0x5F */
2357 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2358 /* 0x60 - 0x6F */
2359 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2360 /* 0x70 - 0x7F */
2361 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2362 /* 0x80 - 0x8F */
2363 X16(D(SrcImm)),
2364 /* 0x90 - 0x9F */
2365 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2366 /* 0xA0 - 0xA7 */
2367 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
2368 N, D(DstMem | SrcReg | ModRM | BitOp),
2369 D(DstMem | SrcReg | Src2ImmByte | ModRM),
2370 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
2371 /* 0xA8 - 0xAF */
2372 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
2373 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
2374 D(DstMem | SrcReg | Src2ImmByte | ModRM),
2375 D(DstMem | SrcReg | Src2CL | ModRM),
2376 D(ModRM), N,
2377 /* 0xB0 - 0xB7 */
2378 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
2379 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
2380 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
2381 D(DstReg | SrcMem16 | ModRM | Mov),
2382 /* 0xB8 - 0xBF */
2383 N, N,
Wei Yongjunba7ff2b2010-08-09 11:39:14 +08002384 G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
Wei Yongjund9574a22010-08-10 13:48:22 +08002385 D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
2386 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002387 /* 0xC0 - 0xCF */
2388 N, N, N, D(DstMem | SrcReg | ModRM | Mov),
2389 N, N, N, GD(0, &group9),
2390 N, N, N, N, N, N, N, N,
2391 /* 0xD0 - 0xDF */
2392 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2393 /* 0xE0 - 0xEF */
2394 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
2395 /* 0xF0 - 0xFF */
2396 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
2397};
2398
2399#undef D
2400#undef N
2401#undef G
2402#undef GD
2403#undef I
2404
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002405int
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002406x86_decode_insn(struct x86_emulate_ctxt *ctxt)
2407{
2408 struct x86_emulate_ops *ops = ctxt->ops;
2409 struct decode_cache *c = &ctxt->decode;
2410 int rc = X86EMUL_CONTINUE;
2411 int mode = ctxt->mode;
2412 int def_op_bytes, def_ad_bytes, dual, goffset;
2413 struct opcode opcode, *g_mod012, *g_mod3;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002414 struct operand memop = { .type = OP_NONE };
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002415
2416 /* we cannot decode insn before we complete previous rep insn */
2417 WARN_ON(ctxt->restart);
2418
2419 c->eip = ctxt->eip;
2420 c->fetch.start = c->fetch.end = c->eip;
2421 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
2422
2423 switch (mode) {
2424 case X86EMUL_MODE_REAL:
2425 case X86EMUL_MODE_VM86:
2426 case X86EMUL_MODE_PROT16:
2427 def_op_bytes = def_ad_bytes = 2;
2428 break;
2429 case X86EMUL_MODE_PROT32:
2430 def_op_bytes = def_ad_bytes = 4;
2431 break;
2432#ifdef CONFIG_X86_64
2433 case X86EMUL_MODE_PROT64:
2434 def_op_bytes = 4;
2435 def_ad_bytes = 8;
2436 break;
2437#endif
2438 default:
2439 return -1;
2440 }
2441
2442 c->op_bytes = def_op_bytes;
2443 c->ad_bytes = def_ad_bytes;
2444
2445 /* Legacy prefixes. */
2446 for (;;) {
2447 switch (c->b = insn_fetch(u8, 1, c->eip)) {
2448 case 0x66: /* operand-size override */
2449 /* switch between 2/4 bytes */
2450 c->op_bytes = def_op_bytes ^ 6;
2451 break;
2452 case 0x67: /* address-size override */
2453 if (mode == X86EMUL_MODE_PROT64)
2454 /* switch between 4/8 bytes */
2455 c->ad_bytes = def_ad_bytes ^ 12;
2456 else
2457 /* switch between 2/4 bytes */
2458 c->ad_bytes = def_ad_bytes ^ 6;
2459 break;
2460 case 0x26: /* ES override */
2461 case 0x2e: /* CS override */
2462 case 0x36: /* SS override */
2463 case 0x3e: /* DS override */
2464 set_seg_override(c, (c->b >> 3) & 3);
2465 break;
2466 case 0x64: /* FS override */
2467 case 0x65: /* GS override */
2468 set_seg_override(c, c->b & 7);
2469 break;
2470 case 0x40 ... 0x4f: /* REX */
2471 if (mode != X86EMUL_MODE_PROT64)
2472 goto done_prefixes;
2473 c->rex_prefix = c->b;
2474 continue;
2475 case 0xf0: /* LOCK */
2476 c->lock_prefix = 1;
2477 break;
2478 case 0xf2: /* REPNE/REPNZ */
2479 c->rep_prefix = REPNE_PREFIX;
2480 break;
2481 case 0xf3: /* REP/REPE/REPZ */
2482 c->rep_prefix = REPE_PREFIX;
2483 break;
2484 default:
2485 goto done_prefixes;
2486 }
2487
2488 /* Any legacy prefix after a REX prefix nullifies its effect. */
2489
2490 c->rex_prefix = 0;
2491 }
2492
2493done_prefixes:
2494
2495 /* REX prefix. */
Avi Kivity1e87e3e2010-08-01 14:42:51 +03002496 if (c->rex_prefix & 8)
2497 c->op_bytes = 8; /* REX.W */
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002498
2499 /* Opcode byte(s). */
2500 opcode = opcode_table[c->b];
Wei Yongjund3ad6242010-08-05 16:34:39 +08002501 /* Two-byte opcode? */
2502 if (c->b == 0x0f) {
2503 c->twobyte = 1;
2504 c->b = insn_fetch(u8, 1, c->eip);
2505 opcode = twobyte_table[c->b];
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002506 }
2507 c->d = opcode.flags;
2508
2509 if (c->d & Group) {
2510 dual = c->d & GroupDual;
2511 c->modrm = insn_fetch(u8, 1, c->eip);
2512 --c->eip;
2513
2514 if (c->d & GroupDual) {
2515 g_mod012 = opcode.u.gdual->mod012;
2516 g_mod3 = opcode.u.gdual->mod3;
2517 } else
2518 g_mod012 = g_mod3 = opcode.u.group;
2519
2520 c->d &= ~(Group | GroupDual);
2521
2522 goffset = (c->modrm >> 3) & 7;
2523
2524 if ((c->modrm >> 6) == 3)
2525 opcode = g_mod3[goffset];
2526 else
2527 opcode = g_mod012[goffset];
2528 c->d |= opcode.flags;
2529 }
2530
2531 c->execute = opcode.u.execute;
2532
2533 /* Unrecognised? */
2534 if (c->d == 0 || (c->d & Undefined)) {
2535 DPRINTF("Cannot emulate %02x\n", c->b);
2536 return -1;
2537 }
2538
2539 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
2540 c->op_bytes = 8;
2541
Avi Kivity7f9b4b72010-08-01 14:46:54 +03002542 if (c->d & Op3264) {
2543 if (mode == X86EMUL_MODE_PROT64)
2544 c->op_bytes = 8;
2545 else
2546 c->op_bytes = 4;
2547 }
2548
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002549 /* ModRM and SIB bytes. */
Avi Kivity09ee57c2010-08-01 12:07:29 +03002550 if (c->d & ModRM) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002551 rc = decode_modrm(ctxt, ops, &memop);
Avi Kivity09ee57c2010-08-01 12:07:29 +03002552 if (!c->has_seg_override)
2553 set_seg_override(c, c->modrm_seg);
2554 } else if (c->d & MemAbs)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002555 rc = decode_abs(ctxt, ops, &memop);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002556 if (rc != X86EMUL_CONTINUE)
2557 goto done;
2558
2559 if (!c->has_seg_override)
2560 set_seg_override(c, VCPU_SREG_DS);
2561
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002562 if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
2563 memop.addr.mem += seg_override_base(ctxt, ops, c);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002564
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002565 if (memop.type == OP_MEM && c->ad_bytes != 8)
2566 memop.addr.mem = (u32)memop.addr.mem;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002567
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002568 if (memop.type == OP_MEM && c->rip_relative)
2569 memop.addr.mem += c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002570
2571 /*
2572 * Decode and fetch the source operand: register, memory
2573 * or immediate.
2574 */
2575 switch (c->d & SrcMask) {
2576 case SrcNone:
2577 break;
2578 case SrcReg:
2579 decode_register_operand(&c->src, c, 0);
2580 break;
2581 case SrcMem16:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002582 memop.bytes = 2;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002583 goto srcmem_common;
2584 case SrcMem32:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002585 memop.bytes = 4;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002586 goto srcmem_common;
2587 case SrcMem:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002588 memop.bytes = (c->d & ByteOp) ? 1 :
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002589 c->op_bytes;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002590 srcmem_common:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002591 c->src = memop;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002592 break;
2593 case SrcImm:
2594 case SrcImmU:
2595 c->src.type = OP_IMM;
Avi Kivity1a6440a2010-08-01 12:35:10 +03002596 c->src.addr.mem = c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002597 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
2598 if (c->src.bytes == 8)
2599 c->src.bytes = 4;
2600 /* NB. Immediates are sign-extended as necessary. */
2601 switch (c->src.bytes) {
2602 case 1:
2603 c->src.val = insn_fetch(s8, 1, c->eip);
2604 break;
2605 case 2:
2606 c->src.val = insn_fetch(s16, 2, c->eip);
2607 break;
2608 case 4:
2609 c->src.val = insn_fetch(s32, 4, c->eip);
2610 break;
2611 }
2612 if ((c->d & SrcMask) == SrcImmU) {
2613 switch (c->src.bytes) {
2614 case 1:
2615 c->src.val &= 0xff;
2616 break;
2617 case 2:
2618 c->src.val &= 0xffff;
2619 break;
2620 case 4:
2621 c->src.val &= 0xffffffff;
2622 break;
2623 }
2624 }
2625 break;
2626 case SrcImmByte:
2627 case SrcImmUByte:
2628 c->src.type = OP_IMM;
Avi Kivity1a6440a2010-08-01 12:35:10 +03002629 c->src.addr.mem = c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002630 c->src.bytes = 1;
2631 if ((c->d & SrcMask) == SrcImmByte)
2632 c->src.val = insn_fetch(s8, 1, c->eip);
2633 else
2634 c->src.val = insn_fetch(u8, 1, c->eip);
2635 break;
2636 case SrcAcc:
2637 c->src.type = OP_REG;
2638 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440a2010-08-01 12:35:10 +03002639 c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03002640 fetch_register_operand(&c->src);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002641 break;
2642 case SrcOne:
2643 c->src.bytes = 1;
2644 c->src.val = 1;
2645 break;
2646 case SrcSI:
2647 c->src.type = OP_MEM;
2648 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440a2010-08-01 12:35:10 +03002649 c->src.addr.mem =
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002650 register_address(c, seg_override_base(ctxt, ops, c),
2651 c->regs[VCPU_REGS_RSI]);
2652 c->src.val = 0;
2653 break;
2654 case SrcImmFAddr:
2655 c->src.type = OP_IMM;
Avi Kivity1a6440a2010-08-01 12:35:10 +03002656 c->src.addr.mem = c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002657 c->src.bytes = c->op_bytes + 2;
2658 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
2659 break;
2660 case SrcMemFAddr:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002661 memop.bytes = c->op_bytes + 2;
2662 goto srcmem_common;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002663 break;
2664 }
2665
2666 /*
2667 * Decode and fetch the second source operand: register, memory
2668 * or immediate.
2669 */
2670 switch (c->d & Src2Mask) {
2671 case Src2None:
2672 break;
2673 case Src2CL:
2674 c->src2.bytes = 1;
2675 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
2676 break;
2677 case Src2ImmByte:
2678 c->src2.type = OP_IMM;
Avi Kivity1a6440a2010-08-01 12:35:10 +03002679 c->src2.addr.mem = c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002680 c->src2.bytes = 1;
2681 c->src2.val = insn_fetch(u8, 1, c->eip);
2682 break;
2683 case Src2One:
2684 c->src2.bytes = 1;
2685 c->src2.val = 1;
2686 break;
2687 }
2688
2689 /* Decode and fetch the destination operand: register or memory. */
2690 switch (c->d & DstMask) {
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002691 case DstReg:
2692 decode_register_operand(&c->dst, c,
2693 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
2694 break;
2695 case DstMem:
2696 case DstMem64:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002697 c->dst = memop;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002698 if ((c->d & DstMask) == DstMem64)
2699 c->dst.bytes = 8;
2700 else
2701 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Wei Yongjun35c843c2010-08-09 11:34:56 +08002702 if (c->d & BitOp)
2703 fetch_bit_operand(c);
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002704 c->dst.orig_val = c->dst.val;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002705 break;
2706 case DstAcc:
2707 c->dst.type = OP_REG;
2708 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440a2010-08-01 12:35:10 +03002709 c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03002710 fetch_register_operand(&c->dst);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002711 c->dst.orig_val = c->dst.val;
2712 break;
2713 case DstDI:
2714 c->dst.type = OP_MEM;
2715 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440a2010-08-01 12:35:10 +03002716 c->dst.addr.mem =
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002717 register_address(c, es_base(ctxt, ops),
2718 c->regs[VCPU_REGS_RDI]);
2719 c->dst.val = 0;
2720 break;
Wei Yongjun36089fe2010-08-04 15:38:18 +08002721 case ImplicitOps:
2722 /* Special instructions do their own operand decoding. */
2723 default:
2724 c->dst.type = OP_NONE; /* Disable writeback. */
2725 return 0;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03002726 }
2727
2728done:
2729 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
2730}
2731
2732int
Avi Kivity9aabc882010-07-29 15:11:50 +03002733x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002734{
Avi Kivity9aabc882010-07-29 15:11:50 +03002735 struct x86_emulate_ops *ops = ctxt->ops;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002736 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002737 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002738 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002739 int saved_dst_type = c->dst.type;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03002740 int irq; /* Used for int 3, int, and into */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002741
Gleb Natapov9de41572010-04-28 19:15:22 +03002742 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002743
Gleb Natapov11616242010-02-11 14:43:14 +02002744 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002745 emulate_ud(ctxt);
Gleb Natapov11616242010-02-11 14:43:14 +02002746 goto done;
2747 }
2748
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002749 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002750 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002751 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002752 goto done;
2753 }
2754
Gleb Natapove92805a2010-02-10 14:21:35 +02002755 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002756 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002757 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02002758 goto done;
2759 }
2760
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002761 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002762 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002763 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002764 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002765 string_done:
2766 ctxt->restart = false;
Gleb Natapov95c55882010-04-28 19:15:39 +03002767 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002768 goto done;
2769 }
2770 /* The second termination condition only applies for REPE
2771 * and REPNE. Test if the repeat string operation prefix is
2772 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2773 * corresponding termination condition according to:
2774 * - if REPE/REPZ and ZF = 0 then done
2775 * - if REPNE/REPNZ and ZF = 1 then done
2776 */
2777 if ((c->b == 0xa6) || (c->b == 0xa7) ||
Gleb Natapov5cd21912010-03-18 15:20:26 +02002778 (c->b == 0xae) || (c->b == 0xaf)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002779 if ((c->rep_prefix == REPE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002780 ((ctxt->eflags & EFLG_ZF) == 0))
2781 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002782 if ((c->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002783 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
2784 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002785 }
Gleb Natapov063db062010-03-18 15:20:06 +02002786 c->eip = ctxt->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002787 }
2788
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002789 if (c->src.type == OP_MEM) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002790 if (c->d & NoAccess)
2791 goto no_fetch;
Avi Kivity1a6440a2010-08-01 12:35:10 +03002792 rc = read_emulated(ctxt, ops, c->src.addr.mem,
Gleb Natapov414e6272010-04-28 19:15:26 +03002793 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002794 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002795 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03002796 c->src.orig_val64 = c->src.val64;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03002797 no_fetch:
2798 ;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002799 }
2800
Gleb Natapove35b7b92010-02-25 16:36:42 +02002801 if (c->src2.type == OP_MEM) {
Avi Kivity1a6440a2010-08-01 12:35:10 +03002802 rc = read_emulated(ctxt, ops, c->src2.addr.mem,
Gleb Natapov9de41572010-04-28 19:15:22 +03002803 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002804 if (rc != X86EMUL_CONTINUE)
2805 goto done;
2806 }
2807
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002808 if ((c->d & DstMask) == ImplicitOps)
2809 goto special_insn;
2810
2811
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002812 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2813 /* optimisation - avoid slow emulated read if Mov */
Avi Kivity1a6440a2010-08-01 12:35:10 +03002814 rc = read_emulated(ctxt, ops, c->dst.addr.mem,
Gleb Natapov9de41572010-04-28 19:15:22 +03002815 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002816 if (rc != X86EMUL_CONTINUE)
2817 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002818 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002819 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002820
Avi Kivity018a98d2007-11-27 19:30:56 +02002821special_insn:
2822
Avi Kivityef65c882010-07-29 15:11:51 +03002823 if (c->execute) {
2824 rc = c->execute(ctxt);
2825 if (rc != X86EMUL_CONTINUE)
2826 goto done;
2827 goto writeback;
2828 }
2829
Laurent Viviere4e03de2007-09-18 11:52:50 +02002830 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002831 goto twobyte_insn;
2832
Laurent Viviere4e03de2007-09-18 11:52:50 +02002833 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002834 case 0x00 ... 0x05:
2835 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002836 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002837 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002838 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002839 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002840 break;
2841 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002842 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002843 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002844 goto done;
2845 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002846 case 0x08 ... 0x0d:
2847 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002848 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002849 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002850 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002851 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002852 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002853 case 0x10 ... 0x15:
2854 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002855 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002856 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002857 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002858 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002859 break;
2860 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002861 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002862 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002863 goto done;
2864 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002865 case 0x18 ... 0x1d:
2866 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002867 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002868 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002869 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002870 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002871 break;
2872 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002873 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002874 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002875 goto done;
2876 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002877 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002878 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002879 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002880 break;
2881 case 0x28 ... 0x2d:
2882 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002883 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002884 break;
2885 case 0x30 ... 0x35:
2886 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002887 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002888 break;
2889 case 0x38 ... 0x3d:
2890 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002891 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002892 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002893 case 0x40 ... 0x47: /* inc r16/r32 */
2894 emulate_1op("inc", c->dst, ctxt->eflags);
2895 break;
2896 case 0x48 ... 0x4f: /* dec r16/r32 */
2897 emulate_1op("dec", c->dst, ctxt->eflags);
2898 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002899 case 0x58 ... 0x5f: /* pop reg */
2900 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002901 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002902 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002903 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002904 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002905 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08002906 rc = emulate_pusha(ctxt, ops);
2907 if (rc != X86EMUL_CONTINUE)
2908 goto done;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002909 break;
2910 case 0x61: /* popa */
2911 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002912 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002913 goto done;
2914 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002915 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002916 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002917 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002918 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002919 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002920 case 0x6c: /* insb */
2921 case 0x6d: /* insw/insd */
Gleb Natapov79729952010-03-18 15:20:24 +02002922 c->dst.bytes = min(c->dst.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002923 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002924 c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002925 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002926 goto done;
2927 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002928 if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
2929 c->regs[VCPU_REGS_RDX], &c->dst.val))
Gleb Natapov79729952010-03-18 15:20:24 +02002930 goto done; /* IO is needed, skip writeback */
2931 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002932 case 0x6e: /* outsb */
2933 case 0x6f: /* outsw/outsd */
Gleb Natapov79729952010-03-18 15:20:24 +02002934 c->src.bytes = min(c->src.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002935 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002936 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002937 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002938 goto done;
2939 }
Gleb Natapov79729952010-03-18 15:20:24 +02002940 ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
2941 &c->src.val, 1, ctxt->vcpu);
2942
2943 c->dst.type = OP_NONE; /* nothing to writeback */
2944 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03002945 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02002946 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03002947 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02002948 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002949 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002950 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002951 case 0:
2952 goto add;
2953 case 1:
2954 goto or;
2955 case 2:
2956 goto adc;
2957 case 3:
2958 goto sbb;
2959 case 4:
2960 goto and;
2961 case 5:
2962 goto sub;
2963 case 6:
2964 goto xor;
2965 case 7:
2966 goto cmp;
2967 }
2968 break;
2969 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002970 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02002971 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002972 break;
2973 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002974 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002975 /* Write back the register source. */
Wei Yongjun31be40b2010-08-17 09:17:30 +08002976 c->src.val = c->dst.val;
2977 write_register_operand(&c->src);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002978 /*
2979 * Write back the memory destination with implicit LOCK
2980 * prefix.
2981 */
Wei Yongjun31be40b2010-08-17 09:17:30 +08002982 c->dst.val = c->src.orig_val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002983 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002984 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002985 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03002986 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002987 case 0x8c: /* mov r/m, sreg */
2988 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002989 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02002990 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002991 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002992 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002993 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002994 case 0x8d: /* lea r16/r32, m */
Avi Kivity342fc632010-08-01 15:13:22 +03002995 c->dst.val = c->src.addr.mem;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002996 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002997 case 0x8e: { /* mov seg, r/m16 */
2998 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002999
3000 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02003001
Gleb Natapovc6975182010-02-18 12:15:01 +02003002 if (c->modrm_reg == VCPU_SREG_CS ||
3003 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003004 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02003005 goto done;
3006 }
3007
Glauber Costa310b5d32009-05-12 16:21:06 -04003008 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03003009 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04003010
Gleb Natapov2e873022010-03-18 15:20:18 +02003011 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003012
3013 c->dst.type = OP_NONE; /* Disable writeback. */
3014 break;
3015 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003016 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003017 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003018 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003019 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003020 break;
Avi Kivity3d9e77d2010-08-01 12:41:59 +03003021 case 0x90 ... 0x97: /* nop / xchg reg, rax */
3022 if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
Mohammed Gamal34698d82010-08-04 14:41:04 +03003023 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03003024 goto xchg;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07003025 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003026 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03003027 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003028 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03003029 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02003030 c->dst.type = OP_REG;
Avi Kivity1a6440a2010-08-01 12:35:10 +03003031 c->dst.addr.reg = &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02003032 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02003033 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
3034 if (rc != X86EMUL_CONTINUE)
3035 goto done;
3036 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08003037 case 0xa0 ... 0xa3: /* mov */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003038 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02003039 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003040 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01003041 c->dst.type = OP_NONE; /* Disable writeback. */
Avi Kivity1a6440a2010-08-01 12:35:10 +03003042 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
Gleb Natapova682e352010-03-18 15:20:21 +02003043 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03003044 case 0xa8 ... 0xa9: /* test ax, imm */
3045 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003046 case 0xaa ... 0xab: /* stos */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003047 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02003048 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003049 case 0xae ... 0xaf: /* scas */
3050 DPRINTF("Urk! I don't handle SCAS.\n");
3051 goto cannot_emulate;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03003052 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02003053 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02003054 case 0xc0 ... 0xc1:
3055 emulate_grp2(ctxt);
3056 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003057 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003058 c->dst.type = OP_REG;
Avi Kivity1a6440a2010-08-01 12:35:10 +03003059 c->dst.addr.reg = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003060 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02003061 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02003062 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
3063 mov:
3064 c->dst.val = c->src.val;
3065 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003066 case 0xcb: /* ret far */
3067 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003068 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003069 goto done;
3070 break;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003071 case 0xcc: /* int3 */
3072 irq = 3;
3073 goto do_interrupt;
3074 case 0xcd: /* int n */
3075 irq = c->src.val;
3076 do_interrupt:
3077 rc = emulate_int(ctxt, ops, irq);
3078 if (rc != X86EMUL_CONTINUE)
3079 goto done;
3080 break;
3081 case 0xce: /* into */
3082 if (ctxt->eflags & EFLG_OF) {
3083 irq = 4;
3084 goto do_interrupt;
3085 }
3086 break;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03003087 case 0xcf: /* iret */
3088 rc = emulate_iret(ctxt, ops);
3089
3090 if (rc != X86EMUL_CONTINUE)
3091 goto done;
3092 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003093 case 0xd0 ... 0xd1: /* Grp2 */
Avi Kivity018a98d2007-11-27 19:30:56 +02003094 emulate_grp2(ctxt);
3095 break;
3096 case 0xd2 ... 0xd3: /* Grp2 */
3097 c->src.val = c->regs[VCPU_REGS_RCX];
3098 emulate_grp2(ctxt);
3099 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003100 case 0xe4: /* inb */
3101 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003102 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003103 case 0xe6: /* outb */
3104 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003105 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003106 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03003107 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003108 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08003109 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03003110 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003111 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003112 }
3113 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003114 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03003115 case 0xea: { /* jmp far */
3116 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02003117 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03003118 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
3119
3120 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02003121 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003122
Gleb Natapov414e6272010-04-28 19:15:26 +03003123 c->eip = 0;
3124 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003125 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03003126 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003127 case 0xeb:
3128 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08003129 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003130 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003131 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003132 case 0xec: /* in al,dx */
3133 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003134 c->src.val = c->regs[VCPU_REGS_RDX];
3135 do_io_in:
3136 c->dst.bytes = min(c->dst.bytes, 4u);
3137 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003138 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003139 goto done;
3140 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02003141 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
3142 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003143 goto done; /* IO is needed */
3144 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08003145 case 0xee: /* out dx,al */
3146 case 0xef: /* out dx,(e/r)ax */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003147 c->src.val = c->regs[VCPU_REGS_RDX];
3148 do_io_out:
3149 c->dst.bytes = min(c->dst.bytes, 4u);
3150 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003151 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003152 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003153 }
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003154 ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
3155 ctxt->vcpu);
3156 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01003157 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003158 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003159 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03003160 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003161 case 0xf5: /* cmc */
3162 /* complement carry flag from eflags reg */
3163 ctxt->eflags ^= EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003164 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003165 case 0xf6 ... 0xf7: /* Grp3 */
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03003166 if (emulate_grp3(ctxt, ops) != X86EMUL_CONTINUE)
Gleb Natapovaca06a82010-03-18 15:20:15 +02003167 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02003168 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003169 case 0xf8: /* clc */
3170 ctxt->eflags &= ~EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003171 break;
Mohammed Gamal8744aa92010-08-05 15:42:49 +03003172 case 0xf9: /* stc */
3173 ctxt->eflags |= EFLG_CF;
3174 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003175 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003176 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003177 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003178 goto done;
Wei Yongjun36089fe2010-08-04 15:38:18 +08003179 } else
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003180 ctxt->eflags &= ~X86_EFLAGS_IF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003181 break;
3182 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003183 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003184 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003185 goto done;
3186 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003187 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003188 ctxt->eflags |= X86_EFLAGS_IF;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003189 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003190 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003191 case 0xfc: /* cld */
3192 ctxt->eflags &= ~EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003193 break;
3194 case 0xfd: /* std */
3195 ctxt->eflags |= EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003196 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003197 case 0xfe: /* Grp4 */
3198 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003199 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003200 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003201 goto done;
3202 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003203 case 0xff: /* Grp5 */
3204 if (c->modrm_reg == 5)
3205 goto jump_far;
3206 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003207 default:
3208 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003209 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003210
3211writeback:
3212 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003213 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003214 goto done;
3215
Gleb Natapov5cd21912010-03-18 15:20:26 +02003216 /*
3217 * restore dst type in case the decoding will be reused
3218 * (happens for string instruction )
3219 */
3220 c->dst.type = saved_dst_type;
3221
Gleb Natapova682e352010-03-18 15:20:21 +02003222 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003223 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3224 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003225
3226 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003227 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3228 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003229
Gleb Natapov5cd21912010-03-18 15:20:26 +02003230 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003231 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003232 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov7b262e92010-03-18 15:20:27 +02003233 /*
3234 * Re-enter guest when pio read ahead buffer is empty or,
3235 * if it is not used, after each 1024 iteration.
3236 */
3237 if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3238 (rc->end != 0 && rc->end == rc->pos))
Gleb Natapov5cd21912010-03-18 15:20:26 +02003239 ctxt->restart = false;
3240 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003241 /*
3242 * reset read cache here in case string instruction is restared
3243 * without decoding
3244 */
3245 ctxt->decode.mem_read.end = 0;
Gleb Natapov95c55882010-04-28 19:15:39 +03003246 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003247
3248done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003249 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003250
3251twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003252 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003253 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003254 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003255 u16 size;
3256 unsigned long address;
3257
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003258 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003259 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003260 goto cannot_emulate;
3261
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003262 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003263 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003264 goto done;
3265
Avi Kivity33e38852008-05-21 15:34:25 +03003266 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003267 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003268 /* Disable writeback. */
3269 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003270 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003271 case 2: /* lgdt */
Avi Kivity1a6440a2010-08-01 12:35:10 +03003272 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003273 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003274 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003275 goto done;
3276 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003277 /* Disable writeback. */
3278 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003279 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003280 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003281 if (c->modrm_mod == 3) {
3282 switch (c->modrm_rm) {
3283 case 1:
3284 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003285 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003286 goto done;
3287 break;
3288 default:
3289 goto cannot_emulate;
3290 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003291 } else {
Avi Kivity1a6440a2010-08-01 12:35:10 +03003292 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003293 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003294 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003295 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003296 goto done;
3297 realmode_lidt(ctxt->vcpu, size, address);
3298 }
Avi Kivity16286d02008-04-14 14:40:50 +03003299 /* Disable writeback. */
3300 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301 break;
3302 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003303 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003304 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003305 break;
3306 case 6: /* lmsw */
Avi Kivity9928ff62010-08-01 18:35:24 +03003307 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
Gleb Natapov93a152b2010-03-18 15:20:04 +02003308 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003309 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003311 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003312 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003313 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003314 case 7: /* invlpg*/
Avi Kivity1f6f0582010-08-01 15:19:22 +03003315 emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
Avi Kivity16286d02008-04-14 14:40:50 +03003316 /* Disable writeback. */
3317 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003318 break;
3319 default:
3320 goto cannot_emulate;
3321 }
3322 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003323 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003324 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003325 if (rc != X86EMUL_CONTINUE)
3326 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003327 else
3328 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003329 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003330 case 0x06:
3331 emulate_clts(ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003332 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003333 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003334 kvm_emulate_wbinvd(ctxt->vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003335 break;
3336 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003337 case 0x0d: /* GrpP (prefetch) */
3338 case 0x18: /* Grp16 (prefetch/nop) */
Avi Kivity018a98d2007-11-27 19:30:56 +02003339 break;
3340 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003341 switch (c->modrm_reg) {
3342 case 1:
3343 case 5 ... 7:
3344 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003345 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003346 goto done;
3347 }
Avi Kivity1a0c7d42010-08-01 14:25:22 +03003348 c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003349 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003350 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003351 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3352 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003353 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003354 goto done;
3355 }
Avi Kivityb27f3852010-08-01 14:25:22 +03003356 ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003357 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003358 case 0x22: /* mov reg, cr */
Avi Kivity1a0c7d42010-08-01 14:25:22 +03003359 if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003360 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003361 goto done;
3362 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003363 c->dst.type = OP_NONE;
3364 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003365 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003366 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3367 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003368 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003369 goto done;
3370 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003371
Avi Kivityb27f3852010-08-01 14:25:22 +03003372 if (ops->set_dr(c->modrm_reg, c->src.val &
Gleb Natapov338dbc92010-04-28 19:15:32 +03003373 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3374 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3375 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003376 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003377 goto done;
3378 }
3379
Laurent Viviera01af5e2007-09-24 11:10:56 +02003380 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003381 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003382 case 0x30:
3383 /* wrmsr */
3384 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3385 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003386 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003387 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003388 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003389 }
3390 rc = X86EMUL_CONTINUE;
Avi Kivity018a98d2007-11-27 19:30:56 +02003391 break;
3392 case 0x32:
3393 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003394 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003395 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003396 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003397 } else {
3398 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3399 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3400 }
3401 rc = X86EMUL_CONTINUE;
Avi Kivity018a98d2007-11-27 19:30:56 +02003402 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003403 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003404 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003405 if (rc != X86EMUL_CONTINUE)
3406 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003407 else
3408 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003409 break;
3410 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003411 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003412 if (rc != X86EMUL_CONTINUE)
3413 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003414 else
3415 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003416 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003417 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003418 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003419 if (!test_cc(c->b, ctxt->eflags))
3420 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003421 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003422 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003423 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003424 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003425 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003426 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003427 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003428 break;
3429 case 0xa1: /* pop fs */
3430 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003431 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003432 goto done;
3433 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003434 case 0xa3:
3435 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003436 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003437 /* only subword offset */
3438 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003439 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003440 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003441 case 0xa4: /* shld imm8, r, r/m */
3442 case 0xa5: /* shld cl, r, r/m */
3443 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3444 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003445 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003446 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003447 break;
3448 case 0xa9: /* pop gs */
3449 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003450 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003451 goto done;
3452 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003453 case 0xab:
3454 bts: /* bts */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003455 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003456 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003457 case 0xac: /* shrd imm8, r, r/m */
3458 case 0xad: /* shrd cl, r, r/m */
3459 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3460 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003461 case 0xae: /* clflush */
3462 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003463 case 0xb0 ... 0xb1: /* cmpxchg */
3464 /*
3465 * Save real source value, then compare EAX against
3466 * destination.
3467 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003468 c->src.orig_val = c->src.val;
3469 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003470 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3471 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003472 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003473 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003474 } else {
3475 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003476 c->dst.type = OP_REG;
Avi Kivity1a6440a2010-08-01 12:35:10 +03003477 c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003478 }
3479 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003480 case 0xb3:
3481 btr: /* btr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003482 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003483 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003484 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003485 c->dst.bytes = c->op_bytes;
3486 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3487 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003488 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003489 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003490 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003491 case 0:
3492 goto bt;
3493 case 1:
3494 goto bts;
3495 case 2:
3496 goto btr;
3497 case 3:
3498 goto btc;
3499 }
3500 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003501 case 0xbb:
3502 btc: /* btc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003503 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003504 break;
Wei Yongjund9574a22010-08-10 13:48:22 +08003505 case 0xbc: { /* bsf */
3506 u8 zf;
3507 __asm__ ("bsf %2, %0; setz %1"
3508 : "=r"(c->dst.val), "=q"(zf)
3509 : "r"(c->src.val));
3510 ctxt->eflags &= ~X86_EFLAGS_ZF;
3511 if (zf) {
3512 ctxt->eflags |= X86_EFLAGS_ZF;
3513 c->dst.type = OP_NONE; /* Disable writeback. */
3514 }
3515 break;
3516 }
3517 case 0xbd: { /* bsr */
3518 u8 zf;
3519 __asm__ ("bsr %2, %0; setz %1"
3520 : "=r"(c->dst.val), "=q"(zf)
3521 : "r"(c->src.val));
3522 ctxt->eflags &= ~X86_EFLAGS_ZF;
3523 if (zf) {
3524 ctxt->eflags |= X86_EFLAGS_ZF;
3525 c->dst.type = OP_NONE; /* Disable writeback. */
3526 }
3527 break;
3528 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003529 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003530 c->dst.bytes = c->op_bytes;
3531 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3532 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003533 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003534 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003535 c->dst.bytes = c->op_bytes;
3536 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3537 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003538 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003539 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003540 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003541 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003542 goto done;
3543 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003544 default:
3545 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003546 }
3547 goto writeback;
3548
3549cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003550 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003551 return -1;
3552}