blob: 71a8012886b0f0705dcd6cfb27827720ce006cf4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include "../pci.h"
41#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Kenji Kaneshige5d386e12007-03-06 15:02:26 -080043static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);
44
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080045static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
46{
47 struct pci_dev *dev = ctrl->pci_dev;
48 return pci_read_config_word(dev, ctrl->cap_base + reg, value);
49}
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080051static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
52{
53 struct pci_dev *dev = ctrl->pci_dev;
54 return pci_read_config_dword(dev, ctrl->cap_base + reg, value);
55}
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080057static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
58{
59 struct pci_dev *dev = ctrl->pci_dev;
60 return pci_write_config_word(dev, ctrl->cap_base + reg, value);
61}
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080063static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
64{
65 struct pci_dev *dev = ctrl->pci_dev;
66 return pci_write_config_dword(dev, ctrl->cap_base + reg, value);
67}
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* Power Control Command */
70#define POWER_ON 0
Kenji Kaneshige322162a2008-12-19 15:19:02 +090071#define POWER_OFF PCI_EXP_SLTCTL_PCC
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080073static irqreturn_t pcie_isr(int irq, void *dev_id);
74static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080077static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080079 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080082 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080084 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070086 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080088 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089}
90
91/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080092static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070093{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080094 /* Clamp to sane value */
95 if ((sec <= 0) || (sec > 60))
96 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080098 ctrl->poll_timer.function = &int_poll_timeout;
99 ctrl->poll_timer.data = (unsigned long)ctrl;
100 ctrl->poll_timer.expires = jiffies + sec * HZ;
101 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102}
103
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700104static inline int pciehp_request_irq(struct controller *ctrl)
105{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900106 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700107
108 /* Install interrupt polling timer. Start with 10 sec delay */
109 if (pciehp_poll_mode) {
110 init_timer(&ctrl->poll_timer);
111 start_int_poll_timer(ctrl, 10);
112 return 0;
113 }
114
115 /* Installs the interrupt handler */
116 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
117 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900118 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
119 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700120 return retval;
121}
122
123static inline void pciehp_free_irq(struct controller *ctrl)
124{
125 if (pciehp_poll_mode)
126 del_timer_sync(&ctrl->poll_timer);
127 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900128 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700129}
130
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900131static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900132{
133 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900134 int err, timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900135
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900136 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
137 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
138 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
139 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900140 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300141 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900142 msleep(10);
143 timeout -= 10;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900144 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
145 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
146 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
147 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900148 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900149 }
150 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900151}
152
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900153static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800154{
Kenji Kaneshige262303f2006-12-21 17:01:10 -0800155 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
156 unsigned long timeout = msecs_to_jiffies(msecs);
157 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800158
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900159 if (poll)
160 rc = pcie_poll_cmd(ctrl);
161 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900162 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303f2006-12-21 17:01:10 -0800163 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900164 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800165}
166
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700167/**
168 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700169 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700170 * @cmd: command value written to slot control register
171 * @mask: bitmask of slot control register to be modified
172 */
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700173static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 int retval = 0;
176 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700177 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800179 mutex_lock(&ctrl->ctrl_lock);
180
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900181 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900183 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
184 __func__);
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800185 goto out;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800186 }
187
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900188 if (slot_status & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige58086392008-05-27 19:04:30 +0900189 if (!ctrl->no_cmd_complete) {
190 /*
191 * After 1 sec and CMD_COMPLETED still not set, just
192 * proceed forward to issue the next command according
193 * to spec. Just print out the error message.
194 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900195 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900196 } else if (!NO_CMD_CMPL(ctrl)) {
197 /*
198 * This controller semms to notify of command completed
199 * event even though it supports none of power
200 * controller, attention led, power led and EMI.
201 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900202 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
203 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900204 ctrl->no_cmd_complete = 0;
205 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900206 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
207 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 }
210
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900211 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900213 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700214 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700217 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700218 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700219 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700220 smp_mb();
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900221 retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700222 if (retval)
Taku Izumi18b341b2008-10-23 11:47:32 +0900223 ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700224
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800225 /*
226 * Wait for command completion.
227 */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900228 if (!retval && !ctrl->no_cmd_complete) {
229 int poll = 0;
230 /*
231 * if hotplug interrupt is not enabled or command
232 * completed interrupt is not enabled, we need to poll
233 * command completed event.
234 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900235 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
236 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900237 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900238 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900239 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800240 out:
241 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 return retval;
243}
244
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900245static inline int check_link_active(struct controller *ctrl)
246{
247 u16 link_status;
248
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900249 if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900250 return 0;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900251 return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900252}
253
254static void pcie_wait_link_active(struct controller *ctrl)
255{
256 int timeout = 1000;
257
258 if (check_link_active(ctrl))
259 return;
260 while (timeout > 0) {
261 msleep(10);
262 timeout -= 10;
263 if (check_link_active(ctrl))
264 return;
265 }
266 ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
267}
268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269static int hpc_check_lnk_status(struct controller *ctrl)
270{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 u16 lnk_status;
272 int retval = 0;
273
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900274 /*
275 * Data Link Layer Link Active Reporting must be capable for
276 * hot-plug capable downstream port. But old controller might
277 * not implement it. In this case, we wait for 1000 ms.
278 */
279 if (ctrl->link_active_reporting){
280 /* Wait for Data Link Layer Link Active bit to be set */
281 pcie_wait_link_active(ctrl);
282 /*
283 * We must wait for 100 ms after the Data Link Layer
284 * Link Active bit reads 1b before initiating a
285 * configuration access to the hot added device.
286 */
287 msleep(100);
288 } else
289 msleep(1000);
290
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900291 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900293 ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 return retval;
295 }
296
Taku Izumi7f2feec2008-09-05 12:11:26 +0900297 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900298 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
299 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900300 ctrl_err(ctrl, "Link Training Error occurs \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 retval = -1;
302 return retval;
303 }
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 return retval;
306}
307
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308static int hpc_get_attention_status(struct slot *slot, u8 *status)
309{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800310 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 u16 slot_ctrl;
312 u8 atten_led_state;
313 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900315 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900317 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 return retval;
319 }
320
Taku Izumi7f2feec2008-09-05 12:11:26 +0900321 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900322 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900324 atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326 switch (atten_led_state) {
327 case 0:
328 *status = 0xFF; /* Reserved */
329 break;
330 case 1:
331 *status = 1; /* On */
332 break;
333 case 2:
334 *status = 2; /* Blink */
335 break;
336 case 3:
337 *status = 0; /* Off */
338 break;
339 default:
340 *status = 0xFF;
341 break;
342 }
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 return 0;
345}
346
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800347static int hpc_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800349 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 u16 slot_ctrl;
351 u8 pwr_state;
352 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900354 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900356 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 return retval;
358 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900359 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900360 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900362 pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 switch (pwr_state) {
365 case 0:
366 *status = 1;
367 break;
368 case 1:
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700369 *status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 break;
371 default:
372 *status = 0xFF;
373 break;
374 }
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 return retval;
377}
378
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379static int hpc_get_latch_status(struct slot *slot, u8 *status)
380{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800381 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900383 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900385 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900387 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
388 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 return retval;
390 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900391 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 return 0;
393}
394
395static int hpc_get_adapter_status(struct slot *slot, u8 *status)
396{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800397 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900399 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900401 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900403 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
404 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 return retval;
406 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900407 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 return 0;
409}
410
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800411static int hpc_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800413 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900415 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900417 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900419 ctrl_err(ctrl, "Cannot check for power fault\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 return retval;
421 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900422 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423}
424
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -0800425static int hpc_get_emi_status(struct slot *slot, u8 *status)
426{
427 struct controller *ctrl = slot->ctrl;
428 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900429 int retval;
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -0800430
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900431 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -0800432 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900433 ctrl_err(ctrl, "Cannot check EMI status\n");
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -0800434 return retval;
435 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900436 *status = !!(slot_status & PCI_EXP_SLTSTA_EIS);
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -0800437 return retval;
438}
439
440static int hpc_toggle_emi(struct slot *slot)
441{
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700442 u16 slot_cmd;
443 u16 cmd_mask;
444 int rc;
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -0800445
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900446 slot_cmd = PCI_EXP_SLTCTL_EIC;
447 cmd_mask = PCI_EXP_SLTCTL_EIC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700448 rc = pcie_write_cmd(slot->ctrl, slot_cmd, cmd_mask);
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -0800449 slot->last_emi_toggle = get_seconds();
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700450
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -0800451 return rc;
452}
453
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454static int hpc_set_attention_status(struct slot *slot, u8 value)
455{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800456 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700457 u16 slot_cmd;
458 u16 cmd_mask;
459 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900461 cmd_mask = PCI_EXP_SLTCTL_AIC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 switch (value) {
463 case 0 : /* turn off */
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700464 slot_cmd = 0x00C0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 break;
466 case 1: /* turn on */
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700467 slot_cmd = 0x0040;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 break;
469 case 2: /* turn blink */
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700470 slot_cmd = 0x0080;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 break;
472 default:
473 return -1;
474 }
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700475 rc = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900476 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900477 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700478
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 return rc;
480}
481
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482static void hpc_set_green_led_on(struct slot *slot)
483{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800484 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700486 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700487
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700488 slot_cmd = 0x0100;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900489 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700490 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900491 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900492 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493}
494
495static void hpc_set_green_led_off(struct slot *slot)
496{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800497 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700499 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700501 slot_cmd = 0x0300;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900502 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700503 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900504 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900505 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506}
507
508static void hpc_set_green_led_blink(struct slot *slot)
509{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800510 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700512 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700513
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700514 slot_cmd = 0x0200;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900515 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700516 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900517 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900518 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519}
520
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521static int hpc_power_on_slot(struct slot * slot)
522{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800523 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700525 u16 cmd_mask;
526 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 int retval = 0;
528
Taku Izumi7f2feec2008-09-05 12:11:26 +0900529 ctrl_dbg(ctrl, "%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530
Rajesh Shah5a49f202005-11-23 15:44:54 -0800531 /* Clear sticky power-fault bit from previous power failures */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900532 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900534 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
535 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800536 return retval;
537 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900538 slot_status &= PCI_EXP_SLTSTA_PFD;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800539 if (slot_status) {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900540 retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800541 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900542 ctrl_err(ctrl,
543 "%s: Cannot write to SLOTSTATUS register\n",
544 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800545 return retval;
546 }
547 }
548
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700549 slot_cmd = POWER_ON;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900550 cmd_mask = PCI_EXP_SLTCTL_PCC;
Thomas Schaeferc7ab3372005-12-08 11:55:57 -0800551 /* Enable detection that we turned off at slot power-off time */
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700552 if (!pciehp_poll_mode) {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900553 slot_cmd |= (PCI_EXP_SLTCTL_PFDE | PCI_EXP_SLTCTL_MRLSCE |
554 PCI_EXP_SLTCTL_PDCE);
555 cmd_mask |= (PCI_EXP_SLTCTL_PFDE | PCI_EXP_SLTCTL_MRLSCE |
556 PCI_EXP_SLTCTL_PDCE);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700557 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700559 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560
561 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900562 ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 return -1;
564 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900565 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900566 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 return retval;
569}
570
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900571static inline int pcie_mask_bad_dllp(struct controller *ctrl)
572{
573 struct pci_dev *dev = ctrl->pci_dev;
574 int pos;
575 u32 reg;
576
577 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
578 if (!pos)
579 return 0;
580 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
581 if (reg & PCI_ERR_COR_BAD_DLLP)
582 return 0;
583 reg |= PCI_ERR_COR_BAD_DLLP;
584 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
585 return 1;
586}
587
588static inline void pcie_unmask_bad_dllp(struct controller *ctrl)
589{
590 struct pci_dev *dev = ctrl->pci_dev;
591 u32 reg;
592 int pos;
593
594 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
595 if (!pos)
596 return;
597 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
598 if (!(reg & PCI_ERR_COR_BAD_DLLP))
599 return;
600 reg &= ~PCI_ERR_COR_BAD_DLLP;
601 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
602}
603
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604static int hpc_power_off_slot(struct slot * slot)
605{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800606 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700608 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 int retval = 0;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900610 int changed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611
Taku Izumi7f2feec2008-09-05 12:11:26 +0900612 ctrl_dbg(ctrl, "%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900614 /*
615 * Set Bad DLLP Mask bit in Correctable Error Mask
616 * Register. This is the workaround against Bad DLLP error
617 * that sometimes happens during turning power off the slot
618 * which conforms to PCI Express 1.0a spec.
619 */
620 changed = pcie_mask_bad_dllp(ctrl);
621
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700622 slot_cmd = POWER_OFF;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900623 cmd_mask = PCI_EXP_SLTCTL_PCC;
Thomas Schaeferc7ab3372005-12-08 11:55:57 -0800624 /*
625 * If we get MRL or presence detect interrupts now, the isr
626 * will notice the sticky power-fault bit too and issue power
627 * indicator change commands. This will lead to an endless loop
628 * of command completions, since the power-fault bit remains on
629 * till the slot is powered on again.
630 */
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700631 if (!pciehp_poll_mode) {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900632 slot_cmd &= ~(PCI_EXP_SLTCTL_PFDE | PCI_EXP_SLTCTL_MRLSCE |
633 PCI_EXP_SLTCTL_PDCE);
634 cmd_mask |= (PCI_EXP_SLTCTL_PFDE | PCI_EXP_SLTCTL_MRLSCE |
635 PCI_EXP_SLTCTL_PDCE);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700636 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700638 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900640 ctrl_err(ctrl, "Write command failed!\n");
Kenji Kaneshigec1ef5cb2008-03-04 13:01:14 -0800641 retval = -1;
642 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900644 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900645 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshigec1ef5cb2008-03-04 13:01:14 -0800646 out:
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900647 if (changed)
648 pcie_unmask_bad_dllp(ctrl);
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 return retval;
651}
652
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800653static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800655 struct controller *ctrl = (struct controller *)dev_id;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700656 u16 detected, intr_loc;
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900657 struct slot *p_slot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700659 /*
660 * In order to guarantee that all interrupt events are
661 * serviced, we need to re-inspect Slot Status register after
662 * clearing what is presumed to be the last pending interrupt.
663 */
664 intr_loc = 0;
665 do {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900666 if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900667 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
668 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 return IRQ_NONE;
670 }
671
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900672 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
673 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
674 PCI_EXP_SLTSTA_CC);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700675 intr_loc |= detected;
676 if (!intr_loc)
677 return IRQ_NONE;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900678 if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, detected)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900679 ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
680 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800681 return IRQ_NONE;
682 }
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700683 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Taku Izumi7f2feec2008-09-05 12:11:26 +0900685 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700686
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700687 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900688 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303f2006-12-21 17:01:10 -0800689 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700690 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900691 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 }
693
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900694 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900695 return IRQ_HANDLED;
696
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900697 p_slot = pciehp_find_slot(ctrl, ctrl->slot_device_offset);
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900698
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700699 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900700 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900701 pciehp_handle_switch_change(p_slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800702
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700703 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900704 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900705 pciehp_handle_attention_button(p_slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800706
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700707 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900708 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900709 pciehp_handle_presence_change(p_slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800710
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700711 /* Check Power Fault Detected */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900712 if (intr_loc & PCI_EXP_SLTSTA_PFD)
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900713 pciehp_handle_power_fault(p_slot);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 return IRQ_HANDLED;
716}
717
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700718static int hpc_get_max_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800720 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 enum pcie_link_speed lnk_speed;
722 u32 lnk_cap;
723 int retval = 0;
724
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900725 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900727 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 return retval;
729 }
730
731 switch (lnk_cap & 0x000F) {
732 case 1:
733 lnk_speed = PCIE_2PT5GB;
734 break;
735 default:
736 lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
737 break;
738 }
739
740 *value = lnk_speed;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900741 ctrl_dbg(ctrl, "Max link speed = %d\n", lnk_speed);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700742
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 return retval;
744}
745
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700746static int hpc_get_max_lnk_width(struct slot *slot,
747 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800749 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 enum pcie_link_width lnk_wdth;
751 u32 lnk_cap;
752 int retval = 0;
753
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900754 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900756 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 return retval;
758 }
759
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900760 switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 case 0:
762 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
763 break;
764 case 1:
765 lnk_wdth = PCIE_LNK_X1;
766 break;
767 case 2:
768 lnk_wdth = PCIE_LNK_X2;
769 break;
770 case 4:
771 lnk_wdth = PCIE_LNK_X4;
772 break;
773 case 8:
774 lnk_wdth = PCIE_LNK_X8;
775 break;
776 case 12:
777 lnk_wdth = PCIE_LNK_X12;
778 break;
779 case 16:
780 lnk_wdth = PCIE_LNK_X16;
781 break;
782 case 32:
783 lnk_wdth = PCIE_LNK_X32;
784 break;
785 default:
786 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
787 break;
788 }
789
790 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900791 ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700792
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 return retval;
794}
795
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700796static int hpc_get_cur_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800798 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
800 int retval = 0;
801 u16 lnk_status;
802
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900803 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900805 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
806 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 return retval;
808 }
809
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900810 switch (lnk_status & PCI_EXP_LNKSTA_CLS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 case 1:
812 lnk_speed = PCIE_2PT5GB;
813 break;
814 default:
815 lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
816 break;
817 }
818
819 *value = lnk_speed;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900820 ctrl_dbg(ctrl, "Current link speed = %d\n", lnk_speed);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700821
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 return retval;
823}
824
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700825static int hpc_get_cur_lnk_width(struct slot *slot,
826 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800828 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
830 int retval = 0;
831 u16 lnk_status;
832
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900833 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900835 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
836 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 return retval;
838 }
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700839
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900840 switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 case 0:
842 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
843 break;
844 case 1:
845 lnk_wdth = PCIE_LNK_X1;
846 break;
847 case 2:
848 lnk_wdth = PCIE_LNK_X2;
849 break;
850 case 4:
851 lnk_wdth = PCIE_LNK_X4;
852 break;
853 case 8:
854 lnk_wdth = PCIE_LNK_X8;
855 break;
856 case 12:
857 lnk_wdth = PCIE_LNK_X12;
858 break;
859 case 16:
860 lnk_wdth = PCIE_LNK_X16;
861 break;
862 case 32:
863 lnk_wdth = PCIE_LNK_X32;
864 break;
865 default:
866 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
867 break;
868 }
869
870 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900871 ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700872
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 return retval;
874}
875
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900876static void pcie_release_ctrl(struct controller *ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877static struct hpc_ops pciehp_hpc_ops = {
878 .power_on_slot = hpc_power_on_slot,
879 .power_off_slot = hpc_power_off_slot,
880 .set_attention_status = hpc_set_attention_status,
881 .get_power_status = hpc_get_power_status,
882 .get_attention_status = hpc_get_attention_status,
883 .get_latch_status = hpc_get_latch_status,
884 .get_adapter_status = hpc_get_adapter_status,
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -0800885 .get_emi_status = hpc_get_emi_status,
886 .toggle_emi = hpc_toggle_emi,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887
888 .get_max_bus_speed = hpc_get_max_lnk_speed,
889 .get_cur_bus_speed = hpc_get_cur_lnk_speed,
890 .get_max_lnk_width = hpc_get_max_lnk_width,
891 .get_cur_lnk_width = hpc_get_cur_lnk_width,
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700892
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 .query_power_fault = hpc_query_power_fault,
894 .green_led_on = hpc_set_green_led_on,
895 .green_led_off = hpc_set_green_led_off,
896 .green_led_blink = hpc_set_green_led_blink,
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700897
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900898 .release_ctlr = pcie_release_ctrl,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 .check_lnk_status = hpc_check_lnk_status,
900};
901
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900902int pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800903{
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700904 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900906 cmd = PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700907 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900908 cmd |= PCI_EXP_SLTCTL_ABPE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700909 if (POWER_CTRL(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900910 cmd |= PCI_EXP_SLTCTL_PFDE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700911 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900912 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700913 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900914 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700915
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900916 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
917 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
918 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec27fb882008-04-25 14:39:05 -0700919
920 if (pcie_write_cmd(ctrl, cmd, mask)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900921 ctrl_err(ctrl, "Cannot enable software notification\n");
Kenji Kaneshige125c39f2008-05-28 14:57:30 +0900922 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800926
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900927static void pcie_disable_notification(struct controller *ctrl)
928{
929 u16 mask;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900930 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
931 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
932 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900933 if (pcie_write_cmd(ctrl, 0, mask))
Taku Izumi18b341b2008-10-23 11:47:32 +0900934 ctrl_warn(ctrl, "Cannot disable software notification\n");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900935}
936
937static int pcie_init_notification(struct controller *ctrl)
938{
939 if (pciehp_request_irq(ctrl))
940 return -1;
941 if (pcie_enable_notification(ctrl)) {
942 pciehp_free_irq(ctrl);
943 return -1;
944 }
945 return 0;
946}
947
948static void pcie_shutdown_notification(struct controller *ctrl)
949{
950 pcie_disable_notification(ctrl);
951 pciehp_free_irq(ctrl);
952}
953
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900954static int pcie_init_slot(struct controller *ctrl)
955{
956 struct slot *slot;
957
958 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
959 if (!slot)
960 return -ENOMEM;
961
962 slot->hp_slot = 0;
963 slot->ctrl = ctrl;
964 slot->bus = ctrl->pci_dev->subordinate->number;
965 slot->device = ctrl->slot_device_offset + slot->hp_slot;
966 slot->hpc_ops = ctrl->hpc_ops;
967 slot->number = ctrl->first_slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900968 mutex_init(&slot->lock);
969 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
970 list_add(&slot->slot_list, &ctrl->slot_list);
971 return 0;
972}
973
974static void pcie_cleanup_slot(struct controller *ctrl)
975{
976 struct slot *slot;
977 slot = list_first_entry(&ctrl->slot_list, struct slot, slot_list);
978 list_del(&slot->slot_list);
979 cancel_delayed_work(&slot->work);
980 flush_scheduled_work();
981 flush_workqueue(pciehp_wq);
982 kfree(slot);
983}
984
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700985static inline void dbg_ctrl(struct controller *ctrl)
986{
987 int i;
988 u16 reg16;
989 struct pci_dev *pdev = ctrl->pci_dev;
990
991 if (!pciehp_debug)
992 return;
993
Taku Izumi7f2feec2008-09-05 12:11:26 +0900994 ctrl_info(ctrl, "Hotplug Controller:\n");
995 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
996 pci_name(pdev), pdev->irq);
997 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
998 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
999 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
1000 pdev->subsystem_device);
1001 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
1002 pdev->subsystem_vendor);
1003 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n", ctrl->cap_base);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001004 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1005 if (!pci_resource_len(pdev, i))
1006 continue;
Taku Izumi7f2feec2008-09-05 12:11:26 +09001007 ctrl_info(ctrl, " PCI resource [%d] : 0x%llx@0x%llx\n",
1008 i, (unsigned long long)pci_resource_len(pdev, i),
1009 (unsigned long long)pci_resource_start(pdev, i));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001010 }
Taku Izumi7f2feec2008-09-05 12:11:26 +09001011 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
1012 ctrl_info(ctrl, " Physical Slot Number : %d\n", ctrl->first_slot);
1013 ctrl_info(ctrl, " Attention Button : %3s\n",
1014 ATTN_BUTTN(ctrl) ? "yes" : "no");
1015 ctrl_info(ctrl, " Power Controller : %3s\n",
1016 POWER_CTRL(ctrl) ? "yes" : "no");
1017 ctrl_info(ctrl, " MRL Sensor : %3s\n",
1018 MRL_SENS(ctrl) ? "yes" : "no");
1019 ctrl_info(ctrl, " Attention Indicator : %3s\n",
1020 ATTN_LED(ctrl) ? "yes" : "no");
1021 ctrl_info(ctrl, " Power Indicator : %3s\n",
1022 PWR_LED(ctrl) ? "yes" : "no");
1023 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
1024 HP_SUPR_RM(ctrl) ? "yes" : "no");
1025 ctrl_info(ctrl, " EMI Present : %3s\n",
1026 EMI(ctrl) ? "yes" : "no");
1027 ctrl_info(ctrl, " Command Completed : %3s\n",
1028 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Kenji Kaneshige322162a2008-12-19 15:19:02 +09001029 pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +09001030 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Kenji Kaneshige322162a2008-12-19 15:19:02 +09001031 pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +09001032 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001033}
1034
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001035struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -08001036{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001037 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +09001038 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001039 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -08001040
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001041 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
1042 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +09001043 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001044 goto abort;
1045 }
1046 INIT_LIST_HEAD(&ctrl->slot_list);
1047
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +09001048 ctrl->pcie = dev;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001049 ctrl->pci_dev = pdev;
1050 ctrl->cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1051 if (!ctrl->cap_base) {
Taku Izumi18b341b2008-10-23 11:47:32 +09001052 ctrl_err(ctrl, "Cannot find PCI Express capability\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +09001053 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -08001054 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +09001055 if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
Taku Izumi18b341b2008-10-23 11:47:32 +09001056 ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +09001057 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -08001058 }
Mark Lord08e7a7d2007-11-28 15:11:46 -08001059
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001060 ctrl->slot_cap = slot_cap;
1061 ctrl->first_slot = slot_cap >> 19;
1062 ctrl->slot_device_offset = 0;
1063 ctrl->num_slots = 1;
1064 ctrl->hpc_ops = &pciehp_hpc_ops;
1065 mutex_init(&ctrl->crit_sect);
1066 mutex_init(&ctrl->ctrl_lock);
1067 init_waitqueue_head(&ctrl->queue);
1068 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +09001069 /*
1070 * Controller doesn't notify of command completion if the "No
1071 * Command Completed Support" bit is set in Slot Capability
1072 * register or the controller supports none of power
1073 * controller, attention led, power led and EMI.
1074 */
1075 if (NO_CMD_CMPL(ctrl) ||
1076 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
1077 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -08001078
Kenji Kaneshigef18e9622008-10-22 14:31:44 +09001079 /* Check if Data Link Layer Link Active Reporting is implemented */
Kenji Kaneshige322162a2008-12-19 15:19:02 +09001080 if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +09001081 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
1082 goto abort_ctrl;
1083 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +09001084 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +09001085 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
1086 ctrl->link_active_reporting = 1;
1087 }
1088
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001089 /* Clear all remaining event bits in Slot Status register */
Kenji Kaneshige322162a2008-12-19 15:19:02 +09001090 if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001091 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -08001092
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001093 /* Disable sotfware notification */
1094 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -08001095
1096 /*
1097 * If this is the first controller to be initialized,
1098 * initialize the pciehp work queue
1099 */
1100 if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
1101 pciehp_wq = create_singlethread_workqueue("pciehpd");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001102 if (!pciehp_wq)
1103 goto abort_ctrl;
Mark Lordecdde932007-11-21 15:07:55 -08001104 }
1105
Taku Izumi7f2feec2008-09-05 12:11:26 +09001106 ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
1107 pdev->vendor, pdev->device, pdev->subsystem_vendor,
1108 pdev->subsystem_device);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001109
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001110 if (pcie_init_slot(ctrl))
1111 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001112
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001113 if (pcie_init_notification(ctrl))
1114 goto abort_slot;
1115
1116 return ctrl;
1117
1118abort_slot:
1119 pcie_cleanup_slot(ctrl);
1120abort_ctrl:
1121 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -08001122abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001123 return NULL;
1124}
1125
1126void pcie_release_ctrl(struct controller *ctrl)
1127{
1128 pcie_shutdown_notification(ctrl);
1129 pcie_cleanup_slot(ctrl);
1130 /*
1131 * If this is the last controller to be released, destroy the
1132 * pciehp work queue
1133 */
1134 if (atomic_dec_and_test(&pciehp_num_controllers))
1135 destroy_workqueue(pciehp_wq);
1136 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -08001137}